



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 50MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART, USB          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                 |
| Number of I/O              | 54                                                                         |
| Program Memory Size        | 128KB (128K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 4K x 8                                                                     |
| RAM Size                   | 10K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-LQFP                                                                    |
| Supplier Device Package    | 64-LQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u37hfbd64-4ql |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. Pin description

| Symbol                             | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |            | Reset<br>state<br>[1] | Туре | Description                                                                                                                                                                                                                                                   |
|------------------------------------|-------------|-------------|------------|------------|------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWCLK/PIO0_10/SCK0/<br>CT16B0_MAT2 | 19          | E7          | 29         | 38         | [3]        | I; PU                 | I    | <b>SWCLK</b> — Serial wire clock and test clock TCK for JTAG interface.                                                                                                                                                                                       |
|                                    |             |             |            |            |            | -                     | I/O  | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                           |
|                                    |             |             |            |            |            | -                     | 0    | SCK0 — Serial clock for SSP0.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                              |
| TDI/PIO0_11/AD0/                   | 21          | D8          | 32         | 42         | [6]        | I; PU                 | I    | <b>TDI</b> — Test Data In for JTAG interface.                                                                                                                                                                                                                 |
| CT32B0_MAT3                        |             |             |            |            |            | -                     | I/O  | PIO0_11 — General purpose digital input/output pin.                                                                                                                                                                                                           |
|                                    |             |             |            |            |            | -                     | I    | AD0 — A/D converter, input 0.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                                                                                                                                                                              |
| TMS/PIO0_12/AD1/                   | 22          | C7          | 33         | 44         | [6]        | I; PU                 | I    | <b>TMS</b> — Test Mode Select for JTAG interface.                                                                                                                                                                                                             |
| CT32B1_CAP0                        |             |             |            |            |            | -                     | I/O  | PIO_12 — General purpose digital input/output pin.                                                                                                                                                                                                            |
|                                    |             |             |            |            |            | -                     | I    | AD1 — A/D converter, input 1.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | I    | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                                                                                                                                                                                             |
| TDO/PIO0_13/AD2/<br>CT32B1_MAT0    | 23          | C8          | 34         | 45         | [6]        | I; PU                 | 0    | <b>TDO</b> — Test Data Out for JTAG interface.                                                                                                                                                                                                                |
|                                    |             |             |            |            |            | -                     | I/O  | PIO0_13 — General purpose digital input/output pin.                                                                                                                                                                                                           |
|                                    |             |             |            |            |            | -                     | I    | AD2 — A/D converter, input 2.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                              |
| TRST/PIO0_14/AD3/                  | 24          | B7          | 35         | 46         | 6 <u>]</u> | I; PU                 | I    | <b>TRST</b> — Test Reset for JTAG interface.                                                                                                                                                                                                                  |
| CT32B1_MAT1                        |             |             |            |            |            | -                     | I/O  | PIO0_14 — General purpose digital input/output pin.                                                                                                                                                                                                           |
|                                    |             |             |            |            |            | -                     | I    | AD3 — A/D converter, input 3.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                              |
| SWDIO/PIO0_15/AD4/                 | 25          | B6          | 39         | 52         | [6]        | I; PU                 | I/O  | SWDIO — Serial wire debug input/output.                                                                                                                                                                                                                       |
| CT32B1_MAT2                        |             |             |            |            |            | -                     | I/O  | PIO0_15 — General purpose digital input/output pin.                                                                                                                                                                                                           |
|                                    |             |             |            |            |            | -                     | I    | AD4 — A/D converter, input 4.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                              |
| PIO0_16/AD5/                       | 26          | A6          | 40         | 53         | [6]        | I; PU                 | I/O  | PIO0_16 — General purpose digital input/output pin.                                                                                                                                                                                                           |
| CT32B1_MAT3/IOH_8/<br>WAKEUP       |             |             |            |            |            | -                     | I    | AD5 — A/D converter, input 5.                                                                                                                                                                                                                                 |
|                                    |             |             |            |            |            | -                     | 0    | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                              |
|                                    |             |             |            |            |            | -                     | I/O  | <b>IOH_8</b> — I/O Handler input/output 8.<br>(LPC11U37HFBD64/401 only.)                                                                                                                                                                                      |
|                                    |             |             |            |            |            | -                     | I    | <b>WAKEUP</b> — Deep power-down mode wake-up pin<br>with 20 ns glitch filter. Pull this pin HIGH externally<br>before entering Deep power-down mode, then pull<br>LOW to exit Deep power-down mode. A LOW-going<br>pulse as short as 50 ns wakes up the part. |

#### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. Pin description

| Symbol              | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |               | Reset<br>state<br>[1] | Туре | Description                                                                |
|---------------------|-------------|-------------|------------|------------|---------------|-----------------------|------|----------------------------------------------------------------------------|
| PIO1_3/CT32B1_MAT3/ | -           | -           | -          | 50         | [3]           | I; PU                 | I/O  | <b>PIO1_3</b> — General purpose digital input/output pin.                  |
| IOH_13              |             |             |            |            |               | -                     | 0    | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                           |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_13</b> — I/O Handler input/output 13.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_4/CT32B1_CAP0/ | -           | -           | -          | 16         | [3]           | I; PU                 | I/O  | PIO1_4 — General purpose digital input/output pin.                         |
| IOH_14              |             |             |            |            |               | -                     | I    | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                          |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_14</b> — I/O Handler input/output 14. (LPC11U37HFBD64/401 only.)    |
| PIO1_5/CT32B1_CAP1  | -           | H8          | -          | 32         | [3]           | I; PU                 | I/O  | PIO1_5 — General purpose digital input/output pin.                         |
| /IOH_15             |             |             |            |            |               | -                     | I    | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                          |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_15</b> — I/O Handler input/output 15.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_6/IOH_16       | -           | -           | -          | 64         | [3]           | I; PU                 | I/O  | PIO1_6 — General purpose digital input/output pin.                         |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_16</b> — I/O Handler input/output 16.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_7/IOH_17       | -           | -           | -          | 6          | [3]           | I; PU                 | I/O  | PIO1_7 — General purpose digital input/output pin.                         |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_17</b> — I/O Handler input/output 17.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_8/IOH_18       | -           | -           | -          | 39         | <u>39 [3]</u> | I; PU                 | I/O  | PIO1_8 — General purpose digital input/output pin.                         |
|                     |             |             |            |            |               | -                     | I/O  | <b>IOH_18</b> — I/O Handler input/output 18.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_9              | -           | -           | -          | 55         | [3]           | I; PU                 | I/O  | PIO1_9 — General purpose digital input/output pin.                         |
| PIO1_10             | -           | -           | -          | 12         | [3]           | I; PU                 | I/O  | PIO1_10 — General purpose digital input/output pin.                        |
| PIO1_11             | -           | -           | -          | 43         | [3]           | I; PU                 | I/O  | PIO1_11 — General purpose digital input/output pin.                        |
| PIO1_12             | -           | -           | -          | 59         | [3]           | I; PU                 | I/O  | PIO1_12 — General purpose digital input/output pin.                        |
| PIO1_13/DTR/        | -           | B8          | 36         | 47         | [3]           | I; PU                 | I/O  | PIO1_13 — General purpose digital input/output pin.                        |
| CT16B0_MAT0/TXD     |             |             |            |            |               | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.                         |
|                     |             |             |            |            |               | -                     | 0    | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                           |
|                     |             |             |            |            |               | -                     | 0    | TXD — Transmitter output for USART.                                        |
| PIO1_14/DSR/        | -           | A8          | 37         | 49         | [3]           | I; PU                 | I/O  | PIO1_14 — General purpose digital input/output pin.                        |
| CT16B0_MAT1/RXD     |             |             |            |            |               | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.                               |
|                     |             |             |            |            |               | -                     | 0    | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                           |
|                     |             |             |            |            |               | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
| PIO1_15/DCD/        | 28          | A4          | 43         | 57         | [3]           | I; PU                 | I/O  | PIO1_15 — General purpose digital input/output pin.                        |
| CT16B0_MAT2/SCK1    |             |             |            |            |               |                       | I    | DCD — Data Carrier Detect input for USART.                                 |
|                     |             |             |            |            |               | -                     | 0    | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                           |
|                     |             |             |            |            |               | -                     | I/O  | SCK1 — Serial clock for SSP1.                                              |

#### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3. Pin description | 1           | 1           |            | 1          |            | <b></b>               | 1_   | <b>-</b>                                                                   |
|--------------------------|-------------|-------------|------------|------------|------------|-----------------------|------|----------------------------------------------------------------------------|
| Symbol                   | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |            | Reset<br>state<br>[1] | Туре | Description                                                                |
| PIO1_16/RI/              | -           | A2          | 48         | 63         | [3]        | I; PU                 | I/O  | <b>PIO1_16</b> — General purpose digital input/output pin.                 |
| CT16B0_CAP0              |             |             |            |            |            | -                     | I    | <b>RI</b> — Ring Indicator input for USART.                                |
|                          |             |             |            |            |            | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                          |
| PIO1_17/CT16B0_CAP1/     | -           | -           | -          | 23         | [3]        | I; PU                 | I/O  | <b>PIO1_17</b> — General purpose digital input/output pin.                 |
| RXD                      |             |             |            |            |            | -                     | I    | <b>CT16B0_CAP1</b> — Capture input 1 for 16-bit timer 0.                   |
|                          |             |             |            |            |            | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
| PIO1_18/CT16B1_CAP1/     | -           | -           | -          | 28         | [3]        | I; PU                 | I/O  | PIO1_18 — General purpose digital input/output pin.                        |
| TXD                      |             |             |            |            |            | -                     | I    | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                          |
|                          |             |             |            |            |            | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                                 |
| PIO1_19/DTR/SSEL1        | 1           | B1          | 2          | 3          | [3]        | I; PU                 | I/O  | PIO1_19 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.                         |
|                          |             |             |            |            |            | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_20/DSR/SCK1         | -           | H1          | 13         | 18         | [3]        | I; PU                 | I/O  | PIO1_20 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.                               |
|                          |             |             |            |            |            | -                     | I/O  | SCK1 — Serial clock for SSP1.                                              |
| PIO1_21/DCD/MISO1        | -           | G8          | 26         | 35         | <u>[3]</u> | I; PU                 | I/O  | PIO1_21 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | I    | <b>DCD</b> — Data Carrier Detect input for USART.                          |
|                          |             |             |            |            |            | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                                      |
| PIO1_22/RI/MOSI1         | -           | A7          | 38         | 51         | [3]        | I; PU                 | I/O  | PIO1_22 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | I    | RI — Ring Indicator input for USART.                                       |
|                          |             |             |            |            |            | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                                      |
| PIO1_23/CT16B1_MAT1/     | -           | H4          | 18         | 24         | [3]        | I; PU                 | I/O  | PIO1_23 — General purpose digital input/output pin.                        |
| SSEL1                    |             |             |            |            |            | -                     | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                           |
|                          |             |             |            |            |            | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_24/CT32B0_MAT0      | -           | G6          | 21         | 27         | [3]        | I; PU                 | I/O  | PIO1_24 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                           |
| PIO1_25/CT32B0_MAT1      | -           | A1          | 1          | 2          | [3]        | I; PU                 | I/O  | PIO1_25 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |            | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                           |
| PIO1_26/CT32B0_MAT2/     | -           | G2          | 11         | 14         | [3]        | I; PU                 | I/O  | PIO1_26 — General purpose digital input/output pin.                        |
| RXD/IOH_19               |             |             |            |            |            | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                           |
|                          |             |             |            |            |            | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
|                          |             |             |            |            |            | -                     | I/O  | <b>IOH_19</b> — I/O Handler input/output 19.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_27/CT32B0_MAT3/     | -           | G1          | 12         | 15         | [3]        | I; PU                 | I/O  | PIO1_27 — General purpose digital input/output pin.                        |
| TXD/IOH_20               |             |             |            |            |            | -                     | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                           |
|                          |             |             |            |            |            | -                     | 0    | TXD — Transmitter output for USART.                                        |
|                          |             |             |            |            |            | -                     | I/O  | <b>IOH_20</b> — I/O Handler input/output 20.<br>(LPC11U37HFBD64/401 only.) |

#### 32-bit ARM Cortex-M0 microcontroller

#### Table 3.Pin description

| Symbol               | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64              |            | Reset<br>state<br>[1] | Туре | Description                                                                                                       |
|----------------------|-------------|-------------|------------|-------------------------|------------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------|
| PIO1_28/CT32B0_CAP0/ | -           | H7          | 24         | 31                      | [3]        | I; PU                 | I/O  | PIO1_28 — General purpose digital input/output pin.                                                               |
| SCLK                 |             |             |            |                         |            | -                     | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                 |
|                      |             |             |            |                         |            | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.                                            |
| PIO1_29/SCK0/        | -           | D7          | 31         | 41                      | [3]        | I; PU                 | I/O  | PIO1_29 — General purpose digital input/output pin.                                                               |
| CT32B0_CAP1          |             |             |            |                         |            | -                     | I/O  | SCK0 — Serial clock for SSP0.                                                                                     |
|                      |             |             |            |                         |            | -                     | I    | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0.                                                                 |
| PIO1_31              | -           | -           | 25         | -                       | [3]        | I; PU                 | I/O  | PIO1_31 — General purpose digital input/output pin.                                                               |
| USB_DM               | 13          | G5          | 19         | 25                      | [7]        | F                     | -    | USB_DM — USB bidirectional D- line.                                                                               |
| USB_DP               | 14          | H5          | 20         | 26                      | [7]        | F                     | -    | <b>USB_DP</b> — USB bidirectional D+ line.                                                                        |
| XTALIN               | 4           | D1          | 6          | 8                       | <u>[8]</u> | -                     | -    | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.       |
| XTALOUT              | 5           | E1          | 7          | 9                       | [8]        | -                     | -    | Output from the oscillator amplifier.                                                                             |
| V <sub>DD</sub>      | 6;<br>29    | B4;<br>E2   | 8;<br>44   | 10;<br>33;<br>48;<br>58 |            | -                     | -    | Supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| V <sub>SS</sub>      | 33          | B5;<br>D2   | 5;<br>41   | 7;<br>54                |            | -                     | -    | Ground.                                                                                                           |

Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled;
 F = floating; If the pins are not used, tie floating pins to ground or power to minimize power consumption.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 32</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 31).

[4] I<sup>2</sup>C-bus pin compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 31); includes high-current output driver.

[6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see <u>Figure 31</u>); includes digital input glitch filter.

[7] Pad provides USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only). This pad is not 5 V tolerant.

[8] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). Leave XTALOUT floating.

#### 7.8.1 Features

- GPIO pins can be configured as input or output by software.
- All GPIO pins default to inputs with interrupt disabled at reset.
- Pin registers allow pins to be sensed and set individually.
- Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or level-sensitive GPIO interrupt request.
- Any pin or pins in each port can trigger a port interrupt.

#### 7.9 USB interface

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of the devices. The host controller initiates all transactions.

The LPC11U3x USB interface consists of a full-speed device controller with on-chip PHY (PHYsical layer) for device functions.

**Remark:** Configure the LPC11U3x in default power mode with the power profiles before using the USB (see <u>Section 7.18.5.1</u>). Do not use the USB with the part in performance, efficiency, or low-power mode.

#### 7.9.1 Full-speed USB device controller

The device controller enables 12 Mbit/s data exchange with a USB Host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. If enabled, an interrupt is generated.

#### 7.9.1.1 Features

- Dedicated USB PLL available.
- Fully compliant with USB 2.0 specification (full speed).
- Supports 10 physical (5 logical) endpoints including one control endpoint.
- Single and double buffering supported.
- Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types.
- Supports wake-up from Deep-sleep mode and Power-down mode on USB activity and remote wake-up.
- Supports SoftConnect.

### 7.10 I/O Handler (LPC11U37HFBD64/401 only)

The I/O Handler is a software library-supported hardware engine for emulating serial interfaces and off-loading the CPU for processing-intensive functions. The I/O Handler can emulate, among others, DMA and serial interfaces such as UART, I<sup>2</sup>C, or I<sup>2</sup>S with no or very low additional CPU load. The software libraries are available with supporting

#### 7.15 General purpose external event counter/timers

The LPC11U3x includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.15.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Up to two capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event can also generate an interrupt.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- The timer and prescaler can be configured to be cleared on a designated capture event. This feature permits easy pulse-width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.

#### 7.16 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

#### 7.17 Windowed WatchDog Timer (WWDT)

The purpose of the WWDT is to prevent an unresponsive system state. If software fails to update the watchdog within a programmable time window, the watchdog resets the microcontroller

#### 7.17.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time before watchdog time-out.

- Software enables the WWDT, but a hardware reset or a watchdog reset/interrupt is required to disable the WWDT.
- Incorrect feed sequence causes reset or interrupt, if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). The clock source selection provides a wide range of potential timing choices of watchdog operation under different power conditions.

#### 7.18 Clocking and power control

#### 7.18.1 Integrated oscillators

The LPC11U3x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11U3x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11U3x clock generation.

consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11U3x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

**Remark:** When using the USB, configure the LPC11U3x in Default mode.

#### 7.18.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and can generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, by memory systems and related controllers, and by internal buses.

#### 7.18.5.3 Deep-sleep mode

In Deep-sleep mode, the LPC11U3x is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC11U3x can wake up from Deep-sleep mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Deep-sleep mode saves power and allows for short wake-up times.

#### 7.18.5.4 Power-down mode

In Power-down mode, the LPC11U3x is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the BOD circuit running for BOD protection.

The LPC11U3x can wake up from Power-down mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

### 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                         |            | Min  | Max   | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------|------------|------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                                    | [2]        | -0.5 | +4.6  | V    |
| VI                     | input voltage                           | 5 V tolerant digital I/O pins; $V_{DD} \ge 1.8 \text{ V}$          | [5][2]     | -0.5 | +5.5  | V    |
|                        |                                         | $V_{DD} = 0 V$                                                     | ,          | -0.5 | +3.6  | V    |
|                        |                                         | 5 V tolerant open-drain pins<br>PIO0_4 and PIO0_5                  | [2][4]     | -0.5 | +5.5  |      |
| V <sub>IA</sub>        | analog input voltage                    | pin configured as analog input                                     | [2]<br>[3] | -0.5 | 4.6   | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                     |            | -    | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                     |            | -    | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | $-(0.5V_{DD}) < V_{I} < (1.5V_{DD});$<br>T <sub>j</sub> < 125 °C   |            | -    | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                      | [6]        | -65  | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction<br>temperature         |                                                                    |            | -    | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat<br>transfer, not device power<br>consumption |            | -    | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins                                         | [7]        | -    | +6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

c) The limiting values are stress ratings only. Operating the part at these values is not recommended, and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 5</u>.

- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] See <u>Table 6</u> for maximum operating voltage.
- [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down.
- [5] Including voltage on outputs in 3-state mode.
- [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.
- [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

### **11. Application information**

#### 11.1 Suggested USB interface solutions

The USB device can be connected to the USB as self-powered device (see <u>Figure 27</u>) or bus-powered device (see <u>Figure 28</u>).

On the LPC11U3x, the PIO0\_3/USB\_VBUS pin is 5 V tolerant only when  $V_{DD}$  is applied and at operating voltage level. Therefore, if the USB\_VBUS function is connected to the USB connector and the device is self-powered, the USB\_VBUS pin must be protected for situations when  $V_{DD} = 0$  V.

If  $V_{DD}$  is always at operating level while VBUS = 5 V, the USB\_VBUS pin can be connected directly to the VBUS pin on the USB connector.

For systems where  $V_{DD}$  can be 0 V and VBUS is directly applied to the VBUS pin, precautions must be taken to reduce the voltage to below 3.6 V, which is the maximum allowable voltage on the USB\_VBUS pin in this case.

One method is to use a voltage divider to connect the USB\_VBUS pin to the VBUS on the USB connector. The voltage divider ratio should be such that the USB\_VBUS pin will be greater than  $0.7V_{DD}$  to indicate a logic HIGH while below the 3.6 V allowable maximum voltage.

For the following operating conditions

VBUS<sub>max</sub> = 5.25 V

 $V_{DD} = 3.6 V,$ 

the voltage divider should provide a reduction of 3.6 V/5.25 V or ~0.686 V.



#### 11.2 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV (RMS) is needed.



In slave mode, couple the input clock signal with a capacitor of 100 pF (<u>Figure 29</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This signal corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 30 and in Table 18 and Table 19. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (L,  $C_L$  and  $R_S$  represent the fundamental frequency). Capacitance  $C_P$  in Figure 30 represents the parallel package capacitance and must not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer.



LPC11U3X

56 of 77

#### 32-bit ARM Cortex-M0 microcontroller

| Table 18. | Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external |
|-----------|----------------------------------------------------------------------------------|
|           | components parameters) low frequency mode                                        |

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |  |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|--|
| 1 MHz to 5 MHz                                     | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |  |
|                                                    | 20 pF                                      | < 300 Ω                                             | 39 pF, 39 pF                                                  |  |
|                                                    | 30 pF                                      | < 300 Ω                                             | 57 pF, 57 pF                                                  |  |
| 5 MHz to 10 MHz                                    | 10 pF                                      | < 300 Ω                                             | 18 pF, 18 pF                                                  |  |
|                                                    | 20 pF                                      | < 200 Ω                                             | 39 pF, 39 pF                                                  |  |
|                                                    | 30 pF                                      | < 100 Ω                                             | 57 pF, 57 pF                                                  |  |
| 10 MHz to 15 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |  |
|                                                    | 20 pF                                      | < 60 Ω                                              | 39 pF, 39 pF                                                  |  |
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 80 Ω                                              | 18 pF, 18 pF                                                  |  |

Table 19. Recommended values for  $C_{\chi_1}/C_{\chi_2}$  in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load<br>capacitance C <sub>L</sub> | Maximum crystal<br>series resistance R <sub>S</sub> | External load<br>capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|
| 15 MHz to 20 MHz                                   | 10 pF                                      | < 180 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 100 Ω                                             | 39 pF, 39 pF                                                  |
| 20 MHz to 25 MHz                                   | 10 pF                                      | < 160 Ω                                             | 18 pF, 18 pF                                                  |
|                                                    | 20 pF                                      | < 80 Ω                                              | 39 pF, 39 pF                                                  |

#### 11.3 XTAL Printed-Circuit Board (PCB) layout guidelines

Follow these guidelines for PCB layout:

- Connect the crystal on the PCB as close as possible to the oscillator input and output pins of the chip.
- Take care that the load capacitors C<sub>x1</sub>, C<sub>x2</sub>, and C<sub>x3</sub> in case of third overtone crystal use have a common ground plane.
- Connect the external components to the ground plain.
- To keep parasitics and the noise coupled in via the PCB as small as possible, keep loops as small as possible.
- Choose smaller values of C<sub>x1</sub> and C<sub>x2</sub> if parasitics of the PCB layout increase.

#### 32-bit ARM Cortex-M0 microcontroller

### 11.4 Standard I/O pad configuration

Figure 31 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input



#### 11.8.3 I/O Handler I<sup>2</sup>C

The I/O Handler I<sup>2</sup>C library allows to have an additional I<sup>2</sup>C-bus master. I<sup>2</sup>C read, I<sup>2</sup>C write and combined I<sup>2</sup>C read/write are supported. Data is automatically read from and written to user-defined buffers.

The I/O Handler I<sup>2</sup>C library combined with the on-chip I<sup>2</sup>C module allows to have two distinct I<sup>2</sup>C buses, allowing to separate low-speed from high-speed devices or bridging two I<sup>2</sup>C buses.

#### 11.8.4 I/O Handler DMA

The I/O Handler DMA library offers DMA-like functionality. Four types of transfer are supported: memory to memory, memory to peripheral, peripheral to memory and peripheral to peripheral. Supported peripherals are USART, SSP0/1, ADC and GPIO. DMA transfers can be triggered by the source/target peripheral, software, counter/timer module CT16B1, or I/O Handler pin PIO1\_6/IOH\_16.

#### 32-bit ARM Cortex-M0 microcontroller

### 12. Package outline



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

Fig 34. Package outline HVQFN33 (5 x 5 x 0.85 mm)

All information provided in this document is subject to legal disclaimers.

#### **NXP Semiconductors**

## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



#### **NXP Semiconductors**

## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



## 16. Revision history

| Document ID    | Release date | Data sheet status                                                                                                                                                                          | Change notice                                                                                                                      | Supersedes                    |  |  |  |  |
|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|--|
| LPC11U3X v.2.3 | 20170208     | Product data sheet                                                                                                                                                                         | -                                                                                                                                  | LPC11U3X v.2.2                |  |  |  |  |
| Modifications: |              | ction 1 "General description":<br>are available on <u>nxp.com</u> .                                                                                                                        | : Software libraries for                                                                                                           | multiple I/O Handler          |  |  |  |  |
| LPC11U3X v.2.2 | 20140311     | Product data sheet                                                                                                                                                                         | -                                                                                                                                  | LPC11U3X v.2.1                |  |  |  |  |
| Modifications: | solutions".  | _CONNECT signal explained                                                                                                                                                                  |                                                                                                                                    | -                             |  |  |  |  |
| LPC11U3X v.2.1 | 20131230     | Product data sheet                                                                                                                                                                         | -                                                                                                                                  | LPC11U3X v.2                  |  |  |  |  |
| Modifications: |              | Add reserved function to p<br>PIO0_9/MOSI0/CT16B0_M                                                                                                                                        |                                                                                                                                    | 16B0_MAT0/R/IOH_6 and         |  |  |  |  |
| LPC11U3X v.2   | 20131125     | Product data sheet                                                                                                                                                                         | -                                                                                                                                  | LPC11U3X v.1.1                |  |  |  |  |
| Modifications: |              | Part LPC11U37HFBD                                                                                                                                                                          | 64/401 with I/O handle                                                                                                             | er added.                     |  |  |  |  |
|                |              | Additional I/O Handler                                                                                                                                                                     | r pin functions added i                                                                                                            | n Table 3.                    |  |  |  |  |
|                |              | <ul> <li>Typical range of watchdog oscillator frequency changed<br/>2.3 MHz.See Table 13.</li> </ul>                                                                                       |                                                                                                                                    |                               |  |  |  |  |
|                |              | <ul> <li>Section 11.8 "I/O Handler software library applicate</li> </ul>                                                                                                                   |                                                                                                                                    |                               |  |  |  |  |
|                |              | Updated Section 11.1                                                                                                                                                                       | "Suggested USB inte                                                                                                                | rface solutions" for clarity. |  |  |  |  |
|                |              | • Condition $V_{DD} = 0 V a$                                                                                                                                                               | idded to Parameter V <sub>I</sub>                                                                                                  | in Table 5 for clarity.       |  |  |  |  |
| LPC11U3X v.1.1 | 20130924     | Product data sheet                                                                                                                                                                         | -                                                                                                                                  | LPC11U3X v.1                  |  |  |  |  |
| Modifications: |              | • Removed the footnote "The peak current is limited to 25 times the corresponding maximum current." in Table 4.                                                                            |                                                                                                                                    |                               |  |  |  |  |
|                |              | Table 3: Added "5 V to                                                                                                                                                                     | -                                                                                                                                  | /PIO0_0 table note.           |  |  |  |  |
|                |              | Table 7: Removed BO                                                                                                                                                                        |                                                                                                                                    |                               |  |  |  |  |
|                |              |                                                                                                                                                                                            | -                                                                                                                                  | ault. See Section 7.7.1.      |  |  |  |  |
|                |              | Added Section 11.6 "A                                                                                                                                                                      |                                                                                                                                    |                               |  |  |  |  |
|                |              | Table 5 "Static charact                                                                                                                                                                    |                                                                                                                                    |                               |  |  |  |  |
|                |              | <ul> <li>Updated Section 11.1</li> <li>Table 4 "Limiting value"</li> </ul>                                                                                                                 |                                                                                                                                    |                               |  |  |  |  |
|                |              | <ul> <li>Updated V<sub>DD</sub> min a</li> </ul>                                                                                                                                           |                                                                                                                                    |                               |  |  |  |  |
|                |              | <ul> <li>Updated V<sub>D</sub> min a</li> <li>Updated V<sub>L</sub> condition</li> </ul>                                                                                                   |                                                                                                                                    |                               |  |  |  |  |
|                |              | Table 10 "EEPROM cl                                                                                                                                                                        |                                                                                                                                    |                               |  |  |  |  |
|                |              |                                                                                                                                                                                            | – Removed $f_{clk}$ and $t_{er}$ ; the user does not have control over these                                                       |                               |  |  |  |  |
|                |              | <ul> <li>Changed the t<sub>prog</sub> from 1.1 ms to 2.9 ms; the EEPROM IAP always does an erase and program, thus the total program time is t<sub>er</sub> + t<sub>prog</sub>.</li> </ul> |                                                                                                                                    |                               |  |  |  |  |
|                |              | Changed title of Figure                                                                                                                                                                    | <ul> <li>Changed title of Figure 29 from "USB interface on a self-powered device" to "USB interface with soft-connect".</li> </ul> |                               |  |  |  |  |
|                |              | <ul> <li>Section 10.7 "USB interface" added. Parameter t<sub>EOPR1</sub><br/>renamed to t<sub>EOPR</sub>.</li> </ul>                                                                       |                                                                                                                                    |                               |  |  |  |  |
| LPC11U3X v.1   | 20120420     | Product data sheet                                                                                                                                                                         |                                                                                                                                    |                               |  |  |  |  |

#### Table 21. Revision history

### 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> Definition |                                                                                       |  |
|--------------------------------|------------------------------------------|---------------------------------------------------------------------------------------|--|
| Objective [short] data sheet   | Development                              | This document contains data from the objective specification for product development. |  |
| Preliminary [short] data sheet | Qualification                            | This document contains data from the preliminary specification.                       |  |
| Product [short] data sheet     | Production                               | This document contains the product specification.                                     |  |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2017. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.  $l^2$ C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com