Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 368 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 5x10b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 28-DIP (0.300", 7.62mm) | | Supplier Device Package | 28-SPDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f876-04e-sp | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.2 Data Memory Organization The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits. | RP1:RP0 | Bank | |---------|------| | 00 | 0 | | 01 | 1 | | 10 | 2 | | 11 | 3 | Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank may be mirrored in another bank for code reduction and quicker access. | Note: | EEPROM Data Memory description can be | |-------|------------------------------------------| | | found in Section 4.0 of this data sheet. | ## 2.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly, or indirectly through the File Select Register (FSR). #### 2.2.2.4 PIE1 Register The PIE1 register contains the individual enable bits for the peripheral interrupts. **Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. #### REGISTER 2-4: PIE1 REGISTER (ADDRESS 8Ch) | R/W-0 |----------------------|-------|-------|-------|-------|--------|--------|--------| | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | | hit 7 | | | | | | | bit 0 | bit 7 **PSPIE**(1): Parallel Slave Port Read/Write Interrupt Enable bit 1 = Enables the PSP read/write interrupt 0 = Disables the PSP read/write interrupt bit 6 ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D converter interrupt 0 = Disables the A/D converter interrupt bit 5 RCIE: USART Receive Interrupt Enable bit 1 =Enables the USART receive interrupt 0 = Disables the USART receive interrupt bit 4 **TXIE**: USART Transmit Interrupt Enable bit 1 = Enables the USART transmit interrupt 0 = Disables the USART transmit interrupt bit 3 SSPIE: Synchronous Serial Port Interrupt Enable bit 1 = Enables the SSP interrupt 0 = Disables the SSP interrupt bit 2 CCP1IE: CCP1 Interrupt Enable bit 1 = Enables the CCP1 interrupt 0 = Disables the CCP1 interrupt bit 1 TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt 0 = Disables the TMR2 to PR2 match interrupt bit 0 TMR1IE: TMR1 Overflow Interrupt Enable bit 1 = Enables the TMR1 overflow interrupt 0 = Disables the TMR1 overflow interrupt Note 1: PSPIE is reserved on PIC16F873/876 devices; always maintain this bit clear. Legend: $R = Readable \ bit$ $V = Writable \ bit$ $V = Unimplemented \ bit$ , read as '0' $V = Value \ at \ POR$ $V = Writable \ bit$ $V = Unimplemented \ bit$ , read as '0' $V = Writable \ bit$ $V = Unimplemented \ bit$ , read as '0' $V = Writable \ bit$ #### PIC16F87X Write operations have two control bits, WR and WREN, and two status bits, WRERR and EEIF. The WREN bit is used to enable or disable the write operation. When WREN is clear, the write operation will be disabled. Therefore, the WREN bit must be set before executing a write operation. The WR bit is used to initiate the write operation. It also is automatically cleared at the end of the write operation. The interrupt flag EEIF is used to determine when the memory write completes. This flag must be cleared in software before setting the WR bit. For EEPROM data memory, once the WREN bit and the WR bit have been set, the desired memory address in EEADR will be erased, followed by a write of the data in EEDATA. This operation takes place in parallel with the microcontroller continuing to execute normally. When the write is complete, the EEIF flag bit will be set. For program memory, once the WREN bit and the WR bit have been set, the microcontroller will cease to execute instructions. The desired memory location pointed to by EEADRH:EEADR will be erased. Then, the data value in EEDATH:EEDATA will be programmed. When complete, the EEIF flag bit will be set and the microcontroller will continue to execute code. The WRERR bit is used to indicate when the PIC16F87X device has been reset during a write operation. WRERR should be cleared after Power-on Reset. Thereafter, it should be checked on any other RESET. The WRERR bit is set when a write operation is interrupted by a MCLR Reset, or a WDT Time-out Reset, during normal operation. In these situations, following a RESET, the user should check the WRERR bit and rewrite the memory location, if set. The contents of the data registers, address registers and EEPGD bit are not affected by either MCLR Reset, or WDT Time-out Reset, during normal operation. #### REGISTER 4-1: EECON1 REGISTER (ADDRESS 18Ch) | R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 | |-------|-----|-----|-----|-------|-------|-------|-------| | EEPGD | _ | _ | _ | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | bit 7 **EEPGD**: Program/Data EEPROM Select bit 1 = Accesses program memory 0 = Accesses data memory (This bit cannot be changed while a read or write operation is in progress) bit 6-4 **Unimplemented:** Read as '0' bit 3 WRERR: EEPROM Error Flag bit 1 = A write operation is prematurely terminated (any MCLR Reset or any WDT Reset during normal operation) 0 = The write operation completed bit 2 WREN: EEPROM Write Enable bit 1 = Allows write cycles 0 = Inhibits write to the EEPROM bit 1 WR: Write Control bit 1 = Initiates a write cycle. (The bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.) 0 = Write cycle to the EEPROM is complete bit 0 RD: Read Control bit 1 = Initiates an EEPROM read. (RD is cleared in hardware. The RD bit can only be set (not cleared) in software.) 0 = Does not initiate an EEPROM read | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | #### 8.1 Capture Mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as one of the following: - · Every falling edge - · Every rising edge - · Every 4th rising edge - · Every 16th rising edge The type of event is configured by control bits CCP1M3:CCP1M0 (CCPxCON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. The interrupt flag must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new value. #### 8.1.1 CCP PIN CONFIGURATION In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit. **Note:** If the RC2/CCP1 pin is configured as an output, a write to the port can cause a capture condition. ## FIGURE 8-1: CAPTURE MODE OPERATION BLOCK DIAGRAM #### 8.1.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode, or Synchronized Counter mode, for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work. #### 8.1.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF, following any such change in operating mode. #### 8.1.4 CCP PRESCALER There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any RESET will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 8-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. ## EXAMPLE 8-1: CHANGING BETWEEN CAPTURE PRESCALERS ``` CLRF CCP1CON ; Turn CCP module off MOVLW NEW_CAPT_PS ; Load the W reg with ; the new prescaler ; move value and CCP ON MOVWF CCP1CON ; Load CCP1CON with this ; value ``` #### 9.1.1 MASTER MODE The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 9-5) is to broadcast data by the software protocol. In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI module is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor". The clock polarity is selected by appropriately programming bit CKP (SSPCON<4>). This then, would give waveforms for SPI communication as shown in Figure 9-6, Figure 9-8 and Figure 9-9, where the MSb is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following: - Fosc/4 (or Tcy) - Fosc/16 (or 4 Tcy) - Fosc/64 (or 16 Tcy) - Timer2 output/2 This allows a maximum bit clock frequency (at 20 MHz) of 5.0 MHz. Figure 9-6 shows the waveforms for Master mode. When CKE = 1, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown. #### 9.2.3 SLEEP OPERATION While in SLEEP mode, the I<sup>2</sup>C module can receive addresses or data. When an address match or complete byte transfer occurs, wake the processor from SLEEP (if the SSP interrupt is enabled). #### 9.2.4 EFFECTS OF A RESET A RESET disables the SSP module and terminates the current transfer. TABLE 9-3: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR,<br>WDT | |------------------------|---------|------------------------|---------------|-------------|-------------|-----------|--------|--------|--------|-----------------------|------------------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 0Dh | PIR2 | _ | (2) | _ | EEIF | BCLIF | _ | _ | CCP2IF | -r-0 00 | -r-0 00 | | 8Dh | PIE2 | _ | (2) | _ | EEIE | BCLIE | _ | _ | CCP2IE | -r-0 00 | -r-0 00 | | 13h | SSPBUF | Synchrono | ous Serial Po | t Receive I | Buffer/Trar | nsmit Reg | ister | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 91h | SSPCON2 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 0000 0000 | 0000 0000 | | 93h | SSPADD | I <sup>2</sup> C Slave | Address/Mas | | 0000 0000 | 0000 0000 | | | | | | | 94h | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in I<sup>2</sup>C mode. Note 1: These bits are reserved on PIC16F873/876 devices; always maintain these bits clear. <sup>2:</sup> These bits are reserved on these devices; always maintain these bits clear. #### 9.2.12 I<sup>2</sup>C MASTER MODE RECEPTION Master mode reception is enabled by programming the Receive Enable bit, RCEN (SSPCON2<3>). **Note:** The SSP module must be in an IDLE state before the RCEN bit is set, or the RCEN bit will be disregarded. The baud rate generator begins counting, and on each rollover, the state of the SCL pin changes (high to low/ low to high), and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag is set, the SSPIF is set, and the baud rate generator is suspended from counting, holding SCL low. The SSP is now in IDLE state, awaiting the next command. When the buffer is read by the CPU, the BF flag is automatically cleared. The user can then send an Acknowledge bit at the end of reception, by setting the Acknowledge Sequence Enable bit, ACKEN (SSPCON2<4>). #### 9.2.12.1 BF Status Flag In receive operation, BF is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when SSPBUF is read. #### 9.2.12.2 SSPOV Status Flag In receive operation, SSPOV is set when 8 bits are received into the SSPSR, and the BF flag is already set from a previous reception. #### 9.2.12.3 WCOL Status Flag If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur). ## 9.3 Connection Considerations for I<sup>2</sup>C Bus For standard-mode $I^2C$ bus devices, the values of resistors $R_p$ and $R_s$ in Figure 9-27 depend on the following parameters: - · Supply voltage - · Bus capacitance - Number of connected devices (input current + leakage current) The supply voltage limits the minimum value of resistor $R_p$ , due to the specified minimum sink current of 3 mA at Vol max = 0.4V, for the specified output stages. For example, with a supply voltage of VDD = $5V\pm10\%$ and VOL max = 0.4V at 3 mA, $R_p$ min = (5.5-0.4)/0.003 = 1.7 k $\Omega$ . VDD as a function of $R_p$ is shown in Figure 9-27. The desired noise margin of 0.1VDD for the low level limits the maximum value of $R_s$ . Series resistors are optional and used to improve ESD susceptibility. The bus capacitance is the total capacitance of wire, connections, and pins. This capacitance limits the maximum value of $R_p$ due to the specified rise time (Figure 9-27). The SMP bit is the slew rate control enabled bit. This bit is in the SSPSTAT register, and controls the slew rate of the I/O pins when in I<sup>2</sup>C mode (master or slave). #### FIGURE 9-27: SAMPLE DEVICE CONFIGURATION FOR I<sup>2</sup>C BUS **Note:** I<sup>2</sup>C devices with input levels related to VDD must have one common supply line to which the pull-up resistor is also connected. ### PIC16F87X When setting up an Asynchronous Transmission, follow these steps: - 1. Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH (Section 10.1). - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - If interrupts are desired, then set enable bit TXIF. - If 9-bit transmission is desired, then set transmit bit TX9. - Enable the transmission by setting bit TXEN, which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Load data to the TXREG register (starts transmission). - 8. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set. #### FIGURE 10-2: ASYNCHRONOUS MASTER TRANSMISSION #### FIGURE 10-3: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK) #### TABLE 10-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS | |------------------------|----------------------------------------|----------------------|----------|--------|-------|-------|--------|--------|--------|--------------------------|---------------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | R0IF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Tra | nsmit Re | gister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | 99h SPBRG Baud Rate Generator Register | | | | | | | | | | 0000 0000 | Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F873/876; always maintain these bits clear. ## 10.3.2 USART SYNCHRONOUS MASTER RECEPTION Once synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>), or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/ disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read only bit, which is reset by the hardware. In this case, it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register (i.e., it is a two deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full, then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The ninth receive bit is buffered the same way as the receive data. Reading the RCREG register will load bit RX9D with a new value, therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old RX9D information. When setting up a Synchronous Master Reception: - 1. Initialize the SPBRG register for the appropriate baud rate (Section 10.1). - 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - 3. Ensure bits CREN and SREN are clear. - 4. If interrupts are desired, then set enable bit RCIE. - 5. If 9-bit reception is desired, then set bit RX9. - 6. If a single reception is required, set bit SREN. For continuous reception, set bit CREN. - 7. Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. - 11. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set. TABLE 10-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other RESETS | |------------------------|--------|----------------------|-----------|-----------|-------|-------|--------|--------|--------|--------------------------|---------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | R0IF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 1Ah | RCREG | USART R | eceive Re | gister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | e Generat | or Regist | er | | • | | • | 0000 0000 | 0000 0000 | Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception. Note 1: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear. TABLE 12-4: STATUS BITS AND THEIR SIGNIFICANCE | POR | BOR | то | PD | | | | | | | |-----|-----|----|----|---------------------------------------------------------|--|--|--|--|--| | 0 | х | 1 | 1 | Power-on Reset | | | | | | | 0 | х | 0 | x | egal, TO is set on POR | | | | | | | 0 | х | х | 0 | legal, PD is set on POR | | | | | | | 1 | 0 | 1 | 1 | Brown-out Reset | | | | | | | 1 | 1 | 0 | 1 | WDT Reset | | | | | | | 1 | 1 | 0 | 0 | WDT Wake-up | | | | | | | 1 | 1 | u | u | MCLR Reset during normal operation | | | | | | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | | | | | | Legend: x = don't care, u = unchanged TABLE 12-5: RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | 0x | | MCLR Reset during normal operation | 000h | 000u uuuu | uu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | uu | | WDT Reset | 000h | 0000 1uuu | uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uu | | Brown-out Reset | 000h | 0001 1uuu | u0 | | Interrupt wake-up from SLEEP | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uu | Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0' **Note 1:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). TABLE 12-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS | INDF<br>TMR0 | 873<br>873 | 874 | Devices | | Brown-out Reset | WDT Reset | Interrupt | |--------------|------------|-----|---------|-----|-----------------|----------------------|--------------------------| | TMR0 | 873 | | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | | | 874 | 876 | 877 | N/A | N/A | N/A | | T | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 873 | 874 | 876 | 877 | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | STATUS | 873 | 874 | 876 | 877 | 0001 1xxx | 000q quuu <b>(3)</b> | uuuq quuu <sup>(3)</sup> | | FSR | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA | 873 | 874 | 876 | 877 | 0x 0000 | 0u 0000 | uu uuuu | | PORTB | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTD | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTE | 873 | 874 | 876 | 877 | xxx | uuu | uuu | | PCLATH | 873 | 874 | 876 | 877 | 0 0000 | 0 0000 | u uuuu | | INTCON | 873 | 874 | 876 | 877 | 0000 000x | 0000 000u | uuuu uuuu(1) | | PIR1 | 873 | 874 | 876 | 877 | r000 0000 | r000 0000 | ruuu uuuu <sup>(1)</sup> | | | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu <sup>(1)</sup> | | PIR2 | 873 | 874 | 876 | 877 | -r-0 00 | -r-0 00 | -r-u uu <sup>(1)</sup> | | TMR1L | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1H | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 873 | 874 | 876 | 877 | 00 0000 | uu uuuu | uu uuuu | | TMR2 | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | | T2CON | 873 | 874 | 876 | 877 | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPCON | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR1L | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1H | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 873 | 874 | 876 | 877 | 00 0000 | 00 0000 | uu uuuu | | RCSTA | 873 | 874 | 876 | 877 | 0000 000x | 0000 000x | uuuu uuuu | | TXREG | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR2L | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR2H | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP2CON | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | | ADRESH | 873 | 874 | 876 | 877 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 873 | 874 | 876 | 877 | 0000 00-0 | 0000 00-0 | uuuu uu-u | | OPTION_REG | 873 | 874 | 876 | 877 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 873 | 874 | 876 | 877 | 11 1111 | 11 1111 | uu uuuu | | TRISB | 873 | 874 | 876 | 877 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 873 | 874 | 876 | 877 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISD | 873 | 874 | 876 | 877 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISE | 873 | 874 | 876 | 877 | 0000 -111 | 0000 -111 | uuuu -uuu | | PIE1 | 873 | 874 | 876 | 877 | r000 0000 | r000 0000 | ruuu uuuu | | | 873 | 874 | 876 | 877 | 0000 0000 | 0000 0000 | uuuu uuuu | Legend: u= unchanged, x= unknown, -= unimplemented bit, read as '0', q= value depends on condition, r= reserved, maintain clear Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up). <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). <sup>3:</sup> See Table 12-5 for RESET value for specific condition. #### 12.14 In-Circuit Debugger When the DEBUG bit in the configuration word is programmed to a '0', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB® ICD. When the microcontroller has this feature enabled, some of the resources are not available for general use. Table 12-8 shows which features are consumed by the background debugger. TABLE 12-8: DEBUGGER RESOURCES | I/O pins | RB6, RB7 | |----------------|----------------------------------------------| | Stack | 1 level | | Program Memory | Address 0000h must be NOP | | | Last 100h words | | Data Memory | 0x070 (0x0F0, 0x170, 0x1F0)<br>0x1EB - 0x1EF | To use the In-Circuit Debugger function of the microcontroller, the design must implement In-Circuit Serial Programming connections to MCLR/VPP, VDD, GND, RB7 and RB6. This will interface to the In-Circuit Debugger module available from Microchip, or one of the third party development tool companies. ## 12.15 Program Verification/Code Protection If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes. #### 12.16 ID Locations Four memory locations (2000h - 2003h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the 4 Least Significant bits of the ID location are used. TABLE 14-1: DEVELOPMENT TOOLS FROM MICROCHIP © 1998-2013 Microchip Technology Inc. #### 15.0 ELECTRICAL CHARACTERISTICS #### **Absolute Maximum Ratings †** | Ambient temperature under bias | 55 to +125°C | |------------------------------------------------------------------------|----------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR. and RA4)0.3 | | | Voltage on VDD with respect to Vss | 0.3 to +7.5 V | | Voltage on MCLR with respect to Vss (Note 2) | 0 to +14 V | | Voltage on RA4 with respect to Vss | 0 to +8.5 V | | Total power dissipation (Note 1) | 1.0 W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | 250 mA | | Input clamp current, IiK (VI < 0 or VI > VDD) | ± 20 mA | | Output clamp current, IOK (VO < 0 or VO > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA, PORTB, and PORTE (combined) (Note 3) | 200 mA | | Maximum current sourced by PORTA, PORTB, and PORTE (combined) (Note 3) | 200 mA | | Maximum current sunk by PORTC and PORTD (combined) (Note 3) | 200 mA | | Maximum current sourced by PORTC and PORTD (combined) (Note 3) | 200 mA | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\Sigma$ IOH} + $\Sigma$ {(VDD VOH) x IOH} + $\Sigma$ (VOI x IOL) - 2: Voltage spikes below Vss at the $\overline{\text{MCLR}}$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{\text{MCLR}}$ pin, rather than pulling this pin directly to Vss. - **3:** PORTD and PORTE are not implemented on PIC16F873/876 devices. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. 15.1 DC Characteristics: PIC16F873/874/876/877-04 (Commercial, Industrial) PIC16F873/874/876/877-20 (Commercial, Industrial) PIC16LF873/874/876/877-04 (Commercial, Industrial) (Continued) | PIC16LF873/874/876/877-04<br>(Commercial, Industrial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial $0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ}\text{C}$ for commercial | | | | | | | | | |----------------------------------------------------------------------------------|--------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------------------------------|--|--|--|--| | PIC16F873/874/876/877-04<br>PIC16F873/874/876/877-20<br>(Commercial, Industrial) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $0^{\circ}\text{C} \le \text{Ta} \le +70^{\circ}\text{C}$ for commercial | | | | | | | | | Param<br>No. | Symbol | Characteristic/<br>Device | Min | Тур† | Max | Units | Conditions | | | | | | | IPD | Power-down Current <sup>(3,5)</sup> | er-down Current <sup>(3,5)</sup> | | | | | | | | | | D020 | | 16LF87X | _ | 7.5 | 30 | μА | VDD = 3.0V, WDT enabled,<br>-40°C to +85°C | | | | | | D020 | | 16F87X | _ | 10.5 | 42 | μА | VDD = 4.0V, WDT enabled,<br>-40°C to +85°C | | | | | | D021 | | 16LF87X | _ | 0.9 | 5 | μА | VDD = 3.0V, WDT enabled, 0°C to +70°C | | | | | | D021 | | 16F87X | _ | 1.5 | 16 | μΑ | VDD = 4.0V, WDT enabled,<br>-40°C to +85°C | | | | | | D021A | | 16LF87X | | 0.9 | 5 | μΑ | VDD = 3.0V, WDT enabled,<br>-40°C to +85°C | | | | | | D021A | | 16F87X | | 1.5 | 19 | μА | VDD = 4.0V, WDT enabled,<br>-40°C to +85°C | | | | | | D023 | Δlbor | Brown-out<br>Reset Current <sup>(6)</sup> | _ | 85 | 200 | μΑ | BOR enabled, VDD = 5.0V | | | | | Legend: Rows with standard voltage device data only are shaded for improved readability. - † Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested. - **Note 1:** This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading, switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - 4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 $\mu$ A to the specification. This value is from characterization and is for design guidance only. This is not tested. - **6:** The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. - 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached. ## 15.3 DC Characteristics: PIC16F873/874/876/877-04 (Extended) PIC16F873/874/876/877-10 (Extended) | PIC16F873/874/876/877-04<br>PIC16F873/874/876/877-20<br>(Extended) | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ | | | | | | | |--------------------------------------------------------------------|--------|------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------|--|--|--| | Param<br>No. | Symbol | Characteristic/<br>Device | Min | Тур† | Max | Units | Conditions | | | | | | VDD | Supply Voltage | | | | | | | | | | D001 | | | 4.0 | _ | 5.5 | V | LP, XT, RC osc configuration | | | | | D001A | | | 4.5 | | 5.5 | V | HS osc configuration | | | | | D001A | | | VBOR | | 5.5 | V | BOR enabled, FMAX = 10 MHz <sup>(7)</sup> | | | | | D002 | VDR | RAM Data Retention<br>Voltage <sup>(1)</sup> | _ | 1.5 | _ | V | | | | | | D003 | VPOR | VDD Start Voltage to<br>ensure internal Power-on<br>Reset signal | _ | Vss | _ | V | See section on Power-on Reset for details | | | | | D004 | SVDD | VDD Rise Rate to ensure internal Power-on Reset signal | 0.05 | _ | _ | V/ms | See section on Power-on Reset for details | | | | | D005 | VBOR | Brown-out Reset<br>Voltage | 3.7 | 4.0 | 4.35 | V | BODEN bit in configuration word enabled | | | | <sup>†</sup> Data is "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only, and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading, switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kOhm. - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - **6:** The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. - 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached. FIGURE 15-12: PARALLEL SLAVE PORT TIMING (PIC16F874/877 ONLY) TABLE 15-6: PARALLEL SLAVE PORT REQUIREMENTS (PIC16F874/877 ONLY) | Parameter<br>No. | Symbol | Characteristic | | | Тур† | Max | Units | Conditions | |------------------|----------|----------------------------------------------|-----------------------|----|------|----------|----------|------------------------| | 62 | TdtV2wrH | Data in valid before WR↑ or CS↑ (setup time) | | | _ | _ | ns<br>ns | Extended<br>Range Only | | 63* | TwrH2dtl | WR↑ or CS↑ to data–in invalid (hold time) | Standard(F) | 20 | _ | _ | ns | | | | | | Extended( <b>LF</b> ) | 35 | _ | _ | ns | | | 64 | TrdL2dtV | RD↓ and CS↓ to data–out valid | | _ | | 80<br>90 | ns<br>ns | Extended<br>Range Only | | 65 | TrdH2dtl | RD↑ or CS↓ to data–out invalid | | 10 | _ | 30 | ns | | These parameters are characterized but not tested. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 15-15: SPI SLAVE MODE TIMING (CKE = 0) #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 1998-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620769294 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.