

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 22                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 368 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | A/D 5x10b                                                                  |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f876t-20-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Key Features<br>PIC <sup>®</sup> MCU Mid-Range Reference<br>Manual (DS33023) | PIC16F873               | PIC16F874               | PIC16F876               | PIC16F877               |
|------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Operating Frequency                                                          | DC - 20 MHz             |
| RESETS (and Delays)                                                          | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) |
| FLASH Program Memory<br>(14-bit words)                                       | 4K                      | 4K                      | 8K                      | 8K                      |
| Data Memory (bytes)                                                          | 192                     | 192                     | 368                     | 368                     |
| EEPROM Data Memory                                                           | 128                     | 128                     | 256                     | 256                     |
| Interrupts                                                                   | 13                      | 14                      | 13                      | 14                      |
| I/O Ports                                                                    | Ports A,B,C             | Ports A,B,C,D,E         | Ports A,B,C             | Ports A,B,C,D,E         |
| Timers                                                                       | 3                       | 3                       | 3                       | 3                       |
| Capture/Compare/PWM Modules                                                  | 2                       | 2                       | 2                       | 2                       |
| Serial Communications                                                        | MSSP, USART             | MSSP, USART             | MSSP, USART             | MSSP, USART             |
| Parallel Communications                                                      | —                       | PSP                     | —                       | PSP                     |
| 10-bit Analog-to-Digital Module                                              | 5 input channels        | 8 input channels        | 5 input channels        | 8 input channels        |
| Instruction Set                                                              | 35 instructions         | 35 instructions         | 35 instructions         | 35 instructions         |

### **Table of Contents**

| 1.0   | Device Overview                                                             |     |
|-------|-----------------------------------------------------------------------------|-----|
| 2.0   | Memory Organization                                                         | 11  |
| 3.0   | I/O Ports                                                                   |     |
| 4.0   | Data EEPROM and FLASH Program Memory                                        | 41  |
| 5.0   | Timer0 Module                                                               | 47  |
| 6.0   | Timer1 Module                                                               | 51  |
| 7.0   | Timer2 Module                                                               | 55  |
| 8.0   | Capture/Compare/PWM Modules                                                 | 57  |
| 9.0   | Master Synchronous Serial Port (MSSP) Module                                |     |
| 10.0  | Addressable Universal Synchronous Asynchronous Receiver Transmitter (USART) |     |
| 11.0  | Analog-to-Digital Converter (A/D) Module                                    | 111 |
| 12.0  | Special Features of the CPU                                                 | 119 |
| 13.0  | Instruction Set Summary                                                     | 135 |
| 14.0  | Development Support                                                         | 143 |
| 15.0  | Electrical Characteristics                                                  | 149 |
| 16.0  | DC and AC Characteristics Graphs and Tables                                 | 177 |
| 17.0  | Packaging Information                                                       | 189 |
| Appe  | ndix A: Revision History                                                    | 197 |
| Appe  | ndix B: Device Differences                                                  | 197 |
| Appe  | ndix C: Conversion Considerations                                           | 198 |
| Index | (                                                                           | 199 |
| On-L  | ine Support                                                                 | 207 |
| Read  | ler Response                                                                |     |
| PIC1  | 6F87X Product Identification System                                         | 209 |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.





#### 2.2.2.2 OPTION\_REG Register

The OPTION\_REG Register is a readable and writable register, which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0 and the weak pull-ups on PORTB.

| Note: | To achieve a 1:1 prescaler assignment for  |
|-------|--------------------------------------------|
|       | the TMR0 register, assign the prescaler to |
|       | the Watchdog Timer.                        |

#### **R/W-1** R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 RBPU INTEDG T0CS T0SE PSA PS2 PS1 PS0 bit 7 bit 0 **RBPU:** PORTB Pull-up Enable bit bit 7 1 = PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 **INTEDG:** Interrupt Edge Select bit 1 = Interrupt on rising edge of RB0/INT pin 0 = Interrupt on falling edge of RB0/INT pin bit 5 TOCS: TMR0 Clock Source Select bit 1 = Transition on RA4/T0CKI pin 0 = Internal instruction cycle clock (CLKOUT) bit 4 TOSE: TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on RA4/T0CKI pin 0 = Increment on low-to-high transition on RA4/T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 PS2:PS0: Prescaler Rate Select bits Bit Value TMR0 Rate WDT Rate 000 1:1 1:2 1:2 001 1:4 010 1:4 1:8 011 1:8 1:16 1:16 100 1:32 101 1:32 1:64 110 1:128 1:64 111 1:128 1:256 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

**Note:** When using low voltage ICSP programming (LVP) and the pull-ups on PORTB are enabled, bit 3 in the TRISB register must be cleared to disable the pull-up on RB3 and ensure the proper operation of the device

### **REGISTER 2-2: OPTION\_REG REGISTER (ADDRESS 81h, 181h)**

#### 2.2.2.4 **PIE1** Register

The PIE1 register contains the individual enable bits for the peripheral interrupts.

| Note: | Bit PEIE (INTCON<6>) must be set to |
|-------|-------------------------------------|
|       | enable any peripheral interrupt.    |

#### PIE1 REGISTER (ADDRESS 8Ch) **REGISTER 2-4:**

|       | R/W-0                                                                                                           | R/W-0                       | R/W-0                          | R/W-0                          | R/W-0           | R/W-0  | R/W-0  | R/W-0  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------|--------------------------------|-----------------|--------|--------|--------|--|--|--|
|       | PSPIE <sup>(1)</sup>                                                                                            | ADIE                        | RCIE                           | TXIE                           | SSPIE           | CCP1IE | TMR2IE | TMR1IE |  |  |  |
|       | bit 7                                                                                                           |                             |                                |                                |                 |        |        | bit 0  |  |  |  |
|       |                                                                                                                 |                             |                                |                                |                 |        |        |        |  |  |  |
| bit 7 | PSPIE <sup>(1)</sup> : F                                                                                        | Parallel Slav               | e Port Read                    | d/Write Inter                  | rupt Enable bit |        |        |        |  |  |  |
|       | <ul> <li>1 = Enables the PSP read/write interrupt</li> <li>0 = Disables the PSP read/write interrupt</li> </ul> |                             |                                |                                |                 |        |        |        |  |  |  |
| bit 6 | ADIE: A/D                                                                                                       | Converter li                | nterrupt Ena                   | able bit                       |                 |        |        |        |  |  |  |
|       | 1 = Enable<br>0 = Disable                                                                                       | s the A/D co<br>s the A/D c | onverter inte<br>onverter inte | errupt<br>errupt               |                 |        |        |        |  |  |  |
| bit 5 | RCIE: USA                                                                                                       | RT Receive                  | Interrupt E                    | nable bit                      |                 |        |        |        |  |  |  |
|       | 1 = Enable<br>0 = Disable                                                                                       | s the USAR<br>es the USAF   | T receive in<br>RT receive in  | nterrupt<br>nterrupt           |                 |        |        |        |  |  |  |
| bit 4 | TXIE: USA                                                                                                       | RT Transmi                  | t Interrupt E                  | nable bit                      |                 |        |        |        |  |  |  |
|       | <ul> <li>1 = Enables the USART transmit interrupt</li> <li>0 = Disables the USART transmit interrupt</li> </ul> |                             |                                |                                |                 |        |        |        |  |  |  |
| bit 3 | SSPIE: Syr                                                                                                      | nchronous S                 | Serial Port In                 | nterrupt Ena                   | ble bit         |        |        |        |  |  |  |
|       | 1 = Enables the SSP interrupt<br>0 = Disables the SSP interrupt                                                 |                             |                                |                                |                 |        |        |        |  |  |  |
| bit 2 | CCP1IE: C                                                                                                       | CP1 Interru                 | pt Enable b                    | it                             |                 |        |        |        |  |  |  |
|       | 1 = Enable                                                                                                      | s the CCP1                  | interrupt                      |                                |                 |        |        |        |  |  |  |
|       | 0 = Disable                                                                                                     | es the CCP1                 | interrupt                      |                                |                 |        |        |        |  |  |  |
| bit 1 | TMR2IE: T                                                                                                       | MR2 to PR2                  | 2 Match Inte                   | errupt Enable                  | e bit           |        |        |        |  |  |  |
|       | 1 = Enable<br>0 = Disable                                                                                       | s the TMR2<br>es the TMR2   | to PR2 ma<br>to PR2 ma         | tch interrupt<br>atch interrup | t               |        |        |        |  |  |  |
| bit 0 | TMR1IE: T                                                                                                       | MR1 Overfle                 | ow Interrupt                   | Enable bit                     |                 |        |        |        |  |  |  |
|       | 1 = Enable<br>0 = Disable                                                                                       | s the TMR1<br>s the TMR1    | overflow in overflow ir        | terrupt<br>nterrupt            |                 |        |        |        |  |  |  |

Note 1: PSPIE is reserved on PIC16F873/876 devices; always maintain this bit clear.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

NOTES:

#### TABLE 3-5:PORTC FUNCTIONS

| Name            | Bit# | Buffer Type | Function                                                                                            |
|-----------------|------|-------------|-----------------------------------------------------------------------------------------------------|
| RC0/T1OSO/T1CKI | bit0 | ST          | Input/output port pin or Timer1 oscillator output/Timer1 clock input.                               |
| RC1/T1OSI/CCP2  | bit1 | ST          | Input/output port pin or Timer1 oscillator input or Capture2 input/<br>Compare2 output/PWM2 output. |
| RC2/CCP1        | bit2 | ST          | Input/output port pin or Capture1 input/Compare1 output/<br>PWM1 output.                            |
| RC3/SCK/SCL     | bit3 | ST          | RC3 can also be the synchronous serial clock for both SPI and I <sup>2</sup> C modes.               |
| RC4/SDI/SDA     | bit4 | ST          | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).                     |
| RC5/SDO         | bit5 | ST          | Input/output port pin or Synchronous Serial Port data output.                                       |
| RC6/TX/CK       | bit6 | ST          | Input/output port pin or USART Asynchronous Transmit or Synchronous Clock.                          |
| RC7/RX/DT       | bit7 | ST          | Input/output port pin or USART Asynchronous Receive or Synchronous Data.                            |

Legend: ST = Schmitt Trigger input

### TABLE 3-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Address | Name  | Bit 7 | Bit 6     | Bit 5     | Bit 4   | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|---------|-------|-------|-----------|-----------|---------|-------|-------|-------|-------|--------------------------|---------------------------------|
| 07h     | PORTC | RC7   | RC6       | RC5       | RC4     | RC3   | RC2   | RC1   | RC0   | XXXX XXXX                | uuuu uuuu                       |
| 87h     | TRISC | PORTC | Data Dire | ection Re | egister |       |       |       |       | 1111 1111                | 1111 1111                       |

Legend: x = unknown, u = unchanged

#### 3.4 **PORTD and TRISD Registers**

PORTD and TRISD are not implemented on the PIC16F873 or PIC16F876.

PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configureable as an input or output.

PORTD can be configured as an 8-bit wide microprocessor port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL.

#### FIGURE 3-7: PORTD BLOCK DIAGRAM (IN I/O PORT MODE)



| Name     | Bit# | Buffer Type           | Function                                           |
|----------|------|-----------------------|----------------------------------------------------|
| RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0. |
| RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1. |
| RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2. |
| RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3. |
| RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4. |
| RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5. |
| RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6. |
| RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7. |

## TABLE 3-7: PORTD FUNCTIONS

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.

#### TABLE 3-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD

| Address | Name  | Bit 7                         | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1      | Bit 0      | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|---------|-------|-------------------------------|-------|-------|---------|-------|-------|------------|------------|--------------------------|---------------------------------|
| 08h     | PORTD | RD7                           | RD6   | RD5   | RD4     | RD3   | RD2   | RD1        | RD0        | xxxx xxxx                | uuuu uuuu                       |
| 88h     | TRISD | PORTD Data Direction Register |       |       |         |       |       |            | 1111 1111  | 1111 1111                |                                 |
| 89h     | TRISE | IBF                           | OBF   | IBOV  | PSPMODE |       | PORTE | Data Direo | ction Bits | 0000 -111                | 0000 -111                       |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTD.

| Address               | Name       | Bit 7  | Bit 6      | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|-----------------------|------------|--------|------------|---------|-------|-------|-------|-------|-------|--------------------------|---------------------------------|
| 01h,101h              | TMR0       | Timer0 | Module's F | Registe | r     |       |       |       |       | xxxx xxxx                | uuuu uuuu                       |
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON     | GIE    | PEIE       | TOIE    | INTE  | RBIE  | TOIF  | INTF  | RBIF  | 0000 000x                | 0000 000u                       |
| 81h,181h              | OPTION_REG | RBPU   | INTEDG     | TOCS    | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

### 6.7 Resetting of Timer1 Register Pair (TMR1H, TMR1L)

TMR1H and TMR1L registers are not reset to 00h on a POR, or any other RESET, except by the CCP1 and CCP2 special event triggers.

T1CON register is reset to 00h on a Power-on Reset, or a Brown-out Reset, which shuts off the timer and leaves a 1:1 prescale. In all other RESETS, the register is unaffected.

#### 6.8 Timer1 Prescaler

The prescaler counter is cleared on writes to the TMR1H or TMR1L registers.

## TABLE 6-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Address                | Name   | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0                             |      |         |         |         |           |           | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |           |
|------------------------|--------|-----------------------------------------------------------------------------|------|---------|---------|---------|-----------|-----------|--------------------------|---------------------------------|-----------|
| 0Bh,8Bh,<br>10Bh, 18Bh | INTCON | GIE                                                                         | PEIE | TOIE    | INTE    | RBIE    | T0IF      | INTF      | RBIF                     | 0000 000x                       | 0000 000u |
| 0Ch                    | PIR1   | PSPIF <sup>(1)</sup> ADIF RCIF TXIF SSPIF CCP1IF TMR2IF TMR1IF              |      |         |         |         |           |           | 0000 0000                | 0000 0000                       |           |
| 8Ch                    | PIE1   | PSPIE <sup>(1)</sup> ADIE RCIE TXIE SSPIE CCP1IE TMR2IE TMR1IE              |      |         |         |         | 0000 0000 | 0000 0000 |                          |                                 |           |
| 0Eh                    | TMR1L  | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register |      |         |         |         |           |           |                          |                                 | uuuu uuuu |
| 0Fh                    | TMR1H  | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register  |      |         |         |         |           |           |                          |                                 | uuuu uuuu |
| 10h                    | T1CON  | —                                                                           | —    | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC    | TMR1CS    | TMR10N                   | 00 0000                         | uu uuuu   |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F873/876; always maintain these bits clear.

## 9.0 MASTER SYNCHRONOUS SERIAL PORT (MSSP) MODULE

The Master Synchronous Serial Port (MSSP) module is a serial interface, useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The MSSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

Figure 9-1 shows a block diagram for the SPI mode, while Figure 9-5 and Figure 9-9 show the block diagrams for the two different  $I^2C$  modes of operation.

The Application Note AN734, "Using the PIC<sup>®</sup> MCU SSP for Slave I<sup>2</sup>C<sup>TM</sup> Communication" describes the slave operation of the MSSP module on the PIC16F87X devices. AN735, "Using the PIC<sup>®</sup> MCU MSSP Module for I<sup>2</sup>C<sup>TM</sup> Communications" describes the master operation of the MSSP module on the PIC16F87X devices.

#### SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS: 94h) REGISTER 9-1: R/W-0 R/W-0 R-0 R-0 R-0 R-0 R-0 R-0 SMP D/A Р R/W BF CKE S UA bit 7 bit 0 bit 7 SMP: Sample bit SPI Master mode: 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time SPI Slave mode: SMP must be cleared when SPI is used in slave mode In I<sup>2</sup>C Master or Slave mode: 1 = Slew rate control disabled for standard speed mode (100 kHz and 1 MHz) 0 = Slew rate control enabled for high speed mode (400 kHz) bit 6 CKE: SPI Clock Edge Select (Figure 9-2, Figure 9-3 and Figure 9-4) SPI mode: For CKP = 0 1 = Data transmitted on rising edge of SCK 0 = Data transmitted on falling edge of SCK For CKP = 1 1 = Data transmitted on falling edge of SCK 0 = Data transmitted on rising edge of SCK In I<sup>2</sup>C Master or Slave mode: 1 = Input levels conform to SMBus spec 0 = Input levels conform to I<sup>2</sup>C specs **D/A**: Data/Address bit (I<sup>2</sup>C mode only) bit 5 1 = Indicates that the last byte received or transmitted was data 0 = Indicates that the last byte received or transmitted was address bit 4 P: STOP bit (I<sup>2</sup>C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.) 1 = Indicates that a STOP bit has been detected last (this bit is '0' on RESET) 0 = STOP bit was not detected last bit 3 S: START bit (I<sup>2</sup>C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.) 1 = Indicates that a START bit has been detected last (this bit is '0' on RESET) 0 = START bit was not detected last bit 2 **R/W**: Read/Write bit Information (I<sup>2</sup>C mode only) This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next START bit, STOP bit or not ACK bit. In I<sup>2</sup>C Slave mode: 1 = Read0 = WriteIn I<sup>2</sup>C Master mode: 1 = Transmit is in progress 0 = Transmit is not in progress Logical OR of this bit with SEN, RSEN, PEN, RCEN, or ACKEN will indicate if the MSSP is in IDLE mode. bit 1 **UA**: Update Address (10-bit I<sup>2</sup>C mode only) 1 = Indicates that the user needs to update the address in the SSPADD register 0 = Address does not need to be updated bit BF: Buffer Full Status bit Receive (SPI and I<sup>2</sup>C modes): 1 = Receive complete, SSPBUF is full 0 = Receive not complete, SSPBUF is empty Transmit (I<sup>2</sup>C mode only): 1 = Data transmit in progress (does not include the ACK and STOP bits), SSPBUF is full 0 = Data transmit complete (does not include the ACK and STOP bits), SSPBUF is empty Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

- n = Value at POR

'1' = Bit is set

x = Bit is unknown

'0' = Bit is cleared

## 9.1 SPI Mode

The SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. All four modes of SPI are supported. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO)
- Serial Data In (SDI)
- Serial Clock (SCK)

Additionally, a fourth pin may be used when in a Slave mode of operation:

Slave Select (SS)

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPCON<5:0> and SSPSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data input sample phase (middle or end of data output time)
- Clock edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

Figure 9-4 shows the block diagram of the MSSP module when in SPI mode.

To enable the serial port, MSSP Enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON registers, and then set bit SSPEN. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed. That is:

- · SDI is automatically controlled by the SPI module
- SDO must have TRISC<5> cleared
- SCK (Master mode) must have TRISC<3> cleared
- SCK (Slave mode) must have TRISC<3> set
- SS must have TRISA<5> set and register ADCON1 (see Section 11.0: A/D Module) must be set in a way that pin RA5 is configured as a digital I/O

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

#### FIGURE 9-1: MSSP BLOCK DIAGRAM (SPI MODE)





#### 9.3 Connection Considerations for I<sup>2</sup>C Bus

For standard-mode  $I^{2}C$  bus devices, the values of resistors  $R_{p}$  and  $R_{s}$  in Figure 9-27 depend on the following parameters:

- Supply voltage
- Bus capacitance
- Number of connected devices (input current + leakage current)

The supply voltage limits the minimum value of resistor  $R_{p}$ , due to the specified minimum sink current of 3 mA at VOL max = 0.4V, for the specified output stages. For

example, with a supply voltage of VDD =  $5V\pm10\%$  and VOL max = 0.4V at 3 mA,  $R_p$ min =  $(5.5-0.4)/0.003 = 1.7 \text{ k}\Omega$ . VDD as a function of  $R_p$  is shown in Figure 9-27. The desired noise margin of 0.1VDD for the low level limits the maximum value of  $R_s$ . Series resistors are optional and used to improve ESD susceptibility.

The bus capacitance is the total capacitance of wire, connections, and pins. This capacitance limits the maximum value of  $R_p$  due to the specified rise time (Figure 9-27).

The SMP bit is the slew rate control enabled bit. This bit is in the SSPSTAT register, and controls the slew rate of the I/O pins when in  $I^2C$  mode (master or slave).





# PIC16F87X

|       | R/W-0                                                                                                                          | R/W-0                              | R/W-0                | R/W-0                      | R/W-0        | R-0           | R-0            | R-x          |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------|----------------------------|--------------|---------------|----------------|--------------|--|--|--|--|--|
|       | SPEN                                                                                                                           | RX9                                | SREN                 | CREN                       | ADDEN        | FERR          | OERR           | RX9D         |  |  |  |  |  |
|       | bit 7                                                                                                                          |                                    |                      |                            |              |               |                | bit 0        |  |  |  |  |  |
|       |                                                                                                                                |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
| bit 7 | SPEN: Ser                                                                                                                      | SPEN: Serial Port Enable bit       |                      |                            |              |               |                |              |  |  |  |  |  |
|       | 1 = Serial p                                                                                                                   | oort enabled                       | (configures          | RC7/RX/D                   | I and RC6/I  | X/CK pins a   | is serial port | : pins)      |  |  |  |  |  |
| bit 6 | 0 = Senar                                                                                                                      | Pocoivo Enc                        | u<br>ahla hit        |                            |              |               |                |              |  |  |  |  |  |
| DIL U | 1 = Selects                                                                                                                    | 9-bit recept                       | tion                 |                            |              |               |                |              |  |  |  |  |  |
|       | 0 = Selects                                                                                                                    | 8-bit recept                       | tion                 |                            |              |               |                |              |  |  |  |  |  |
| bit 5 | SREN: Sin                                                                                                                      | gle Receive                        | Enable bit           |                            |              |               |                |              |  |  |  |  |  |
|       | Asynchron                                                                                                                      | <u>ous mode:</u>                   |                      |                            |              |               |                |              |  |  |  |  |  |
|       | Don't care                                                                                                                     |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | Synchrono                                                                                                                      | <u>us mode - m</u><br>a aingla raa | <u>naster:</u>       |                            |              |               |                |              |  |  |  |  |  |
|       | 1 = Enables single receive<br>0 = Disables single receive                                                                      |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | This bit is cleared after reception is complete.                                                                               |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | Synchronous mode - slave:                                                                                                      |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | Don't care                                                                                                                     |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
| bit 4 | CREN: Cor                                                                                                                      | ntinuous Re                        | ceive Enabl          | e bit                      |              |               |                |              |  |  |  |  |  |
|       | Asynchronous mode:                                                                                                             |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | 1 = Enable<br>0 = Disable                                                                                                      | s continuou:<br>es continuou       | s receive            |                            |              |               |                |              |  |  |  |  |  |
|       | Synchronous mode:                                                                                                              |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)                                          |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | 0 = Disable                                                                                                                    | es continuou                       | s receive            |                            |              |               |                |              |  |  |  |  |  |
| bit 3 | ADDEN: A                                                                                                                       | ddress Dete                        | ect Enable b         | it                         |              |               |                |              |  |  |  |  |  |
|       | Asynchron                                                                                                                      | <u>ous mode 9-</u>                 | <u>-bit (RX9 = ´</u> | <u>1):</u><br>ablasinterru | امحما امحما  | of the react  | a huffaruuh    |              |  |  |  |  |  |
|       | <ol> <li>= Enables address detection, enables interrupt and load of the receive buffer when<br/>RSR&lt;8&gt; is set</li> </ol> |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | 0 = Disable                                                                                                                    | es address d                       | letection, all       | bytes are re               | eceived, and | ninth bit ca  | n be used a    | s parity bit |  |  |  |  |  |
| bit 2 | FERR: Fra                                                                                                                      | ming Error b                       | oit                  |                            |              |               |                |              |  |  |  |  |  |
|       | 1 = Framin                                                                                                                     | g error (can                       | be updated           | by reading                 | RCREG regi   | ster and rec  | ceive next va  | alid byte)   |  |  |  |  |  |
|       | 0 = No frar                                                                                                                    | ning error                         |                      |                            |              |               |                |              |  |  |  |  |  |
| bit 1 |                                                                                                                                | errun Error                        | bit                  | hu olooring l              |              |               |                |              |  |  |  |  |  |
|       | 1 = Overru                                                                                                                     | rrun error                         | be cleared           | by cleaning i              |              |               |                |              |  |  |  |  |  |
| bit 0 | RX9D: 9th                                                                                                                      | bit of Recei                       | ived Data (c         | an be parity               | bit but mus  | t be calculat | ted by user i  | firmware)    |  |  |  |  |  |
| 2 0   |                                                                                                                                |                                    |                      |                            |              | . se calculu  |                |              |  |  |  |  |  |
|       | Legend:                                                                                                                        |                                    |                      |                            |              |               |                |              |  |  |  |  |  |
|       | R = Reada                                                                                                                      | ble bit                            | W = W                | /ritable bit               | U = Unim     | plemented     | bit. read as   | ʻ0'          |  |  |  |  |  |

'1' = Bit is set

'0' = Bit is cleared

## REGISTER 10-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER (ADDRESS 18h)

- n = Value at POR

x = Bit is unknown

#### 12.13 Power-down Mode (SLEEP)

Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the PD bit (STATUS<3>) is cleared, the TO (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD or VSS, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on-chip pull-ups on PORTB should also be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 12.13.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on MCLR pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from INT pin, RB port change or peripheral interrupt.

External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred and caused wake-up.

The following peripheral interrupts can wake the device from SLEEP:

- 1. PSP read or write (PIC16F874/877 only).
- 2. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 3. CCP Capture mode interrupt.
- 4. Special event trigger (Timer1 in Asynchronous mode using an external clock).
- 5. SSP (START/STOP) bit detect interrupt.
- SSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C).
- 7. USART RX or TX (Synchronous Slave mode).
- 8. A/D conversion (when A/D clock source is RC).
- 9. EEPROM write operation completion

Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 12.13.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from SLEEP. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.





|  | TABLE 15-4: | TIMER0 AND TIMER1 EXTERNAL CLOCK REQUIREMENTS |
|--|-------------|-----------------------------------------------|
|--|-------------|-----------------------------------------------|

| Param<br>No. | Symbol      |                            | Characteristic      |                | Min                   | Тур† | Max   | Units | Conditions         |
|--------------|-------------|----------------------------|---------------------|----------------|-----------------------|------|-------|-------|--------------------|
| 40*          | Tt0H        | T0CKI High Pulse           | Width               | No Prescaler   | 0.5Tcy + 20           | —    | —     | ns    | Must also meet     |
|              |             |                            |                     | With Prescaler | 10                    | Ι    |       | ns    | parameter 42       |
| 41*          | Tt0L        | T0CKI Low Pulse            | Width               | No Prescaler   | 0.5TCY + 20           | —    | _     | ns    | Must also meet     |
|              |             |                            |                     | With Prescaler | 10                    | —    | _     | ns    | parameter 42       |
| 42*          | Tt0P        | T0CKI Period               |                     | No Prescaler   | Tcy + 40              | Ι    |       | ns    |                    |
|              |             |                            |                     | With Prescaler | Greater of:           | —    | _     | ns    | N = prescale value |
|              |             |                            |                     |                | 20 or <u>Tcy + 40</u> |      |       |       | (2, 4,, 256)       |
|              |             |                            |                     |                | N                     |      |       |       |                    |
| 45*          | Tt1H        | T1CKI High Time            | Synchronous, Pro    | escaler = 1    | 0.5TCY + 20           | —    | —     | ns    | Must also meet     |
|              |             |                            | Synchronous,        | Standard(F)    | 15                    | —    | —     | ns    | parameter 47       |
|              |             | Prescaler = 2,4,8          | Extended(LF)        | 25             | _                     | —    | ns    |       |                    |
|              |             |                            | Asynchronous        | Standard(F)    | 30                    | —    | —     | ns    | -                  |
|              |             |                            |                     | Extended(LF)   | 50                    | —    | —     | ns    |                    |
| 46*          | Tt1L        | T1CKI Low Time             | Synchronous, Pro    | escaler = 1    | 0.5Tcy + 20           | —    | —     | ns    | Must also meet     |
|              |             |                            | Synchronous,        | Standard(F)    | 15                    | —    | —     | ns    | parameter 47       |
|              |             |                            | Prescaler = 2,4,8   | Extended(LF)   | 25                    | —    | —     | ns    |                    |
|              |             |                            | Asynchronous        | Standard(F)    | 30                    | _    |       | ns    |                    |
|              |             |                            |                     | Extended(LF)   | 50                    | -    | _     | ns    |                    |
| 47*          | Tt1P        | T1CKI input                | Synchronous         | Standard(F)    | Greater of:           |      |       | ns    | N = prescale value |
|              |             | period                     |                     |                | 30 or <u>Tcy + 40</u> |      |       |       | (1, 2, 4, 8)       |
|              |             |                            |                     |                | N                     |      |       |       |                    |
|              |             |                            |                     | Extended(LF)   | Greater of:           |      |       |       | N = prescale value |
|              |             |                            |                     |                | 50 OR <u>ICY + 40</u> |      |       |       | (1, 2, 4, 8)       |
|              |             |                            | A                   |                | N 00                  |      |       |       |                    |
|              |             |                            | Asynchronous        | Standard(F)    | 60                    |      |       | ns    |                    |
|              | <b>F</b> +4 | Time and the sille to a li |                     |                | 100                   |      |       | ns    |                    |
|              | Ft1         | i imer1 oscillator ir      | put frequency ran   | Ige            | DC                    | -    | 200   | KHZ   |                    |
| 40           |             | Oscillator enabled         | by setting bit 11C  | JOCEN)         | 27000                 |      | 77000 |       |                    |
| 48           | ICKEZIMI    | Delay from externa         | al clock edge to th | ner increment  | 21050                 | _    | 11080 |       |                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16F87X

| Bus Collision During a Repeated                     |        |
|-----------------------------------------------------|--------|
| START Condition (Case 1)                            | 2      |
| Bus Collision During a Repeated                     |        |
| START Condition (Case2)92                           | 2      |
| Bus Collision During a START                        |        |
| Condition (SCL = 0)                                 | 1      |
| Bus Collision During a STOP Condition               | 3      |
| Bus Collision for Transmit and Acknowledge          | 9      |
| Cl KOUT and I/O                                     | с<br>С |
| I <sup>2</sup> C Bus Data 171                       | 5<br>1 |
| $I^2$ C Bus START/STOP hits 17                      | n<br>n |
| I <sup>2</sup> C Master Mode First START Bit Timing | 0      |
| I <sup>2</sup> C Master Mode Reception Timing       | 5      |
| I <sup>2</sup> C Master Mode Transmission Timing83  | 3      |
| Master Mode Transmit Clock Arbitration88            | В      |
| Power-up Timer164                                   | 4      |
| Repeat START Condition81                            | 1      |
| RESET                                               | 4      |
| SPI Master Mode70                                   | C      |
| SPI Slave Mode (CKE = 1)71                          | 1      |
| SPI Slave Mode Timing (CKE = 0)                     | 1      |
| Start-up Timer                                      | 4      |
| Time out Sequence on Power up                       | /<br>0 |
|                                                     | 5      |
| Timer1                                              | 5      |
| USART Asynchronous Master Transmission              | 0      |
| USART Asynchronous Reception                        | 2      |
| USART Synchronous Receive                           | 3      |
| USART Synchronous Reception 108                     | З      |
| USART Synchronous Transmission                      | 3      |
| USART, Asynchronous Reception104                    | 4      |
| Wake-up from SLEEP via Interrupt                    | 3      |
| Watchdog Timer164                                   | 4      |
| TMR0                                                | 7      |
| TMRU REGISTER                                       | ⊃<br>₄ |
|                                                     | 1<br>7 |
| TMR1H Register 17                                   | י<br>5 |
| TMR1I 17                                            | 7      |
| TMR1L Register                                      | 5      |
| TMR1ON bit                                          | 1      |
| TMR2                                                | 7      |
| TMR2 Register                                       | 5      |
| TMR2ON bit55                                        | 5      |
| TOUTPS0 bit55                                       | 5      |
| TOUTPS1 bit                                         | 5      |
| TOUTPS2 bit                                         | 5      |
| TOUTPS3 bit                                         | 5      |
| I KIJA KEGISTER                                     | c<br>C |
| TRISC Register                                      | с<br>С |
| TRISD Register 40                                   | 5      |
| TRISE Register 16 36 37                             | 7      |
| IBF Bit                                             | 7      |
| IBOV Bit                                            | 7      |
| OBF Bit                                             | 7      |
|                                                     |        |
| PSPMODE Bit                                         | 8      |
| TXREG                                               | B<br>7 |

| TXSTA Register |  |
|----------------|--|
| BRGH Bit       |  |
| CSRC Bit       |  |
| SYNC Bit       |  |
| TRMT Bit       |  |
| TX9 Bit        |  |
| TX9D Bit       |  |
| TXEN Bit       |  |
|                |  |

# U

| UA                                          | . 66       |
|---------------------------------------------|------------|
| Universal Synchronous Asynchronous Receiver |            |
| Transmitter. See USART                      |            |
| Update Address, UA                          | . 66       |
| USART                                       | . 95       |
| Address Detect Enable (ADDEN Bit)           | . 96       |
| Asynchronous Mode                           | . 99       |
| Asynchronous Receive                        | 101        |
| Associated Registers                        | 102        |
| Block Diagram                               | 101        |
| Asynchronous Receive (9-bit Mode)           | 103        |
| Associated Registers                        | 104        |
| Block Diagram                               | 103        |
| Timing Diagram                              | 104        |
| Asynchronous Receive with Address Detect    |            |
| SeeAsynchronous Receive (9-bit Mode)        |            |
| Asynchronous Recention                      | 102        |
|                                             | 02         |
| Baud Pate Cenerator (BPC)                   | . 33       |
| Boud Pato Formula                           | . 37       |
| Baud Rates Asymphronous Mode (PRCH-0)       | . 91<br>00 |
| High Poud Poto Soloot (PRCH Bit)            | . 90       |
| Someling                                    | . 90       |
| Cleak Source Select (CSBC Bit)              | . 91<br>0F |
|                                             | . 95       |
|                                             | . 90       |
| Framing Error (FERR Bit)                    | . 96       |
|                                             | . 95       |
|                                             | . 96       |
|                                             | 7,9        |
|                                             | 7,9        |
|                                             | . 96       |
| Receive Data, 9th bit (RX9D Bit)            | . 96       |
| Receive Enable, 9-bit (RX9 Bit)             | . 96       |
| Serial Port Enable (SPEN Bit)               | , 96       |
| Single Receive Enable (SREN Bit)            | . 96       |
| Synchronous Master Mode                     | 105        |
| Synchronous Master Reception                | 107        |
| Associated Registers                        | 107        |
| Synchronous Master Transmission             | 105        |
| Associated Registers                        | 106        |
| Synchronous Slave Mode                      | 108        |
| Synchronous Slave Reception                 | 109        |
| Associated Registers                        | 109        |
| Synchronous Slave Transmit                  | 108        |
| Associated Registers                        | 108        |
| Transmit Block Diagram                      | . 99       |
| Transmit Data, 9th Bit (TX9D)               | . 95       |
| Transmit Enable (TXEN Bit)                  | . 95       |
| Transmit Enable, Nine-bit (TX9 Bit)         | . 95       |
| Transmit Shift Register Status (TRMT Bit)   | . 95       |
| TXSTA Register                              | . 95       |
|                                             |            |

# PIC16F87X

NOTES: