

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 368 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f877-04e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.2 Data Memory Organization

The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits.

| RP1:RP0 | Bank |
|---------|------|
| 00      | 0    |
| 01      | 1    |
| 10      | 2    |
| 11      | 3    |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank may be mirrored in another bank for code reduction and quicker access.

| Note: | EEPROM Data Memory description can be found in Section 4.0 of this data sheet. |
|-------|--------------------------------------------------------------------------------|
| 0.0.4 |                                                                                |

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly, or indirectly through the File Select Register (FSR).

### FIGURE 2-4: PIC16F874/873 REGISTER FILE MAP

|                                     | File<br>Address    | ŀ                    | File<br>Address    |                                    | File<br>Address | ,                       | File<br>Address |
|-------------------------------------|--------------------|----------------------|--------------------|------------------------------------|-----------------|-------------------------|-----------------|
| Indirect addr.                      | (*) <sub>00h</sub> | Indirect addr.(*)    | 80h                | Indirect addr.(*)                  | 100h            | Indirect addr.(*)       | 180h            |
| TMR0                                | 01h                | OPTION REG           | 81h                | TMR0                               | 101h            | OPTION REG              | 181h            |
| PCL                                 | 02h                | PCL                  | 82h                | PCL                                | 102h            | PCL                     | 182h            |
| STATUS                              | 03h                | STATUS               | 83h                | STATUS                             | 103h            | STATUS                  | 183h            |
| FSR                                 | 04h                | FSR                  | 84h                | FSR                                | 104h            | FSR                     | 184h            |
| PORTA                               | 05h                | TRISA                | 85h                |                                    | 105h            |                         | 185h            |
| PORTB                               | 06h                | TRISB                | 86h                | PORTB                              | 106h            | TRISB                   | 186h            |
| PORTC                               | 07h                | TRISC                | 87h                |                                    | 107h            |                         | 187h            |
| PORTD <sup>(1)</sup>                | 08h                | TRISD <sup>(1)</sup> | 88h                |                                    | 108h            |                         | 188h            |
| PORTE <sup>(1)</sup>                | 09h                | TRISE <sup>(1)</sup> | 89h                |                                    | 109h            |                         | 189h            |
| PCLATH                              | 0Ah                | PCLATH               | 8Ah                | PCLATH                             | 10Ah            | PCLATH                  | 18Ah            |
| INTCON                              | 0Bh                | INTCON               | 8Bh                | INTCON                             | 10Bh            | INTCON                  | 18Bh            |
| PIR1                                | 0Ch                | PIE1                 | 8Ch                | EEDATA                             | 10Ch            | EECON1                  | 18Ch            |
| PIR2                                | 0Dh                | PIE2                 | 8Dh                | EEADR                              | 10Dh            | EECON2                  | 18Dh            |
| TMR1L                               | 0Eh                | PCON                 | 8Eh                | EEDATH                             | 10Eh            | Reserved <sup>(2)</sup> | 18Eh            |
| TMR1H                               | 0Fh                |                      | 8Fh                | EEADRH                             | 10Fh            | Reserved <sup>(2)</sup> | 18Fh            |
| T1CON                               | 10h                |                      | 90h                | -                                  | 110h            |                         | 190h            |
| TMR2                                | 11h                | SSPCON2              | 91h                |                                    |                 |                         |                 |
| T2CON                               | 12h                | PR2                  | 92h                |                                    |                 |                         |                 |
| SSPBUF                              | 13h                | SSPADD               | 93h                |                                    |                 |                         |                 |
| SSPCON                              | 14h                | SSPSTAT              | 94h                |                                    |                 |                         |                 |
| CCPR1L                              | 15h                |                      | 95h                |                                    |                 |                         |                 |
| CCPR1H                              | 16h                |                      | 96h                |                                    |                 |                         |                 |
| CCP1CON                             | 17h                |                      | 97h                |                                    |                 |                         |                 |
| RCSTA                               | 18h                | TXSTA                | 98h                |                                    |                 |                         |                 |
| TXREG                               | 19h                | SPBRG                | 99h                |                                    |                 |                         |                 |
| RCREG                               | 1Ah                |                      | 9Ah                |                                    |                 |                         |                 |
| CCPR2L                              | 1Bh                |                      | 9Bh                |                                    |                 |                         |                 |
| CCPR2H                              | 1Ch                |                      | 9Ch                |                                    |                 |                         |                 |
| CCP2CON                             | 1Dh                |                      | 9Dh                |                                    |                 |                         |                 |
| ADRESH                              | 1Eh                | ADRESL               | 9Eh                |                                    |                 |                         |                 |
| ADCON0                              | 1Fh                | ADCON1               | 9Fh                |                                    | 120h            |                         | 1A0h            |
|                                     | 20h                |                      | A0h                |                                    | 12011           |                         | 17 1011         |
|                                     |                    |                      |                    |                                    |                 |                         |                 |
| Conorol                             |                    | Conorol              |                    |                                    |                 |                         |                 |
| Purpose                             |                    | Purpose              |                    | 2022222                            |                 | 20222022                |                 |
| Register                            |                    | Register             |                    | 20h-7Fh                            |                 | A0h - FFh               |                 |
| 96 Bytes                            |                    | 96 Bytes             |                    |                                    | 16Fh            |                         | 1EFh            |
|                                     |                    | ,                    |                    |                                    | 170h            |                         | 1F0h            |
|                                     |                    |                      |                    |                                    |                 |                         |                 |
|                                     | 7Fh                |                      | FFh                |                                    | 17Fh            |                         | 1FFh            |
| Bank 0                              |                    | Bank 1               |                    | Bank 2                             |                 | Bank 3                  |                 |
|                                     |                    |                      |                    |                                    |                 |                         |                 |
| Unin                                | nplemented         | data memory loca     | tions, rea         | d as '0'.                          |                 |                         |                 |
| * Nota                              | a physical re      | gister.              | +مما <u>مح</u> +ا- |                                    |                 |                         |                 |
| <b>NOTE 1:</b> 106<br><b>2.</b> The | se registers       | are not implement    | intain the         | e ricioro/3.<br>se registers clear |                 |                         |                 |
| <b>_</b>                            |                    | a. 5 10001 vou, ma   |                    | se regiotore dicar.                |                 |                         |                 |

| Name                   | Bit# | Buffer                | Function                                                                                                                                          |
|------------------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/INT                | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                                                        |
| RB1                    | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                                                    |
| RB2                    | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                                                    |
| RB3/PGM <sup>(3)</sup> | bit3 | TTL                   | Input/output pin or programming pin in LVP mode. Internal software programmable weak pull-up.                                                     |
| RB4                    | bit4 | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                                                         |
| RB5                    | bit5 | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                                                         |
| RB6/PGC                | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change) or In-Circuit Debugger pin.<br>Internal software programmable weak pull-up. Serial programming clock. |
| RB7/PGD                | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change) or In-Circuit Debugger pin.<br>Internal software programmable weak pull-up. Serial programming data.  |

#### TABLE 3-3: PORTB FUNCTIONS

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

**3:** Low Voltage ICSP Programming (LVP) is enabled by default, which disables the RB3 I/O function. LVP must be disabled to enable RB3 as an I/O pin and allow maximum compatibility to the other 28-pin and 40-pin mid-range devices.

#### TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name       | Bit 7 | Bit 6                                   | Bit 5 | Bit 4 | Bit 3 | Bit 2     | Bit 1     | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|-----------|------------|-------|-----------------------------------------|-------|-------|-------|-----------|-----------|-------|--------------------------|---------------------------------|
| 06h, 106h | PORTB      | RB7   | RB6                                     | RB5   | RB4   | RB3   | RB2       | RB1       | RB0   | XXXX XXXX                | uuuu uuuu                       |
| 86h, 186h | TRISB      | PORTB | PORTB Data Direction Register 1111 1111 |       |       |       | 1111 1111 | 1111 1111 |       |                          |                                 |
| 81h, 181h | OPTION_REG | RBPU  | INTEDG                                  | TOCS  | TOSE  | PSA   | PS2       | PS1       | PS0   | 1111 1111                | 1111 1111                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

#### 4.4 Reading the FLASH Program Memory

Reading FLASH program memory is much like that of EEPROM data memory, only two NOP instructions must be inserted after the RD bit is set. These two instruction cycles that the NOP instructions execute, will be used by the microcontroller to read the data out of program the memory and insert value into the EEDATH:EEDATA registers. Data will be available following the second NOP instruction. EEDATH and EEDATA will hold their value until another read operation is initiated, or until they are written by firmware.

The steps to reading the FLASH program memory are:

- 1. Write the address to EEADRH:EEADR. Make sure that the address is not larger than the memory size of the PIC16F87X device.
- 2. Set the EEPGD bit to point to FLASH program memory.
- 3. Set the RD bit to start the read operation.
- 4. Execute two NOP instructions to allow the microcontroller to read out of program memory.
- 5. Read the data from the EEDATH:EEDATA registers.

#### EXAMPLE 4-3: FLASH PROGRAM READ

| BSF   | STATUS, RP1   | ;                        |
|-------|---------------|--------------------------|
| BCF   | STATUS, RPO   | ;Bank 2                  |
| MOVF  | ADDRL, W      | ;Write the               |
| MOVWF | EEADR         | ;address bytes           |
| MOVF  | ADDRH,W       | ;for the desired         |
| MOVWF | EEADRH        | ;address to read         |
| BSF   | STATUS, RPO   | ;Bank 3                  |
| BSF   | EECON1, EEPGD | ;Point to Program memory |
| BSF   | EECON1, RD    | ;Start read operation    |
| NOP   |               | ;Required two NOPs       |
| NOP   |               | ;                        |
| BCF   | STATUS, RPO   | ;Bank 2                  |
| MOVF  | EEDATA, W     | ;DATAL = EEDATA          |
| MOVWF | DATAL         | ;                        |
| MOVF  | EEDATH,W      | ;DATAH = EEDATH          |
| MOVWF | DATAH         | ;                        |
|       |               |                          |

## 4.5 Writing to the FLASH Program Memory

Writing to FLASH program memory is unique, in that the microcontroller does not execute instructions while programming is taking place. The oscillator continues to run and all peripherals continue to operate and queue interrupts, if enabled. Once the write operation completes (specification D133), the processor begins executing code from where it left off. The other important difference when writing to FLASH program memory, is that the WRT configuration bit, when clear, prevents any writes to program memory (see Table 4-1).

Just like EEPROM data memory, there are many steps in writing to the FLASH program memory. Both address and data values must be written to the SFRs. The EEPGD bit must be set, and the WREN bit must be set to enable writes. The WREN bit should be kept clear at all times, except when writing to the FLASH Program memory. The WR bit can only be set if the WREN bit was set in a previous operation, i.e., they both cannot be set in the same operation. The WREN bit should then be cleared by firmware after the write. Clearing the WREN bit before the write actually completes will not terminate the write in progress.

Writes to program memory must also be prefaced with a special sequence of instructions that prevent inadvertent write operations. This is a sequence of five instructions that must be executed without interruption for each byte written. These instructions must then be followed by two NOP instructions to allow the microcontroller to setup for the write operation. Once the write is complete, the execution of instructions starts with the instruction after the second NOP.

The steps to write to program memory are:

- 1. Write the address to EEADRH:EEADR. Make sure that the address is not larger than the memory size of the PIC16F87X device.
- 2. Write the 14-bit data value to be programmed in the EEDATH:EEDATA registers.
- 3. Set the EEPGD bit to point to FLASH program memory.
- 4. Set the WREN bit to enable program operations.
- 5. Disable interrupts (if enabled).
- 6. Execute the special five instruction sequence:
  - Write 55h to EECON2 in two steps (first to W, then to EECON2)
  - Write AAh to EECON2 in two steps (first to W, then to EECON2)
  - Set the WR bit
- 7. Execute two NOP instructions to allow the microcontroller to setup for write operation.
- 8. Enable interrupts (if using interrupts).
- 9. Clear the WREN bit to disable program operations.

### 8.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is:

- Driven high
- Driven low
- Remains unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

#### FIGURE 8-2: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 8.2.1 CCP PIN CONFIGURATION

The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit.

Note: Clearing the CCP1CON register will force the RC2/CCP1 compare output latch to the default low level. This is not the PORTC I/O data latch.

#### 8.2.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode, or Synchronized Counter mode, if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 8.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen, the CCP1 pin is not affected. The CCPIF bit is set, causing a CCP interrupt (if enabled).

#### 8.2.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated, which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The special event trigger output of CCP2 resets the TMR1 register pair and starts an A/D conversion (if the A/D module is enabled).

Note: The special event trigger from the CCP1and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>).

### 9.2.10 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated START condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the  $I^2C$ module is in the IDLE state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the baud rate generator is loaded with the contents of SSPADD<6:0> and begins counting. The SDA pin is released (brought high) for one baud rate generator count (TBRG). When the baud rate generator times out, if SDA is sampled high, the SCL pin will be de-asserted (brought high). When SCL is sampled high the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA is low) for one TBRG, while SCL is high. Following this, the RSEN bit in the SSPCON2 register will be automatically cleared and the baud rate generator will not be reloaded, leaving the SDA pin held low. As soon as a START condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the baud rate generator has timed out.

- **Note 1:** If RSEN is programmed while any other event is in progress, it will not take effect.
  - 2: A bus collision during the Repeated START condition occurs if:
    - SDA is sampled low when SCL goes from low to high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data "1".

Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode), or eight bits of data (7-bit mode).

#### 9.2.10.1 WCOL Status Flag

If the user writes the SSPBUF when a Repeated START sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

**Note:** Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated START condition is complete.

#### FIGURE 9-13: REPEAT START CONDITION WAVEFORM



#### 9.2.15 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit, or Repeated START/STOP condition, de-asserts the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the baud rate generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 9-18).

#### 9.2.16 SLEEP OPERATION

While in SLEEP mode, the I<sup>2</sup>C module can receive addresses or data, and when an address match or complete byte transfer occurs, wake the processor from SLEEP (if the SSP interrupt is enabled).

#### 9.2.17 EFFECTS OF A RESET

A RESET disables the SSP module and terminates the current transfer.

#### FIGURE 9-18: CLOCK ARBITRATION TIMING IN MASTER TRANSMIT MODE



#### 9.2.18 MULTI -MASTER COMMUNICATION, BUS COLLISION, AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDA pin, arbitration takes place when the master outputs a '1' on SDA, by letting SDA float high and another master asserts a '0'. When the SCL pin floats high, data should be stable. If the expected data on SDA is a '1' and the data sampled on the SDA pin = '0', a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLIF and reset the  $I^2C$ port to its IDLE state (Figure 9-19).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDA and SCL lines are de-asserted, and the SSPBUF can be written to. When the user services the bus collision Interrupt Service Routine, and if the  $I^2C$  bus is free, the user can resume communication by asserting a START condition.

If a START, Repeated START, STOP, or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDA and SCL lines are de-asserted, and the respective control bits in the SSPCON2 register are cleared. When the user services the bus collision Interrupt Service Routine, and if the  $l^2C$  bus is free, the user can resume communication by asserting a START condition.

The master will continue to monitor the SDA and SCL pins and if a STOP condition occurs, the SSPIF bit will be set.

A write to the SSPBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of START and STOP conditions allows the determination of when the bus is free. Control of the  $I^2C$  bus can be taken when the P bit is set in the SSPSTAT register, or the bus is idle and the S and P bits are cleared.





## 10.4 USART Synchronous Slave Mode

Synchronous Slave mode differs from the Master mode in the fact that the shift clock is supplied externally at the RC6/TX/CK pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in SLEEP mode. Slave mode is entered by clearing bit CSRC (TXSTA<7>).

#### 10.4.1 USART SYNCHRONOUS SLAVE TRANSMIT

The operation of the Synchronous Master and Slave modes is identical, except in the case of the SLEEP mode.

If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- a) The first word will immediately transfer to the TSR register and transmit.
- b) The second word will remain in TXREG register.
- c) Flag bit TXIF will not be set.
- d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set.

e) If enable bit TXIE is set, the interrupt will wake the chip from SLEEP and if the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

When setting up a Synchronous Slave Transmission, follow these steps:

- 1. Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC.
- 2. Clear bits CREN and SREN.
- 3. If interrupts are desired, then set enable bit TXIE.
- 4. If 9-bit transmission is desired, then set bit TX9.
- 5. Enable the transmission by setting enable bit TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Start transmission by loading data to the TXREG register.
- 8. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

#### TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

| Address                | Name   | Bit 7                        | Bit 6                   | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0     | Value on:<br>POR, BOR | Value on all<br>other<br>RESETS |
|------------------------|--------|------------------------------|-------------------------|-------|-------|-------|--------|--------|-----------|-----------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE                          | PEIE                    | TOIE  | INTE  | RBIE  | TOIF   | INTF   | R0IF      | 0000 000x             | 0000 000u                       |
| 0Ch                    | PIR1   | PSPIF <sup>(1)</sup>         | ADIF                    | RCIF  | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF    | 0000 0000             | 0000 0000                       |
| 18h                    | RCSTA  | SPEN                         | RX9                     | SREN  | CREN  | ADDEN | FERR   | OERR   | RX9D      | 0000 000x             | 0000 000x                       |
| 19h                    | TXREG  | USART Tr                     | USART Transmit Register |       |       |       |        |        |           | 0000 0000             | 0000 0000                       |
| 8Ch                    | PIE1   | PSPIE <sup>(1)</sup>         | ADIE                    | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE    | 0000 0000             | 0000 0000                       |
| 98h                    | TXSTA  | CSRC                         | TX9                     | TXEN  | SYNC  | _     | BRGH   | TRMT   | TX9D      | 0000 -010             | 0000 -010                       |
| 99h                    | SPBRG  | Baud Rate Generator Register |                         |       |       |       |        |        | 0000 0000 | 0000 0000             |                                 |

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission. Note 1: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.

#### 10.4.2 USART SYNCHRONOUS SLAVE RECEPTION

The operation of the Synchronous Master and Slave modes is identical, except in the case of the SLEEP mode. Bit SREN is a "don't care" in Slave mode.

If receive is enabled by setting bit CREN prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR register will transfer the data to the RCREG register and if enable bit RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

When setting up a Synchronous Slave Reception, follow these steps:

1. Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC.

- 2. If interrupts are desired, set enable bit RCIE.
- 3. If 9-bit reception is desired, set bit RX9.
- 4. To enable reception, set enable bit CREN.
- Flag bit RCIF will be set when reception is complete and an interrupt will be generated, if enable bit RCIE was set.
- 6. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 7. Read the 8-bit received data by reading the RCREG register.
- 8. If any error occurred, clear the error by clearing bit CREN.
- 9. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

| Address                | Name   | Bit 7                | Bit 6                        | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|------------------------|--------|----------------------|------------------------------|-------|-------|-------|--------|--------|--------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE                  | PEIE                         | TOIE  | INTE  | RBIE  | TOIF   | INTF   | R0IF   | 0000 000x                | 0000 000u                       |
| 0Ch                    | PIR1   | PSPIF <sup>(1)</sup> | ADIF                         | RCIF  | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                       |
| 18h                    | RCSTA  | SPEN                 | RX9                          | SREN  | CREN  | ADDEN | FERR   | OERR   | RX9D   | 0000 000x                | 0000 000x                       |
| 1Ah                    | RCREG  | USART R              | USART Receive Register       |       |       |       |        |        |        | 0000 0000                | 0000 0000                       |
| 8Ch                    | PIE1   | PSPIE <sup>(1)</sup> | ADIE                         | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                       |
| 98h                    | TXSTA  | CSRC                 | TX9                          | TXEN  | SYNC  | —     | BRGH   | TRMT   | TX9D   | 0000 -010                | 0000 -010                       |
| 99h                    | SPBRG  | Baud Rate            | Baud Rate Generator Register |       |       |       |        |        |        | 0000 0000                | 0000 0000                       |

#### TABLE 10-11: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception. **Note** 1: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices, always maintain these bits clear.

#### 12.4 Power-On Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.2V - 1.7V). To take advantage of the POR, tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Electrical Specifications for details.

When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met. Brown-out Reset may be used to meet the start-up conditions. For additional information, refer to Application Note, AN007, "Power-up Trouble Shooting", (DS00007).

### 12.5 Power-up Timer (PWRT)

The Power-up Timer provides a fixed 72 ms nominal time-out on power-up only from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an accept-able level. A configuration bit is provided to enable/disable the PWRT.

The power-up time delay will vary from chip to chip due to VDD, temperature and process variation. See DC parameters for details (TPWRT, parameter #33).

## 12.6 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides a delay of 1024 oscillator cycles (from OSC1 input) after the PWRT delay is over (if PWRT is enabled). This helps to ensure that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or Wake-up from SLEEP.

### 12.7 Brown-out Reset (BOR)

The configuration bit, BODEN, can enable or disable the Brown-out Reset circuit. If VDD falls below VBOR (parameter D005, about 4V) for longer than TBOR (parameter #35, about 100 $\mu$ S), the brown-out situation will reset the device. If VDD falls below VBOR for less than TBOR, a RESET may not occur.

Once the brown-out occurs, the device will remain in Brown-out Reset until VDD rises above VBOR. The Power-up Timer then keeps the device in RESET for TPWRT (parameter #33, about 72mS). If VDD should fall below VBOR during TPWRT, the Brown-out Reset process will restart when VDD rises above VBOR with the Power-up Timer Reset. The Power-up Timer is always enabled when the Brown-out Reset circuit is enabled, regardless of the state of the PWRT configuration bit.

#### 12.8 Time-out Sequence

On power-up, the time-out sequence is as follows: The PWRT delay starts (if enabled) when a POR Reset occurs. Then OST starts counting 1024 oscillator cycles when PWRT ends (LP, XT, HS). When the OST ends, the device comes out of RESET.

If MCLR is kept low long enough, the time-outs will expire. Bringing MCLR high will begin execution immediately. This is useful for testing purposes or to synchronize more than one PIC16F87X device operating in parallel.

Table 12-5 shows the RESET conditions for the STA-TUS, PCON and PC registers, while Table 12-6 shows the RESET conditions for all the registers.

## 12.9 Power Control/Status Register (PCON)

The Power Control/Status Register, PCON, has up to two bits depending upon the device.

Bit0 is Brown-out Reset Status bit, BOR. Bit BOR is unknown on a Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see if bit BOR cleared, indicating a BOR occurred. When the Brown-out Reset is disabled, the state of the BOR bit is unpredictable and is, therefore, not valid at any time.

Bit1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset.

| Oscillator Configuration | Power            | -up       | Brown out        | Wake-up from<br>SLEEP |  |
|--------------------------|------------------|-----------|------------------|-----------------------|--|
| Oscillator Configuration | PWRTE = 0        | PWRTE = 1 | Brown-out        |                       |  |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc  | 72 ms + 1024Tosc | 1024Tosc              |  |
| RC                       | 72 ms            |           | 72 ms            | _                     |  |

#### TABLE 12-3: TIME-OUT IN VARIOUS SITUATIONS

| RLF              | Rotate Left f through Carry                                                                                                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                               |
| Operation:       | See description below                                                                                                                                                                                         |
| Status Affected: | С                                                                                                                                                                                                             |
| Description:     | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>Flag. If 'd' is 0, the result is placed in<br>the W register. If 'd' is 1, the result is<br>stored back in register 'f'. |

## SLEEP

| Syntax:          | [label] SLEEP                                                                                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands:        | None                                                                                                                                                                                                                               |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow PD \end{array}$                                                                                    |
| Status Affected: | TO, PD                                                                                                                                                                                                                             |
| Description:     | The power-down status bit, $\overline{PD}$ is<br>cleared. Time-out status bit, $\overline{TO}$<br>is set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into SLEEP<br>mode with the oscillator stopped. |

| RETURN           | Return from Subroutine                                                                                                                                     |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] RETURN                                                                                                                                           |
| Operands:        | None                                                                                                                                                       |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                       |
| Status Affected: | None                                                                                                                                                       |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a two-cycle<br>instruction. |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                          |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                                       |
| Operation:       | See description below                                                                                                                                                                                             |
| Status Affected: | С                                                                                                                                                                                                                 |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry Flag. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'. |
|                  | C Register f                                                                                                                                                                                                      |

| SUBLW            | Subtract W from Literal                                                                                                      |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                     |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                          |  |  |  |  |  |  |
| Operation:       | $k \text{ - } (W) \rightarrow (W)$                                                                                           |  |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                     |  |  |  |  |  |  |
| Description:     | The W register is subtracted (2's complement method) from the eight-bit literal 'k'. The result is placed in the W register. |  |  |  |  |  |  |

| SUBWF               | Subtract W from f                                                                                                                                                                       |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:             | [ label ] SUBWF f,d                                                                                                                                                                     |
| Operands:           | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                      |
| Operation:          | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                   |
| Status<br>Affected: | C, DC, Z                                                                                                                                                                                |
| Description:        | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is 0,<br>the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'. |

|                                                                                                                                       | PIC12CXXX                              | PIC14000                        | PIC16C5X   | PIC16C6X  | рісчесххх  | PIC16F62X | X7O91OI9   | XXTOðroig | PIC16C8X              | PIC16F8XX  | PIC16C9XX | PIC17C4X | XXTOTIOIq  | PIC18CXX2 | 63CXX<br>52CXX/<br>54CXX/ | хххзэн    | мскеххх    | MCP2510 |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------|------------|-----------|------------|-----------|------------|-----------|-----------------------|------------|-----------|----------|------------|-----------|---------------------------|-----------|------------|---------|
| MPLAB <sup>®</sup> Integrated                                                                                                         | >                                      | >                               | >          | >         | >          | >         | >          | >         | >                     | >          | >         | >        | >          | >         |                           |           |            |         |
| MPLAB <sup>®</sup> C17 C Compiler                                                                                                     |                                        |                                 |            |           |            |           |            |           |                       |            |           | >        | >          |           |                           |           |            |         |
| MPLAB® C18 C Compiler                                                                                                                 |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            | >         |                           |           |            |         |
| 6 MPASM™ Assembler/<br>0 MPLINK™ Object Linker                                                                                        | >                                      | ~                               | ~          | >         | >          | >         | >          | >         | >                     | >          | >         | >        | >          | >         | >                         | >         |            |         |
| MPLAB® ICE In-Circuit Emulator                                                                                                        | ~                                      | ~                               | ~          | >         | ~          | ×*^       | >          | ~         | >                     | >          | >         | ~        | ~          | ~         |                           |           |            |         |
| ccePICTM In-Circuit Emulator                                                                                                          | >                                      |                                 | >          | >         | >          |           | >          | >         | >                     |            | >         |          |            |           |                           |           |            |         |
| ee<br>Bebugger<br>Debugger                                                                                                            |                                        |                                 |            | *         |            |           | *          |           |                       | >          |           |          |            |           |                           |           |            |         |
| ଝ PICSTART® Plus Entry Level<br>ଅଧିତ Development Programmer                                                                           | >                                      | `                               | ~          | >         | >          | **>       | >          | >         | >                     | >          | >         | >        | >          | `         |                           |           |            |         |
| PRO MATE® II<br>Universal Device Programmer                                                                                           | >                                      | >                               | >          | >         | >          | **/       | >          | >         | >                     | >          | >         | >        | >          | >         | >                         | >         |            |         |
| PICDEM <sup>TM</sup> 1 Demonstration<br>Board                                                                                         |                                        |                                 | >          |           | >          |           | +          |           | >                     |            |           | >        |            |           |                           |           |            |         |
| PICDEM <sup>TM</sup> 2 Demonstration<br>Board                                                                                         |                                        |                                 |            | 4         |            |           | 4          |           |                       |            |           |          |            | >         |                           |           |            |         |
| PICDEM™ 3 Demonstration<br>Board                                                                                                      |                                        |                                 |            |           |            |           |            |           |                       |            | >         |          |            |           |                           |           |            |         |
| PICDEM™ 14A Demonstration<br>Board                                                                                                    |                                        | ~                               |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           |            |         |
| ■ PICDEM™ 17 Demonstration<br>Board                                                                                                   |                                        |                                 |            |           |            |           |            |           |                       |            |           |          | >          |           |                           |           |            |         |
| KEELoq® Evaluation Kit                                                                                                                |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           | >         |            |         |
| KEELoa® Transponder Kit                                                                                                               |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           | ~         |            |         |
| o microlD™ Programmer's Kit                                                                                                           |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           | <          |         |
| 5 125 kHz microlD™<br>Developer's Kit                                                                                                 |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           | >          |         |
| 125 kHz Anticollision microlD <sup>TM</sup><br>Developer's Kit                                                                        |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           | >          |         |
| 13.56 MHz Anticollision<br>microlD <sup>TM</sup> Developer's Kit                                                                      |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           | >          |         |
| MCP2510 CAN Developer's Kit                                                                                                           |                                        |                                 |            |           |            |           |            |           |                       |            |           |          |            |           |                           |           |            | >       |
| * Contact the Microchip Technology Ir<br>** Contact Microchip Technology Inc. fu<br><sup>+</sup> Development tool is available on sel | nc. web si<br>or availab<br>lect devic | te at www<br>ility date.<br>es. | . microchi | p.com for | informatic | woh no n  | to use the | e MPLAB   | <sup>®</sup> ICD In-0 | Circuit De | bugger (E | V164001  | ) with PIC | C16C62, ( | 63, 64, 65                | , 72, 73, | 74, 76, 77 |         |

|--|

© 1998-2013 Microchip Technology Inc.

#### 15.2 DC Characteristics: PIC16F873/874/876/877-04 (Commercial, Industrial) PIC16F873/874/876/877-20 (Commercial, Industrial) PIC16LF873/874/876/877-04 (Commercial, Industrial)

|        |        |                                         | Standard Operating Conditions (unless otherwise stated) |         |           |         |                                       |  |  |
|--------|--------|-----------------------------------------|---------------------------------------------------------|---------|-----------|---------|---------------------------------------|--|--|
|        |        |                                         | Operating                                               | temp    | erature   | -40°C   | $\leq$ TA $\leq$ +85°C for industrial |  |  |
| DC CHA | RACTER | RISTICS                                 | Oneration                                               | ملامد   |           | 0°C     | $\leq$ TA $\leq$ +70°C for commercial |  |  |
|        |        |                                         | Operating                                               | 1 voita | ge voo ra | inge as | described in DC specification         |  |  |
| Daram  |        |                                         |                                                         | 0.1)    |           |         |                                       |  |  |
| No.    | Sym    | Characteristic                          | Min                                                     | Тур†    | Max       | Units   | Conditions                            |  |  |
|        | VIL    | Input Low Voltage                       |                                                         |         |           |         |                                       |  |  |
|        |        | I/O ports                               |                                                         |         |           |         |                                       |  |  |
| D030   |        | with TTL buffer                         | Vss                                                     | —       | 0.15Vdd   | V       | For entire VDD range                  |  |  |
| D030A  |        |                                         | Vss                                                     | —       | 0.8V      | V       | $4.5V \le VDD \le 5.5V$               |  |  |
| D031   |        | with Schmitt Trigger buffer             | Vss                                                     | —       | 0.2Vdd    | V       |                                       |  |  |
| D032   |        | MCLR, OSC1 (in RC mode)                 | Vss                                                     | —       | 0.2Vdd    | V       |                                       |  |  |
| D033   |        | OSC1 (in XT, HS and LP)                 | Vss                                                     | —       | 0.3Vdd    | V       | (Note 1)                              |  |  |
|        |        | Ports RC3 and RC4                       |                                                         | —       |           |         |                                       |  |  |
| D034   |        | with Schmitt Trigger buffer             | Vss                                                     | —       | 0.3Vdd    | V       | For entire VDD range                  |  |  |
| D034A  |        | with SMBus                              | -0.5                                                    | —       | 0.6       | V       | for VDD = 4.5 to 5.5V                 |  |  |
|        | Vih    | Input High Voltage                      |                                                         |         |           |         |                                       |  |  |
|        |        | I/O ports                               |                                                         |         |           |         |                                       |  |  |
| D040   |        | with TTL buffer                         | 2.0                                                     | —       | Vdd       | V       | $4.5V \leq V\text{DD} \leq 5.5V$      |  |  |
| D040A  |        |                                         | 0.25Vdd                                                 | —       | Vdd       | V       | For entire VDD range                  |  |  |
|        |        |                                         | + 0.8V                                                  |         |           |         |                                       |  |  |
| D041   |        | with Schmitt Trigger buffer             | 0.8Vdd                                                  | —       | Vdd       | V       | For entire VDD range                  |  |  |
| D042   |        | MCLR                                    | 0.8Vdd                                                  | —       | Vdd       | V       |                                       |  |  |
| D042A  |        | OSC1 (XT, HS and LP)                    | 0.7Vdd                                                  | —       | Vdd       | V       | (Note 1)                              |  |  |
| D043   |        | OSC1 (in RC mode)                       | 0.9Vdd                                                  | —       | Vdd       | V       |                                       |  |  |
|        |        | Ports RC3 and RC4                       |                                                         |         |           |         |                                       |  |  |
| D044   |        | with Schmitt Trigger buffer             | 0.7Vdd                                                  | —       | Vdd       | V       | For entire VDD range                  |  |  |
| D044A  |        | with SMBus                              | 1.4                                                     | —       | 5.5       | V       | for $VDD = 4.5$ to $5.5V$             |  |  |
| D070   | IPURB  | PORTB Weak Pull-up Current              | 50                                                      | 250     | 400       | μA      | VDD = 5V, VPIN = VSS,                 |  |  |
|        | Lo.    | (0, 0)                                  |                                                         |         |           |         | -40°C TO +85°C                        |  |  |
|        | IIL    | Input Leakage Current <sup>(2, 3)</sup> |                                                         |         |           |         |                                       |  |  |
| D060   |        | I/O ports                               | —                                                       | —       | ±1        | μA      | $Vss \leq VPIN \leq VDD,$             |  |  |
|        |        |                                         |                                                         |         |           |         | Pin at hi-impedance                   |  |  |
| D061   |        | MCLR, RA4/T0CKI                         | —                                                       | —       | ±5        | μA      | $VSS \leq VPIN \leq VDD$              |  |  |
| D063   |        | OSC1                                    | —                                                       | —       | ±5        | μA      | $Vss \le VPIN \le VDD, XT, HS$        |  |  |
|        | -      |                                         |                                                         |         |           |         | and LP osc configuration              |  |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance † only and are not tested.

Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16F87X be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.



## FIGURE 15-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING

### FIGURE 15-9: BROWN-OUT RESET TIMING



## TABLE 15-3:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER,<br/>AND BROWN-OUT RESET REQUIREMENTS

| Parameter<br>No. | Symbol | Characteristic                                         | Min | Тур†      | Max | Units | Conditions               |
|------------------|--------|--------------------------------------------------------|-----|-----------|-----|-------|--------------------------|
| 30               | TmcL   | MCLR Pulse Width (low)                                 | 2   | _         | _   | μs    | VDD = 5V, -40°C to +85°C |
| 31*              | Twdt   | Watchdog Timer Time-out Period<br>(No Prescaler)       | 7   | 18        | 33  | ms    | VDD = 5V, -40°C to +85°C |
| 32               | Tost   | Oscillation Start-up Timer Period                      |     | 1024 Tosc | _   | _     | Tosc = OSC1 period       |
| 33*              | Tpwrt  | Power-up Timer Period                                  | 28  | 72        | 132 | ms    | VDD = 5V, -40°C to +85°C |
| 34               | Tıoz   | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset |     | —         | 2.1 | μS    |                          |
| 35               | TBOR   | Brown-out Reset pulse width                            | 100 | _         | _   | μS    | $VDD \le VBOR (D005)$    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 15-11: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)



#### TABLE 15-5: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)

| Param<br>No. | Sym  |                  | Characteris      | stic         | Min                   | Тур† | Max | Units | Conditions                         |
|--------------|------|------------------|------------------|--------------|-----------------------|------|-----|-------|------------------------------------|
| 50*          | TccL | CCP1 and CCP2    | No Prescaler     |              | 0.5TCY + 20           | —    | _   | ns    |                                    |
|              |      | input low time   |                  | Standard(F)  | 10                    | _    | _   | ns    |                                    |
|              |      |                  | With Prescaler   | Extended(LF) | 20                    | _    |     | ns    |                                    |
| 51*          | TccH | CCP1 and CCP2    | No Prescaler     |              | 0.5Tcy + 20           | —    | l   | ns    |                                    |
|              |      | input high time  |                  | Standard(F)  | 10                    | _    |     | ns    |                                    |
|              |      |                  | With Prescaler   | Extended(LF) | 20                    | -    |     | ns    |                                    |
| 52*          | TccP | CCP1 and CCP2 in | nput period      |              | <u>3Tcy + 40</u><br>N |      |     | ns    | N = prescale<br>value (1, 4 or 16) |
| 53*          | TccR | CCP1 and CCP2 c  | output rise time | Standard(F)  | —                     | 10   | 25  | ns    |                                    |
|              |      |                  |                  | Extended(LF) | —                     | 25   | 50  | ns    |                                    |
| 54*          | TccF | CCP1 and CCP2 of | output fall time | Standard(F)  | _                     | 10   | 25  | ns    |                                    |
|              |      |                  |                  | Extended(LF) | _                     | 25   | 45  | ns    |                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



### FIGURE 16-3: TYPICAL IDD vs. Fosc OVER VDD (XT MODE)









FIGURE 16-12: TYPICAL AND MAXIMUM △ITMR1 vs. VDD OVER TEMPERATURE (-10°C TO 70°C, TIMER1 WITH OSCILLATOR, XTAL=32 kHZ, C1 AND C2=50 pF)







FIGURE 16-20: MINIMUM AND MAXIMUM VIN vs. Vdd, (TTL INPUT, -40°C TO 125°C)



## 44-Lead Plastic Metric Quad Flatpack (PQ) 10x10x2 mm Body, 1.6/0.15 mm Lead Form (MQFP)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                          | Units  |      | INCHES |      | М     | ILLIMETERS | *     |
|--------------------------|--------|------|--------|------|-------|------------|-------|
| Dimension                | Limits | MIN  | NOM    | MAX  | MIN   | NOM        | MAX   |
| Number of Pins           | n      |      | 44     |      |       | 44         |       |
| Pitch                    | р      |      | .031   |      |       | 0.80       |       |
| Pins per Side            | n1     |      | 11     |      |       | 11         |       |
| Overall Height           | А      | .079 | .086   | .093 | 2.00  | 2.18       | 2.35  |
| Molded Package Thickness | A2     | .077 | .080   | .083 | 1.95  | 2.03       | 2.10  |
| Standoff §               | A1     | .002 | .006   | .010 | 0.05  | 0.15       | 0.25  |
| Foot Length              | L      | .029 | .035   | .041 | 0.73  | 0.88       | 1.03  |
| Footprint (Reference)    | (F)    |      | .063   |      |       | 1.60       |       |
| Foot Angle               | ф      | 0    | 3.5    | 7    | 0     | 3.5        | 7     |
| Overall Width            | E      | .510 | .520   | .530 | 12.95 | 13.20      | 13.45 |
| Overall Length           | D      | .510 | .520   | .530 | 12.95 | 13.20      | 13.45 |
| Molded Package Width     | E1     | .390 | .394   | .398 | 9.90  | 10.00      | 10.10 |
| Molded Package Length    | D1     | .390 | .394   | .398 | 9.90  | 10.00      | 10.10 |
| Lead Thickness           | С      | .005 | .007   | .009 | 0.13  | 0.18       | 0.23  |
| Lead Width               | В      | .012 | .015   | .018 | 0.30  | 0.38       | 0.45  |
| Pin 1 Corner Chamfer     | СН     | .025 | .035   | .045 | 0.64  | 0.89       | 1.14  |
| Mold Draft Angle Top     | α      | 5    | 10     | 15   | 5     | 10         | 15    |
| Mold Draft Angle Bottom  | β      | 5    | 10     | 15   | 5     | 10         | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-022 Drawing No. C04-071