



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 368 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-LCC (J-Lead)                                                           |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f877-04i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Key Features<br>PIC <sup>®</sup> MCU Mid-Range Reference<br>Manual (DS33023) | PIC16F873               | PIC16F874               | PIC16F876               | PIC16F877               |
|------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Operating Frequency                                                          | DC - 20 MHz             |
| RESETS (and Delays)                                                          | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) |
| FLASH Program Memory<br>(14-bit words)                                       | 4K                      | 4K                      | 8K                      | 8K                      |
| Data Memory (bytes)                                                          | 192                     | 192                     | 368                     | 368                     |
| EEPROM Data Memory                                                           | 128                     | 128                     | 256                     | 256                     |
| Interrupts                                                                   | 13                      | 14                      | 13                      | 14                      |
| I/O Ports                                                                    | Ports A,B,C             | Ports A,B,C,D,E         | Ports A,B,C             | Ports A,B,C,D,E         |
| Timers                                                                       | 3                       | 3                       | 3                       | 3                       |
| Capture/Compare/PWM Modules                                                  | 2                       | 2                       | 2                       | 2                       |
| Serial Communications                                                        | MSSP, USART             | MSSP, USART             | MSSP, USART             | MSSP, USART             |
| Parallel Communications                                                      | —                       | PSP                     | —                       | PSP                     |
| 10-bit Analog-to-Digital Module                                              | 5 input channels        | 8 input channels        | 5 input channels        | 8 input channels        |
| Instruction Set                                                              | 35 instructions         | 35 instructions         | 35 instructions         | 35 instructions         |

# 1.0 DEVICE OVERVIEW

This document contains device specific information. Additional information may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual (DS33023), which may be obtained from your local Microchip Sales Representative or downloaded from the Microchip website. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules. There are four devices (PIC16F873, PIC16F874, PIC16F876 and PIC16F877) covered by this data sheet. The PIC16F876/873 devices come in 28-pin packages and the PIC16F877/874 devices come in 40-pin packages. The Parallel Slave Port is not implemented on the 28-pin devices.

The following device block diagrams are sorted by pin number; 28-pin for Figure 1-1 and 40-pin for Figure 1-2. The 28-pin and 40-pin pinouts are listed in Table 1-1 and Table 1-2, respectively.





© 1998-2013 Microchip Technology Inc.

# 2.0 MEMORY ORGANIZATION

There are three memory blocks in each of the PIC16F87X MCUs. The Program Memory and Data Memory have separate buses so that concurrent access can occur and is detailed in this section. The EEPROM data memory block is detailed in Section 4.0.

Additional information on device memory may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

#### FIGURE 2-1: PIC16F877/876 PROGRAM MEMORY MAP AND STACK



# 2.1 **Program Memory Organization**

The PIC16F87X devices have a 13-bit program counter capable of addressing an  $8K \times 14$  program memory space. The PIC16F877/876 devices have  $8K \times 14$  words of FLASH program memory, and the PIC16F873/874 devices have  $4K \times 14$ . Accessing a location above the physically implemented address will cause a wraparound.

The RESET vector is at 0000h and the interrupt vector is at 0004h.

# FIGURE 2-2: PIC16F874/873 PROGRAM MEMORY MAP AND



# 3.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

# 3.1 PORTA and the TRISA Register

PORTA is a 6-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, the value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other PORTA pins have TTL input levels and full CMOS output drivers.

Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

| Note: | On a Power-on Reset, these pins are con-  |
|-------|-------------------------------------------|
|       | figured as analog inputs and read as '0'. |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

# EXAMPLE 3-1: INITIALIZING PORTA

| BCF   | STATIC  | <b>PD</b> 0 |                         |
|-------|---------|-------------|-------------------------|
| BCF   | STATUS, | RI U<br>RD1 | ,<br>• Banku            |
| DCF   | SIAIOS, | KE I        | , Baliko                |
| CLRF  | PORTA   |             | ; Initialize PORTA by   |
|       |         |             | ; clearing output       |
|       |         |             | ; data latches          |
| BSF   | STATUS, | RP0         | ; Select Bank 1         |
| MOVLW | 0x06    |             | ; Configure all pins    |
| MOVWF | ADCON1  |             | ; as digital inputs     |
| MOVLW | 0xCF    |             | ; Value used to         |
|       |         |             | ; initialize data       |
|       |         |             | ; direction             |
| MOVWF | TRISA   |             | ; Set RA<3:0> as inputs |
|       |         |             | ; RA<5:4> as outputs    |
|       |         |             | ; TRISA<7:6>are always  |
|       |         |             | ; read as '0'.          |
|       |         |             |                         |

#### FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS



# FIGURE 3-2:

#### BLOCK DIAGRAM OF RA4/T0CKI PIN





## FIGURE 3-11: PARALLEL SLAVE PORT READ WAVEFORMS



#### TABLE 3-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Address | Name   | Bit 7                | Bit 6   | Bit 5 | Bit 4     | Bit 3     | Bit 2   | Bit 1                     | Bit 0  | Value on:<br>POR, BOR | Value on<br>all other<br>RESETS |
|---------|--------|----------------------|---------|-------|-----------|-----------|---------|---------------------------|--------|-----------------------|---------------------------------|
| 08h     | PORTD  | Port Data            | Latch w |       | XXXX XXXX | uuuu uuuu |         |                           |        |                       |                                 |
| 09h     | PORTE  | —                    |         |       | —         | _         | RE2     | RE1                       | RE0    | xxx                   | uuu                             |
| 89h     | TRISE  | IBF                  | OBF     | IBOV  | PSPMODE   | _         | PORTE D | PORTE Data Direction Bits |        |                       | 0000 -111                       |
| 0Ch     | PIR1   | PSPIF <sup>(1)</sup> | ADIF    | RCIF  | TXIF      | SSPIF     | CCP1IF  | TMR2IF                    | TMR1IF | 0000 0000             | 0000 0000                       |
| 8Ch     | PIE1   | PSPIE <sup>(1)</sup> | ADIE    | RCIE  | TXIE      | SSPIE     | CCP1IE  | TMR2IE                    | TMR1IE | 0000 0000             | 0000 0000                       |
| 9Fh     | ADCON1 | ADFM                 |         |       | —         | PCFG3     | PCFG2   | PCFG1                     | PCFG0  | 0- 0000               | 0- 0000                         |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port. **Note 1:** Bits PSPIE and PSPIF are reserved on the PIC16F873/876; always maintain these bits clear.

# 4.0 DATA EEPROM AND FLASH PROGRAM MEMORY

The Data EEPROM and FLASH Program Memory are readable and writable during normal operation over the entire VDD range. These operations take place on a single byte for Data EEPROM memory and a single word for Program memory. A write operation causes an erase-then-write operation to take place on the specified byte or word. A bulk erase operation may not be issued from user code (which includes removing code protection).

Access to program memory allows for checksum calculation. The values written to program memory do not need to be valid instructions. Therefore, up to 14-bit numbers can be stored in memory for use as calibration parameters, serial numbers, packed 7-bit ASCII, etc. Executing a program memory location containing data that form an invalid instruction, results in the execution of a NOP instruction.

The EEPROM Data memory is rated for high erase/ write cycles (specification D120). The FLASH program memory is rated much lower (specification D130), because EEPROM data memory can be used to store frequently updated values. An on-chip timer controls the write time and it will vary with voltage and temperature, as well as from chip to chip. Please refer to the specifications for exact limits (specifications D122 and D133).

A byte or word write automatically erases the location and writes the new value (erase before write). Writing to EEPROM data memory does not impact the operation of the device. Writing to program memory will cease the execution of instructions until the write is complete. The program memory cannot be accessed during the write. During the write operation, the oscillator continues to run, the peripherals continue to function and interrupt events will be detected and essentially "queued" until the write is complete. When the write completes, the next instruction in the pipeline is executed and the branch to the interrupt vector will take place, if the interrupt is enabled and occurred during the write.

Read and write access to both memories take place indirectly through a set of Special Function Registers (SFR). The six SFRs used are:

- EEDATA
- EEDATH
- EEADR
- EEADRH
- EECON1
- EECON2

The EEPROM data memory allows byte read and write operations without interfering with the normal operation of the microcontroller. When interfacing to EEPROM data memory, the EEADR register holds the address to be accessed. Depending on the operation, the EEDATA register holds the data to be written, or the data read, at the address in EEADR. The PIC16F873/874 devices have 128 bytes of EEPROM data memory and therefore, require that the MSb of EEADR remain clear. The EEPROM data memory on these devices do not wrap around to 0, i.e., 0x80 in the EEADR does not map to 0x00. The PIC16F876/877 devices have 256 bytes of EEPROM data memory and therefore, uses all 8-bits of the EEADR.

The FLASH program memory allows non-intrusive read access, but write operations cause the device to stop executing instructions, until the write completes. When interfacing to the program memory, the EEADRH:EEADR registers form a two-byte word, which holds the 13-bit address of the memory location being accessed. The register combination of EEDATH:EEDATA holds the 14-bit data for writes, or reflects the value of program memory after a read operation. Just as in EEPROM data memory accesses, the value of the EEADRH:EEADR registers must be within the valid range of program memory, depending on the device: 0000h to 1FFFh for the PIC16F873/874. or 0000h to 3FFFh for the PIC16F876/877. Addresses outside of this range do not wrap around to 0000h (i.e., 4000h does not map to 0000h on the PIC16F877).

# 4.1 EECON1 and EECON2 Registers

The EECON1 register is the control register for configuring and initiating the access. The EECON2 register is not a physically implemented register, but is used exclusively in the memory write sequence to prevent inadvertent writes.

There are many bits used to control the read and write operations to EEPROM data and FLASH program memory. The EEPGD bit determines if the access will be a program or data memory access. When clear, any subsequent operations will work on the EEPROM data memory. When set, all subsequent operations will operate in the program memory.

Read operations only use one additional bit, RD, which initiates the read operation from the desired memory location. Once this bit is set, the value of the desired memory location will be available in the data registers. This bit cannot be cleared by firmware. It is automatically cleared at the end of the read operation. For EEPROM data memory reads, the data will be available in the EEDATA register in the very next instruction cycle after the RD bit is set. For program memory reads, the data will be loaded into the EEDATH:EEDATA registers, following the second instruction after the RD bit is set.

Write operations have two control bits, WR and WREN, and two status bits, WRERR and EEIF. The WREN bit is used to enable or disable the write operation. When WREN is clear, the write operation will be disabled. Therefore, the WREN bit must be set before executing a write operation. The WR bit is used to initiate the write operation. It also is automatically cleared at the end of the write operation. The interrupt flag EEIF is used to determine when the memory write completes. This flag must be cleared in software before setting the WR bit. For EEPROM data memory, once the WREN bit and the WR bit have been set, the desired memory address in EEADR will be erased, followed by a write of the data in EEDATA. This operation takes place in parallel with the microcontroller continuing to execute normally. When the write is complete, the EEIF flag bit will be set. For program memory, once the WREN bit and the WR bit have been set, the microcontroller will cease to execute instructions. The desired memory location pointed to by EEADRH:EEADR will be erased. Then, the data value in EEDATH:EEDATA will be programmed. When complete, the EEIF flag bit will be set and the microcontroller will continue to execute code.

The WRERR bit is used to indicate when the PIC16F87X device has been reset during a write operation. WRERR should be cleared after Power-on Reset. Thereafter, it should be checked on any other RESET. The WRERR bit is set when a write operation is interrupted by a MCLR Reset, or a WDT Time-out Reset, during normal operation. In these situations, following a RESET, the user should check the WRERR bit and rewrite the memory location, if set. The contents of the data registers, address registers and EEPGD bit are not affected by either MCLR Reset, or WDT Timeout Reset, during normal operation.

|         | R/W-x                                                                                                                                          | U-0                         | U-0                | U-0          | R/W-x             | R/W-0       | R/S-0         | R/S-0    |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|--------------|-------------------|-------------|---------------|----------|--|--|--|--|--|
|         | EEPGD                                                                                                                                          | —                           | —                  | —            | WRERR             | WREN        | WR            | RD       |  |  |  |  |  |
|         | bit 7                                                                                                                                          |                             |                    |              |                   | ·           | <u></u>       | bit 0    |  |  |  |  |  |
|         |                                                                                                                                                |                             |                    |              |                   |             |               |          |  |  |  |  |  |
| bit 7   | EEPGD: Program/Data EEPROM Select bit                                                                                                          |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 1 = Access                                                                                                                                     | L = Accesses program memory |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 0 = Accesses data memory                                                                                                                       |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         |                                                                                                                                                | innot be cha                | ingea while        | a read or w  | rite operation is | in progres  | is)           |          |  |  |  |  |  |
| bit 6-4 | Unimplem                                                                                                                                       | ented: Rea                  | d as '0'           |              |                   |             |               |          |  |  |  |  |  |
| bit 3   | WRERR: E                                                                                                                                       | EPROM Er                    | ror Flag bit       |              |                   |             |               |          |  |  |  |  |  |
|         | 1 = A write operation is prematurely terminated<br>(any $\overline{MCLR}$ Reset or any WDT Reset during normal operation)                      |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 0 = The write operation completed                                                                                                              |                             |                    |              |                   |             |               |          |  |  |  |  |  |
| bit 2   | WREN: EEPROM Write Enable bit                                                                                                                  |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 1 = Allows write cycles                                                                                                                        |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 0 = Inhibits write to the EEPROM                                                                                                               |                             |                    |              |                   |             |               |          |  |  |  |  |  |
| bit 1   | WR: Write                                                                                                                                      | Control bit                 |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 1 = Initiates a write cycle. (The bit is cleared by hardware once write is complete. The WR bit<br>can only be set (not cleared) in software.) |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | 0 = Write cycle to the EEPROM is complete                                                                                                      |                             |                    |              |                   |             |               |          |  |  |  |  |  |
| bit 0   | RD: Read                                                                                                                                       | Control bit                 |                    | ·            |                   |             |               |          |  |  |  |  |  |
|         | 1 = Initiates<br>cleared                                                                                                                       | s an EEPRC<br>J) in softwar | )M read. (R<br>e.) | D is cleared | l in hardware. T  | he RD bit o | can only be   | set (not |  |  |  |  |  |
|         | 0 = Does n                                                                                                                                     | ot initiate ar              | n ÉEPROM           | read         |                   |             |               |          |  |  |  |  |  |
|         |                                                                                                                                                |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | Legend:                                                                                                                                        |                             |                    |              |                   |             |               |          |  |  |  |  |  |
|         | R = Reada                                                                                                                                      | uble bit                    | VV = V             | Vritable bit | U = Unimpl        | emented b   | it, read as ' | 0'       |  |  |  |  |  |
|         | - n = Value                                                                                                                                    | at POR                      | '1' = F            | 3it is set   | '0' = Bit is c    | leared      | x = Bit is ur | hknown   |  |  |  |  |  |

#### **REGISTER 4-1:** EECON1 REGISTER (ADDRESS 18Ch)

# PIC16F87X

|       |                                                                                                                                            |                                                                        |                               |                                               |                           | •                       |                |             |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------|-----------------------------------------------|---------------------------|-------------------------|----------------|-------------|--|--|--|--|--|
|       | R/W-0                                                                                                                                      | R/W-0                                                                  | R/W-0                         | R/W-0                                         | R/W-0                     | R/W-0                   | R/W-0          | R/W-0       |  |  |  |  |  |
|       | GCEN                                                                                                                                       | ACKSTAT                                                                | ACKDT                         | ACKEN                                         | RCEN                      | PEN                     | RSEN           | SEN         |  |  |  |  |  |
|       | bit 7                                                                                                                                      |                                                                        |                               |                                               |                           |                         |                | bit 0       |  |  |  |  |  |
|       |                                                                                                                                            |                                                                        |                               | 20.01                                         |                           |                         |                |             |  |  |  |  |  |
| bit 7 | GCEN: G                                                                                                                                    | eneral Call En                                                         | able bit (In I<br>en a genera | C Slave mo                                    | ode only)<br>s (0000h) is | received in             | the SSPSE      | ,           |  |  |  |  |  |
|       | 0 = Gene                                                                                                                                   | ral call address                                                       | s disabled                    |                                               | 3 (00001) 13              |                         |                | ,           |  |  |  |  |  |
| bit 6 | ACKSTA                                                                                                                                     | ACKSTAT: Acknowledge Status bit (In I <sup>2</sup> C Master mode only) |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | In Master Transmit mode:                                                                                                                   |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | 1 = Acknowledge was not received from slave                                                                                                |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
| bit 5 |                                                                                                                                            | wiedge was re<br>Acknowlodgo F                                         | eceived from                  | <sup>1</sup> Slave<br><sup>2</sup> C Mastor m | odo oply)                 |                         |                |             |  |  |  |  |  |
| DIUD  | In Master                                                                                                                                  |                                                                        | 2.<br>2.                      |                                               | iode only)                |                         |                |             |  |  |  |  |  |
|       | IN Master Receive mode:<br>Value that will be transmitted when the user initiates an Acknowledge sequence at the                           |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | end of a receive.                                                                                                                          |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | 1 = Not Acknowledge<br>0 = Acknowledge                                                                                                     |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
| bit 4 |                                                                                                                                            | Acknowledge S                                                          | Sequence E                    | nable bit (In                                 | I <sup>2</sup> C Master   | mode only)              |                |             |  |  |  |  |  |
|       | In Master Receive mode:                                                                                                                    |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | 1 = Initiate Acknowledge sequence on SDA and SCL pins and transmit ACKDT data bit.                                                         |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | Automatically cleared by hardware.                                                                                                         |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
| hit 3 |                                                                                                                                            | owieuge seque<br>oceive Enable                                         | bit (In $I^2 C \Lambda$       | <i>l</i> aster mode                           | only)                     |                         |                |             |  |  |  |  |  |
| bit 0 | 1 = Enabl                                                                                                                                  | es Receive mo                                                          | ode for $I^2C$                |                                               | Only)                     |                         |                |             |  |  |  |  |  |
|       | 0 = Recei                                                                                                                                  | ve idle                                                                |                               |                                               |                           |                         |                |             |  |  |  |  |  |
| bit 2 | <b>PEN</b> : STOP Condition Enable bit (In I <sup>2</sup> C Master mode only)                                                              |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | SCK Release Control:                                                                                                                       |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | $\perp$ = minute STOP condition on SDA and SCL pins. Automatically cleared by hardware.<br>0 = STOP condition idle                         |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
| bit 1 | <b>RSEN</b> : R                                                                                                                            | epeated STAR                                                           | RT Conditior                  | n Enable bit (                                | (In I <sup>2</sup> C Mast | er mode on              | ly)            |             |  |  |  |  |  |
|       | 1 = Initiate Repeated START condition on SDA and SCL pins. Automatically cleared by hardware.                                              |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | 0 = Repea                                                                                                                                  | ated START co                                                          | ondition idle                 |                                               |                           | ,                       |                |             |  |  |  |  |  |
| bit 0 | <b>SEN</b> : START Condition Enable bit (In I <sup>2</sup> C Master mode only)                                                             |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | <ul> <li>1 = Initiate START condition on SDA and SCL pins. Automatically cleared by hardware.</li> <li>0 = START condition idle</li> </ul> |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | Note:                                                                                                                                      | For bits ACK                                                           | EN RCEN                       | PEN RSE                                       | N SEN If t                | he l <sup>2</sup> C mor | lule is not i  | n the IDI F |  |  |  |  |  |
|       | mode, this bit may not be set (no spooling), and the SSPBUF may not be written (or                                                         |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | writes to the SSPBUF are disabled).                                                                                                        |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | Legend:                                                                                                                                    |                                                                        |                               |                                               |                           |                         |                |             |  |  |  |  |  |
|       | R = Read                                                                                                                                   | able bit                                                               | W = W                         | ritable bit                                   | U = Unim                  | plemented b             | oit, read as ' | 0'          |  |  |  |  |  |

'1' = Bit is set

'0' = Bit is cleared

#### REGISTER 9-3: SSPCON2: SYNC SERIAL PORT CONTROL REGISTER2 (ADDRESS 91h)

- n = Value at POR

x = Bit is unknown

# 9.2.10 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated START condition occurs when the RSEN bit (SSPCON2<1>) is programmed high and the  $I^2C$ module is in the IDLE state. When the RSEN bit is set, the SCL pin is asserted low. When the SCL pin is sampled low, the baud rate generator is loaded with the contents of SSPADD<6:0> and begins counting. The SDA pin is released (brought high) for one baud rate generator count (TBRG). When the baud rate generator times out, if SDA is sampled high, the SCL pin will be de-asserted (brought high). When SCL is sampled high the baud rate generator is reloaded with the contents of SSPADD<6:0> and begins counting. SDA and SCL must be sampled high for one TBRG. This action is then followed by assertion of the SDA pin (SDA is low) for one TBRG, while SCL is high. Following this, the RSEN bit in the SSPCON2 register will be automatically cleared and the baud rate generator will not be reloaded, leaving the SDA pin held low. As soon as a START condition is detected on the SDA and SCL pins, the S bit (SSPSTAT<3>) will be set. The SSPIF bit will not be set until the baud rate generator has timed out.

- **Note 1:** If RSEN is programmed while any other event is in progress, it will not take effect.
  - 2: A bus collision during the Repeated START condition occurs if:
    - SDA is sampled low when SCL goes from low to high.
    - SCL goes low before SDA is asserted low. This may indicate that another master is attempting to transmit a data "1".

Immediately following the SSPIF bit getting set, the user may write the SSPBUF with the 7-bit address in 7-bit mode, or the default first address in 10-bit mode. After the first eight bits are transmitted and an ACK is received, the user may then transmit an additional eight bits of address (10-bit mode), or eight bits of data (7-bit mode).

### 9.2.10.1 WCOL Status Flag

If the user writes the SSPBUF when a Repeated START sequence is in progress, then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

**Note:** Because queueing of events is not allowed, writing of the lower 5 bits of SSPCON2 is disabled until the Repeated START condition is complete.

# FIGURE 9-13: REPEAT START CONDITION WAVEFORM



# 9.2.11 I<sup>2</sup>C MASTER MODE TRANSMISSION

Transmission of a data byte, a 7-bit address, or either half of a 10-bit address, is accomplished by simply writing a value to SSPBUF register. This action will set the Buffer Full flag (BF) and allow the baud rate generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted (see data hold time spec). SCL is held low for one baud rate generator rollover count (TBRG). Data should be valid before SCL is released high (see data setup time spec). When the SCL pin is released high, it is held that way for TBRG. The data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA allowing the slave device being addressed to respond with an ACK bit during the ninth bit time, if an address match occurs or if data was received properly. The status of ACK is read into the ACKDT on the falling edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit (ACKSTAT) is cleared. If not, the bit is set. After the ninth clock, the SSPIF is set and the master clock (baud rate generator) is suspended until the next data byte is loaded into the SSPBUF, leaving SCL low and SDA unchanged (Figure 9-14).

After the write to the SSPBUF, each bit of address will be shifted out on the falling edge of SCL, until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will de-assert the SDA pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDA pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT status bit (SSPCON2<6>). Following the falling edge of the ninth clock transmission of the address, the SSPIF is set, the BF flag is cleared, and the baud rate generator is turned off until another write to the SSPBUF takes place, holding SCL low and allowing SDA to float.

# 9.2.11.1 BF Status Flag

In Transmit mode, the BF bit (SSPSTAT<0>) is set when the CPU writes to SSPBUF and is cleared when all 8 bits are shifted out.

# 9.2.11.2 WCOL Status Flag

If the user writes the SSPBUF when a transmit is already in progress (i.e., SSPSR is still shifting out a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

WCOL must be cleared in software.

# 9.2.11.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit (SSPCON2<6>) is cleared when the slave has sent an Acknowledge  $(\overline{ACK} = 0)$ , and is set when the slave does not Acknowledge ( $\overline{ACK} = 1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

# PIC16F87X

|       | R/W-0                                                                                                 | R/W-0                                 | R/W-0          | R/W-0         | R/W-0       | R-0           | R-0            | R-x       |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|---------------|-------------|---------------|----------------|-----------|--|--|--|--|--|
|       | SPEN                                                                                                  | RX9                                   | SREN           | CREN          | ADDEN       | FERR          | OERR           | RX9D      |  |  |  |  |  |
|       | bit 7                                                                                                 |                                       |                |               |             |               |                | bit 0     |  |  |  |  |  |
|       |                                                                                                       |                                       |                |               |             |               |                |           |  |  |  |  |  |
| bit 7 | SPEN: Serial Port Enable bit                                                                          |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 1 = Serial p                                                                                          | oort enabled                          | (configures    | RC7/RX/D      | I and RC6/I | X/CK pins a   | is serial port | : pins)   |  |  |  |  |  |
| bit 6 | 0 = Senar                                                                                             | <b>RX9</b> : 9-bit Receive Enable bit |                |               |             |               |                |           |  |  |  |  |  |
| DIL U | 1 = Selects 9-bit reception                                                                           |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 0 = Selects                                                                                           | s 8-bit recept                        | tion           |               |             |               |                |           |  |  |  |  |  |
| bit 5 | SREN: Single Receive Enable bit                                                                       |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Asynchronous mode:                                                                                    |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Don't care                                                                                            |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Synchrono                                                                                             | <u>us mode - m</u><br>a aingla raa    | <u>naster:</u> |               |             |               |                |           |  |  |  |  |  |
|       | 1 = Enables single receive                                                                            |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | This bit is cleared after reception is complete.                                                      |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Synchronous mode - slave:                                                                             |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Don't care                                                                                            |                                       |                |               |             |               |                |           |  |  |  |  |  |
| bit 4 | CREN: Continuous Receive Enable bit                                                                   |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Asynchronous mode:                                                                                    |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | <ul> <li>1 = Enables continuous receive</li> <li>0 = Disables continuous receive</li> </ul>           |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Synchronous mode:                                                                                     |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)                 |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 0 = Disables continuous receive                                                                       |                                       |                |               |             |               |                |           |  |  |  |  |  |
| bit 3 | ADDEN: A                                                                                              | ddress Dete                           | ect Enable b   | it            |             |               |                |           |  |  |  |  |  |
|       | Asynchronous mode 9-bit (RX9 = 1):                                                                    |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 1 = Enables address detection, enables interrupt and load of the receive buffer when<br>RSR<8> is set |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 0 = Disables address detection, all bytes are received. and ninth bit can be used as parity bit       |                                       |                |               |             |               |                |           |  |  |  |  |  |
| bit 2 | FERR: Framing Error bit                                                                               |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 1 = Framing error (can be updated by reading RCREG register and receive next valid byte)              |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | 0 = No frar                                                                                           | ning error                            |                |               |             |               |                |           |  |  |  |  |  |
| bit 1 |                                                                                                       | errun Error                           | bit            | hu olooring l |             |               |                |           |  |  |  |  |  |
|       | 1 = Overru                                                                                            | rrun error                            | be cleared     | by cleaning i |             |               |                |           |  |  |  |  |  |
| bit 0 | RX9D: 9th                                                                                             | bit of Recei                          | ived Data (c   | an be parity  | bit but mus | t be calculat | ted by user i  | firmware) |  |  |  |  |  |
| 2 0   | <b>RASD.</b> Sur bit of Received Data (can be parity bit, but must be calculated by USEF IIFMWare)    |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | Legend:                                                                                               |                                       |                |               |             |               |                |           |  |  |  |  |  |
|       | R = Reada                                                                                             | ble bit                               | W = W          | /ritable bit  | U = Unim    | plemented     | bit. read as   | ʻ0'       |  |  |  |  |  |

'1' = Bit is set

'0' = Bit is cleared

# REGISTER 10-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER (ADDRESS 18h)

- n = Value at POR

x = Bit is unknown

# 10.3 USART Synchronous Master Mode

In Synchronous Master mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the RC6/TX/CK and RC7/RX/DT I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTA<7>).

### 10.3.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 10-6. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer register TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one Tcycle), the TXREG is empty and interrupt bit TXIF (PIR1<4>) is set. The interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set, regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the user.

Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the CK line. Data out is stable around the falling edge of the synchronous clock (Figure 10-9). The transmission can also be started by first loading the TXREG register and then setting bit TXEN (Figure 10-10). This is advantageous when slow baud rates are selected, since the BRG is kept in RESET when bits TXEN, CREN and SREN are clear. Setting enable bit TXEN will start the BRG, creating a shift clock immediately. Normally, when transmission is first started, the TSR register is empty, so a transfer to the TXREG register will result in an immediate transfer to TSR, resulting in an empty TXREG. Back-to-back transfers are possible.

Clearing enable bit TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The DT and CK pins will revert to hiimpedance. If either bit CREN or bit SREN is set during a transmission, the transmission is aborted and the DT pin reverts to a hi-impedance state (for a reception). The CK pin will remain an output if bit CSRC is set (internal clock). The transmitter logic, however, is not reset, although it is disconnected from the pins. In order to reset the transmitter, the user has to clear bit TXEN. If bit SREN is set (to interrupt an on-going transmission and receive a single word), then after the single word is received, bit SREN will be cleared and the serial port will revert back to transmitting, since bit TXEN is still set. The DT line will immediately switch from hiimpedance Receive mode to transmit and start driving. To avoid this, bit TXEN should be cleared.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to bit TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG can result in an immediate transfer of the data to the TSR register (if the TSR is empty). If the TSR was empty and the TXREG was written before writing the "new" TX9D, the "present" value of bit TX9D is loaded.

Steps to follow when setting up a Synchronous Master Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (Section 10.1).
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. If interrupts are desired, set enable bit TXIE.
- 4. If 9-bit transmission is desired, set bit TX9.
- 5. Enable the transmission by setting bit TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Start transmission by loading data to the TXREG register.
- 8. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

### TABLE 10-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Address                | Name   | Bit 7                        | Bit 6     | Bit 5   | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|------------------------|--------|------------------------------|-----------|---------|-------|-------|--------|--------|--------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE                          | PEIE      | TOIE    | INTE  | RBIE  | TOIF   | INTF   | R0IF   | 0000 000x                | 0000 000u                       |
| 0Ch                    | PIR1   | PSPIF <sup>(1)</sup>         | ADIF      | RCIF    | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                       |
| 18h                    | RCSTA  | SPEN                         | RX9       | SREN    | CREN  | _     | FERR   | OERR   | RX9D   | 0000 -00x                | 0000 -00x                       |
| 19h                    | TXREG  | USART Tr                     | ansmit Re | egister |       |       |        |        |        | 0000 0000                | 0000 0000                       |
| 8Ch                    | PIE1   | PSPIE <sup>(1)</sup>         | ADIE      | RCIE    | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                       |
| 98h                    | TXSTA  | CSRC                         | TX9       | TXEN    | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -010                | 0000 -010                       |
| 99h                    | SPBRG  | Baud Rate Generator Register |           |         |       |       |        |        |        | 0000 0000                | 0000 0000                       |

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission. **Note 1:** Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.

#### FIGURE 10-9: SYNCHRONOUS TRANSMISSION



#### FIGURE 10-10: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



### 10.4.2 USART SYNCHRONOUS SLAVE RECEPTION

The operation of the Synchronous Master and Slave modes is identical, except in the case of the SLEEP mode. Bit SREN is a "don't care" in Slave mode.

If receive is enabled by setting bit CREN prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR register will transfer the data to the RCREG register and if enable bit RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

When setting up a Synchronous Slave Reception, follow these steps:

1. Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC.

- 2. If interrupts are desired, set enable bit RCIE.
- 3. If 9-bit reception is desired, set bit RX9.
- 4. To enable reception, set enable bit CREN.
- 5. Flag bit RCIF will be set when reception is complete and an interrupt will be generated, if enable bit RCIE was set.
- 6. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 7. Read the 8-bit received data by reading the RCREG register.
- 8. If any error occurred, clear the error by clearing bit CREN.
- 9. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

| Address                | Name   | Bit 7                        | Bit 6    | Bit 5   | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|------------------------|--------|------------------------------|----------|---------|-------|-------|--------|--------|--------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE                          | PEIE     | TOIE    | INTE  | RBIE  | TOIF   | INTF   | R0IF   | 0000 000x                | 0000 000u                       |
| 0Ch                    | PIR1   | PSPIF <sup>(1)</sup>         | ADIF     | RCIF    | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                       |
| 18h                    | RCSTA  | SPEN                         | RX9      | SREN    | CREN  | ADDEN | FERR   | OERR   | RX9D   | 0000 000x                | 0000 000x                       |
| 1Ah                    | RCREG  | USART R                      | eceive R | egister |       |       |        |        |        | 0000 0000                | 0000 0000                       |
| 8Ch                    | PIE1   | PSPIE <sup>(1)</sup>         | ADIE     | RCIE    | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                       |
| 98h                    | TXSTA  | CSRC                         | TX9      | TXEN    | SYNC  | —     | BRGH   | TRMT   | TX9D   | 0000 -010                | 0000 -010                       |
| 99h                    | SPBRG  | Baud Rate Generator Register |          |         |       |       |        |        |        | 0000 0000                | 0000 0000                       |

# TABLE 10-11: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception. **Note** 1: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices, always maintain these bits clear.

# 12.3 **RESET**

The PIC16F87X differentiates between various kinds of RESET:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during SLEEP
- WDT Reset (during normal operation)
- WDT Wake-up (during SLEEP)
- Brown-out Reset (BOR)

Some registers are not affected in any RESET condition. Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-on Reset (POR), on the MCLR and WDT Reset, on MCLR Reset during SLEEP, and Brown-out Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared differently in different RESET situations as indicated in Table 12-4. These bits are used in software to determine the nature of the RESET. See Table 12-6 for a full description of RESET states of all registers.

A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 12-4.

These devices have a MCLR noise filter in the MCLR Reset path. The filter will detect and ignore small pulses.

It should be noted that a WDT Reset does not drive  $\overline{\text{MCLR}}$  pin low.





# PIC16F87X



# FIGURE 16-3: TYPICAL IDD vs. Fosc OVER VDD (XT MODE)





# Package Marking Information (Cont'd)



#### 44-Lead TQFP



### Example

 $\bigcirc$ 

Example



 $\lambda \lambda$ 

PIC16F877-04/P

0112SAA

MICROCHIP

#### 44-Lead MQFP



# Example



#### 44-Lead PLCC



#### Example



\_\_\_\_\_

# 28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units |      | INCHES* |      | MILLIMETERS |       |       |  |
|--------------------------|-------|------|---------|------|-------------|-------|-------|--|
| Dimension                | MIN   | NOM  | MAX     | MIN  | NOM         | MAX   |       |  |
| Number of Pins           | n     |      | 28      |      |             | 28    |       |  |
| Pitch                    | р     |      | .050    |      |             | 1.27  |       |  |
| Overall Height           | Α     | .093 | .099    | .104 | 2.36        | 2.50  | 2.64  |  |
| Molded Package Thickness | A2    | .088 | .091    | .094 | 2.24        | 2.31  | 2.39  |  |
| Standoff §               | A1    | .004 | .008    | .012 | 0.10        | 0.20  | 0.30  |  |
| Overall Width            | Е     | .394 | .407    | .420 | 10.01       | 10.34 | 10.67 |  |
| Molded Package Width     | E1    | .288 | .295    | .299 | 7.32        | 7.49  | 7.59  |  |
| Overall Length           | D     | .695 | .704    | .712 | 17.65       | 17.87 | 18.08 |  |
| Chamfer Distance         | h     | .010 | .020    | .029 | 0.25        | 0.50  | 0.74  |  |
| Foot Length              | L     | .016 | .033    | .050 | 0.41        | 0.84  | 1.27  |  |
| Foot Angle Top           | ¢     | 0    | 4       | 8    | 0           | 4     | 8     |  |
| Lead Thickness           | С     | .009 | .011    | .013 | 0.23        | 0.28  | 0.33  |  |
| Lead Width               | В     | .014 | .017    | .020 | 0.36        | 0.42  | 0.51  |  |
| Mold Draft Angle Top     | α     | 0    | 12      | 15   | 0           | 12    | 15    |  |
| Mold Draft Angle Bottom  | β     | 0    | 12      | 15   | 0           | 12    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-052

NOTES: