



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 368 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-QFP                                                                    |
| Supplier Device Package    | 44-MQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f877-20-pq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.2 Data Memory Organization

The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits.

| RP1:RP0 | Bank |
|---------|------|
| 00      | 0    |
| 01      | 1    |
| 10      | 2    |
| 11      | 3    |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank may be mirrored in another bank for code reduction and quicker access.

| Note: | EEPROM Data Memory description can be found in Section 4.0 of this data sheet. |  |  |  |
|-------|--------------------------------------------------------------------------------|--|--|--|
| 0.0.4 |                                                                                |  |  |  |

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly, or indirectly through the File Select Register (FSR).

#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 2-1. The Special Function Registers can be classified into two sets: core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in the peripheral features section.

 TABLE 2-1:
 SPECIAL FUNCTION REGISTER SUMMARY

| Address              | Name    | Bit 7                | Bit 6                                                                       | Bit 5         | Bit 4         | Bit 3          | Bit 2             | Bit 1       | Bit 0   | Value on:<br>POR,<br>BOR | Details<br>on<br>page: |
|----------------------|---------|----------------------|-----------------------------------------------------------------------------|---------------|---------------|----------------|-------------------|-------------|---------|--------------------------|------------------------|
| Bank 0               |         |                      |                                                                             |               |               |                |                   |             |         |                          |                        |
| 00h <sup>(3)</sup>   | INDF    | Addressin            | g this locatio                                                              | egister)      | 0000 0000     | 27             |                   |             |         |                          |                        |
| 01h                  | TMR0    | Timer0 Mc            | dule Registe                                                                | ər            |               |                |                   |             |         | xxxx xxxx                | 47                     |
| 02h <sup>(3)</sup>   | PCL     | Program C            | Counter (PC)                                                                | Least Signif  | icant Byte    |                |                   |             |         | 0000 0000                | 26                     |
| 03h <sup>(3)</sup>   | STATUS  | IRP                  | RP1                                                                         | RP0           | TO            | PD             | Z                 | DC          | С       | 0001 1xxx                | 18                     |
| 04h <sup>(3)</sup>   | FSR     | Indirect Da          | ata Memory                                                                  | Address Poir  | nter          |                |                   |             |         | xxxx xxxx                | 27                     |
| 05h                  | PORTA   |                      | _                                                                           | PORTA Da      | ta Latch whe  | n written: POI | RTA pins whe      | n read      |         | 0x 0000                  | 29                     |
| 06h                  | PORTB   | PORTB Da             | ata Latch wh                                                                | en written: F | ORTB pins v   | hen read       |                   |             |         | xxxx xxxx                | 31                     |
| 07h                  | PORTC   | PORTC D              | ata Latch wh                                                                | en written: F | ORTC pins v   | vhen read      |                   |             |         | xxxx xxxx                | 33                     |
| 08h <sup>(4)</sup>   | PORTD   | PORTD D              | ata Latch wh                                                                | en written: F | ORTD pins v   | vhen read      |                   |             |         | XXXX XXXX                | 35                     |
| 09h <sup>(4)</sup>   | PORTE   |                      | _                                                                           |               | _             | _              | RE2               | RE1         | RE0     | xxx                      | 36                     |
| 0Ah <sup>(1,3)</sup> | PCLATH  |                      | _                                                                           |               | Write Buffer  | for the upper  | r 5 bits of the l | Program Cou | unter   | 0 0000                   | 26                     |
| 0Bh <sup>(3)</sup>   | INTCON  | GIE                  | PEIE                                                                        | TOIE          | INTE          | RBIE           | T0IF              | INTF        | RBIF    | 0000 000x                | 20                     |
| 0Ch                  | PIR1    | PSPIF <sup>(3)</sup> | ADIF                                                                        | RCIF          | TXIF          | SSPIF          | CCP1IF            | TMR2IF      | TMR1IF  | 0000 0000                | 22                     |
| 0Dh                  | PIR2    | _                    | (5)                                                                         | —             | EEIF          | BCLIF          | _                 | _           | CCP2IF  | -r-0 00                  | 24                     |
| 0Eh                  | TMR1L   | Holding re           | Holding register for the Least Significant Byte of the 16-bit TMR1 Register |               |               |                |                   |             |         |                          | 52                     |
| 0Fh                  | TMR1H   | Holding re           | gister for the                                                              | Most Signif   | icant Byte of | the 16-bit TM  | R1 Register       |             |         | xxxx xxxx                | 52                     |
| 10h                  | T1CON   |                      | _                                                                           | T1CKPS1       | T1CKPS0       | T1OSCEN        | T1SYNC            | TMR1CS      | TMR10N  | 00 0000                  | 51                     |
| 11h                  | TMR2    | Timer2 Mo            | dule Registe                                                                | ər            |               |                |                   |             |         | 0000 0000                | 55                     |
| 12h                  | T2CON   |                      | TOUTPS3                                                                     | TOUTPS2       | TOUTPS1       | TOUTPS0        | TMR2ON            | T2CKPS1     | T2CKPS0 | -000 0000                | 55                     |
| 13h                  | SSPBUF  | Synchrono            | ous Serial Po                                                               | ort Receive E | Suffer/Transm | it Register    |                   |             |         | xxxx xxxx                | 70, 73                 |
| 14h                  | SSPCON  | WCOL                 | SSPOV                                                                       | SSPEN         | CKP           | SSPM3          | SSPM2             | SSPM1       | SSPM0   | 0000 0000                | 67                     |
| 15h                  | CCPR1L  | Capture/C            | ompare/PW                                                                   | M Register1   | (LSB)         |                |                   |             |         | xxxx xxxx                | 57                     |
| 16h                  | CCPR1H  | Capture/C            | ompare/PWI                                                                  | M Register1   | (MSB)         |                |                   |             |         | xxxx xxxx                | 57                     |
| 17h                  | CCP1CON |                      | —                                                                           | CCP1X         | CCP1Y         | CCP1M3         | CCP1M2            | CCP1M1      | CCP1M0  | 00 0000                  | 58                     |
| 18h                  | RCSTA   | SPEN                 | RX9                                                                         | SREN          | CREN          | ADDEN          | FERR              | OERR        | RX9D    | 0000 000x                | 96                     |
| 19h                  | TXREG   | USART Tr             | ansmit Data                                                                 | Register      |               |                |                   |             |         | 0000 0000                | 99                     |
| 1Ah                  | RCREG   | USART Re             | eceive Data                                                                 | Register      |               |                |                   |             |         | 0000 0000                | 101                    |
| 1Bh                  | CCPR2L  | Capture/C            | ompare/PW                                                                   | M Register2   | (LSB)         |                |                   |             |         | xxxx xxxx                | 57                     |
| 1Ch                  | CCPR2H  | Capture/C            | Capture/Compare/PWM Register2 (MSB)                                         |               |               |                |                   |             |         |                          | 57                     |
| 1Dh                  | CCP2CON | —                    | _                                                                           | CCP2X         | CCP2Y         | CCP2M3         | CCP2M2            | CCP2M1      | CCP2M0  | 00 0000                  | 58                     |
| 1Eh                  | ADRESH  | A/D Resul            | t Register Hi                                                               | gh Byte       |               |                |                   |             |         | xxxx xxxx                | 116                    |
| 1Fh                  | ADCON0  | ADCS1                | ADCS0                                                                       | CHS2          | CHS1          | CHS0           | GO/DONE           | _           | ADON    | 0000 00-0                | 111                    |

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved.

Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter.

2: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.

3: These registers can be addressed from any bank.

4: PORTD, PORTE, TRISD, and TRISE are not physically implemented on PIC16F873/876 devices; read as '0'.

5: PIR2<6> and PIE2<6> are reserved on these devices; always maintain these bits clear.

## 3.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

#### 3.1 PORTA and the TRISA Register

PORTA is a 6-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, the value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other PORTA pins have TTL input levels and full CMOS output drivers.

Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

| Note: | On a Power-on Reset, these pins are con-  |
|-------|-------------------------------------------|
|       | figured as analog inputs and read as '0'. |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

#### EXAMPLE 3-1: INITIALIZING PORTA

| BCF   | SUPATILS | <b>PD</b> 0 |                         |
|-------|----------|-------------|-------------------------|
| BCF   | STATUS,  | RI U<br>RD1 | ,<br>• Banku            |
| DCF   | SIAIOS,  | KE I        | , Baliko                |
| CLRF  | PORTA    |             | ; Initialize PORTA by   |
|       |          |             | ; clearing output       |
|       |          |             | ; data latches          |
| BSF   | STATUS,  | RP0         | ; Select Bank 1         |
| MOVLW | 0x06     |             | ; Configure all pins    |
| MOVWF | ADCON1   |             | ; as digital inputs     |
| MOVLW | 0xCF     |             | ; Value used to         |
|       |          |             | ; initialize data       |
|       |          |             | ; direction             |
| MOVWF | TRISA    |             | ; Set RA<3:0> as inputs |
|       |          |             | ; RA<5:4> as outputs    |
|       |          |             | ; TRISA<7:6>are always  |
|       |          |             | ; read as '0'.          |
|       |          |             |                         |

#### FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS



#### FIGURE 3-2:

#### BLOCK DIAGRAM OF RA4/T0CKI PIN



#### 3.4 **PORTD and TRISD Registers**

PORTD and TRISD are not implemented on the PIC16F873 or PIC16F876.

PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configureable as an input or output.

PORTD can be configured as an 8-bit wide microprocessor port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL.

#### FIGURE 3-7: PORTD BLOCK DIAGRAM (IN I/O PORT MODE)



| Name     | Bit# | Buffer Type           | Function                                           |
|----------|------|-----------------------|----------------------------------------------------|
| RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0. |
| RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1. |
| RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2. |
| RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3. |
| RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4. |
| RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5. |
| RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6. |
| RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7. |

#### TABLE 3-7: PORTD FUNCTIONS

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.

#### TABLE 3-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD

| Address | Name  | Bit 7 | Bit 6                         | Bit 5 | Bit 4   | Bit 3 | Bit 2 | Bit 1      | Bit 0      | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|---------|-------|-------|-------------------------------|-------|---------|-------|-------|------------|------------|--------------------------|---------------------------------|
| 08h     | PORTD | RD7   | RD6                           | RD5   | RD4     | RD3   | RD2   | RD1        | RD0        | xxxx xxxx                | uuuu uuuu                       |
| 88h     | TRISD | PORT  | PORTD Data Direction Register |       |         |       |       |            | 1111 1111  | 1111 1111                |                                 |
| 89h     | TRISE | IBF   | OBF                           | IBOV  | PSPMODE |       | PORTE | Data Direo | ction Bits | 0000 -111                | 0000 -111                       |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTD.

## 6.0 TIMER1 MODULE

The Timer1 module is a 16-bit timer/counter consisting of two 8-bit registers (TMR1H and TMR1L), which are readable and writable. The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow, which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>).

Timer1 can operate in one of two modes:

- As a timer
- As a counter

The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>).

In Timer mode, Timer1 increments every instruction cycle. In Counter mode, it increments on every rising edge of the external clock input.

Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>).

Timer1 also has an internal "RESET input". This RESET can be generated by either of the two CCP modules (Section 8.0). Register 6-1 shows the Timer1 control register.

When the Timer1 oscillator is enabled (T1OSCEN is set), the RC1/T1OSI/CCP2 and RC0/T1OSO/T1CKI pins become inputs. That is, the TRISC<1:0> value is ignored, and these pins read as '0'.

Additional information on timer modules is available in the PIC<sup>®</sup> MCU Mid-Range Family Reference Manual (DS33023).

| U-0                        | U-0                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W-0                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            | —                                                                                                                                                                                                                                                                                                                                                                                                                     | T1CKPS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T1CKPS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T1OSCEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T1SYNC                                                                                                                                                                                                                                                                                                                                                            | TMR1CS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TMR10N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| bit 7                      |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Unimplem                   | ented: Rea                                                                                                                                                                                                                                                                                                                                                                                                            | id as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| T1CKPS1:                   | T1CKPS0:                                                                                                                                                                                                                                                                                                                                                                                                              | Timer1 Inpu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | t Clock Pres                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | scale Select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11 = 1:8 Pi                | rescale valu                                                                                                                                                                                                                                                                                                                                                                                                          | ie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10 = 1:4 Pi                | rescale valu                                                                                                                                                                                                                                                                                                                                                                                                          | le                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 01 = 1:2 PI<br>00 = 1:1 PI | rescale valu<br>rescale valu                                                                                                                                                                                                                                                                                                                                                                                          | ie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| T1OSCEN                    | : Timer1 Os                                                                                                                                                                                                                                                                                                                                                                                                           | cillator Enal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ole Control b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Oscillat               | tor is enable                                                                                                                                                                                                                                                                                                                                                                                                         | ed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0 = Oscillat               | tor is shut-c                                                                                                                                                                                                                                                                                                                                                                                                         | off (the oscill                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ator inverter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | is turned off to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | eliminate p                                                                                                                                                                                                                                                                                                                                                       | ower drain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| T1SYNC: 7                  | Timer1 Exte                                                                                                                                                                                                                                                                                                                                                                                                           | rnal Clock Ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | nput Synchr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | onization Contro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ol bit                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| When TMR                   | R1CS = 1:                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Do not                 | synchroniz                                                                                                                                                                                                                                                                                                                                                                                                            | e external cl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | lock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0 = Synchr                 | onize exter                                                                                                                                                                                                                                                                                                                                                                                                           | nal clock inp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | but                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| This bit is i              | <u>R1CS = 0</u> :<br>gnored. Tin                                                                                                                                                                                                                                                                                                                                                                                      | ner1 uses the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | e internal clo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ock when TMR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ICS = 0.                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TMR1CS:                    | Timer1 Cloo                                                                                                                                                                                                                                                                                                                                                                                                           | k Source Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | elect bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Externa                | al clock fror                                                                                                                                                                                                                                                                                                                                                                                                         | n pin RC0/T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10S0/T1Ck                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (I (on the rising                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | edge)                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0 = Interna                |                                                                                                                                                                                                                                                                                                                                                                                                                       | SC/4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TMR1ON:                    | Timer1 On                                                                                                                                                                                                                                                                                                                                                                                                             | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1 = Enable                 | s Timer1                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0 = Stops                  | Imeri                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Legend:                    |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R = Reada                  | ble bit                                                                                                                                                                                                                                                                                                                                                                                                               | W = V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Vritable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | U = Unimple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | emented bi                                                                                                                                                                                                                                                                                                                                                        | it. read as '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| - n = Value                | at POR                                                                                                                                                                                                                                                                                                                                                                                                                | '1' = E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit is set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | '0' = Bit is c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | leared                                                                                                                                                                                                                                                                                                                                                            | x = Bit is ur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | nknown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                            | U-0<br>bit 7<br>Unimplem<br>T1CKPS1:<br>11 = 1:8 P<br>10 = 1:4 P<br>01 = 1:2 P<br>00 = 1:1 P<br>T1OSCEN<br>1 = Oscilla<br>0 = Oscilla<br>0 = Oscilla<br>T1SYNC: -<br>When TMF<br>1 = Do not<br>0 = Synchr<br>When TMF<br>1 = Do not<br>0 = Synchr<br>When TMF<br>1 = Externa<br>0 = Interna<br>TMR1CS: -<br>1 = Externa<br>0 = Interna<br>TMR1ON:<br>1 = Enable<br>0 = Stops -<br>Legend:<br>R = Reada<br>- n = Value | U-0 U-0<br>U-0 U-0<br>bit 7<br>Unimplemented: Rea<br>T1CKPS1:T1CKPS0:<br>11 = 1:8 Prescale valu<br>10 = 1:4 Prescale valu<br>01 = 1:2 Prescale valu<br>00 = 1:1 Prescale valu<br>T1OSCEN: Timer1 Os<br>1 = Oscillator is enable<br>0 = Oscillator is enable<br>0 = Oscillator is shut-o<br>T1SYNC: Timer1 Cos<br>1 = Do not synchronize<br>0 = Synchronize exter<br>When TMR1CS = 0:<br>This bit is ignored. Tim<br>TMR1CS: Timer1 Cloc<br>1 = External clock from<br>0 = Internal clock from<br>0 = Internal clock from<br>1 = Enables Timer1<br>0 = Stops Timer1<br>Legend:<br>R = Readable bit<br>- n = Value at POR | U-0       U-0       R/W-0         —       —       T1CKPS1         bit 7       Unimplemented: Read as '0'         T1CKPS1:T1CKPS0: Timer1 Input         11 = 1:8 Prescale value         10 = 1:4 Prescale value         01 = 1:2 Prescale value         00 = 1:1 Prescale value         T1OSCEN: Timer1 Oscillator Enal         1 = Oscillator is enabled         0 = Oscillator is shut-off (the oscill         T1SYNC: Timer1 External Clock In         When TMR1CS = 1:         1 = Do not synchronize external clock in         When TMR1CS = 0:         This bit is ignored. Timer1 uses th         TMR1CS: Timer1 Clock Source Si         1 = External clock from pin RC0/T         0 = Internal clock (FOSC/4)         TMR1ON: Timer1 On bit         1 = Enables Timer1         0 = Stops Timer1         Legend:         R = Readable bit       W = W         - n = Value at POR       '1' = E | U-0       U-0       R/W-0       R/W-0         —       —       T1CKPS1       T1CKPS0         bit 7       Unimplemented: Read as '0'       T1CKPS1:T1CKPS0: Timer1 Input Clock Press         11 = 1:8 Prescale value       10 = 1:4 Prescale value       10 = 1:2 Prescale value         00 = 1:1 Prescale value       01 = 1:2 Prescale value       11 = 0 scillator is enabled         0 = Oscillator is enabled       0 = Oscillator is shut-off (the oscillator inverter         T1SYNC: Timer1 External Clock Input Synchrom       When TMR1CS = 1:         1 = Do not synchronize external clock input       0 = Synchronize external clock input         0 = Synchronize external clock input       0 = Synchronize external clock input         When TMR1CS = 0:       This bit is ignored. Timer1 uses the internal clock         TMR1CS: Timer1 Clock Source Select bit       1 = External clock (Fosc/4)         TMR1ON: Timer1 On bit       1 = Enables Timer1         0 = Stops Timer1       0 = Stops Timer1         0 = Stops Timer1       0 = Stops Timer1 | U-0U-0R/W-0R/W-0R/W-0T1CKPS1T1CKPS0T1OSCENbit 7Unimplemented: Read as '0'T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits11 = 1:8 Prescale value10 = 1:4 Prescale value10 = 1:2 Prescale value00 = 1:1 Prescale value00 = 1:1 Prescale value10 = 1:2 Prescale value00 = 1:1 Prescale value00 = 1:1 Prescale value10 = 0.000000000000000000000000000000000 | U-0       U-0       R/W-0       R/W-0       R/W-0       R/W-0         —       —       T1CKPS1       T1CKPS0       T1OSCEN       T1SYNC         bit 7         Unimplemented: Read as '0'         T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits         11 = 1:8 Prescale value       0       1:4 Prescale value       0         00 = 1:4 Prescale value       0       1:1 Prescale value       0         00 = 1:1 Prescale value       0       1:1 Prescale value       0         01 = 1:2 Prescale value       0       0       0       1:1 Prescale value         0 = 1:1 Prescale value         0 = 0:Scillator is enabled         0 = 0:Scillator is shut-off (the oscillator inverter is turned off to eliminate provement is superior or is shut-off (the oscillator inverter is turned off to eliminate provement is is is provement.         TISYNC: Timer1 External clock Input Synchronization Control bit         When TMR1CS = 1:         1 = Do not synchronize external clock input         0 = Synchronize external clock input         0 = Synchronize external clock input         0 = Internal clock from pin RC0/T10S0/T1CKI (on the rising edge)         0 = Internal clock (Fosc/4) | U-0       U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         -       -       T1CKPS1       T1CKPS0       T1OSCEN       T1SYNC       TMR1CS         bit 7         Unimplemented: Read as '0'         T1CKPS0: Timer1 Input Clock Prescale Select bits         11 = 1:8 Prescale value       0       1:4 Prescale value       1       1:2 Prescale value         00 = 1:4 Prescale value       0       = 1:2 Prescale value       0       1:1 Prescale value         00 = 1:1 Prescale value       0       = 0scillator is enabled       0       oscillator is enabled         0 = Oscillator is shut-off (the oscillator inverter is turned off to eliminate power drain       TTSYNC: Timer1 External Clock Input Synchronization Control bit         When TMR1CS = 1:       1       = Do not synchronize external clock input       0       = Synchronize external clock input         0 = Synchronize external clock input       When TMR1CS = 0:       This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0.         TMR1OS: Timer1 On bit       = External clock from pin RC0/T1OSO/T1CKI (on the rising edge)       0         0 = Internal clock (FOSC/4)       TMR1ON: Timer1 On bit       = Enables Timer1         0 = Stops Timer1       0       Stops Timer1       U = Unimplemented bit, read as 'u' - n = Value |

#### REGISTER 6-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)

#### 6.1 Timer1 Operation in Timer Mode

Timer mode is selected by clearing the TMR1CS (T1CON<1>) bit. In this mode, the input clock to the timer is FOSC/4. The synchronize control bit T1SYNC (T1CON<2>) has no effect, since the internal clock is always in sync.

#### 6.2 Timer1 Counter Operation

Timer1 may operate in either a Synchronous, or an Asynchronous mode, depending on the setting of the TMR1CS bit.

When Timer1 is being incremented via an external source, increments occur on a rising edge. After Timer1 is enabled in Counter mode, the module must first have a falling edge before the counter begins to increment.

# FIGURE 6-1: TIMER1 INCREMENTING EDGE

#### 6.3 Timer1 Operation in Synchronized Counter Mode

Counter mode is selected by setting bit TMR1CS. In this mode, the timer increments on every rising edge of clock input on pin RC1/T1OSI/CCP2, when bit T1OSCEN is set, or on pin RC0/T1OSO/T1CKI, when bit T1OSCEN is cleared.

If  $\overline{\text{T1SYNC}}$  is cleared, then the external clock input is synchronized with internal phase clocks. The synchronization is done after the prescaler stage. The prescaler stage is an asynchronous ripple-counter.

In this configuration, during SLEEP mode, Timer1 will not increment even if the external clock is present, since the synchronization circuit is shut-off. The prescaler, however, will continue to increment.



#### FIGURE 6-2: TIMER1 BLOCK DIAGRAM

#### 8.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is:

- Driven high
- Driven low
- Remains unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

#### FIGURE 8-2: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 8.2.1 CCP PIN CONFIGURATION

The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit.

Note: Clearing the CCP1CON register will force the RC2/CCP1 compare output latch to the default low level. This is not the PORTC I/O data latch.

#### 8.2.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode, or Synchronized Counter mode, if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 8.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen, the CCP1 pin is not affected. The CCPIF bit is set, causing a CCP interrupt (if enabled).

#### 8.2.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated, which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The special event trigger output of CCP2 resets the TMR1 register pair and starts an A/D conversion (if the A/D module is enabled).

Note: The special event trigger from the CCP1and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>).

#### 8.3 PWM Mode (PWM)

In Pulse Width Modulation mode, the CCPx pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

| Note: | Clearing the CCP1CON register will force  |
|-------|-------------------------------------------|
|       | the CCP1 PWM output latch to the default  |
|       | low level. This is not the PORTC I/O data |
|       | latch.                                    |

Figure 8-3 shows a simplified block diagram of the CCP module in PWM mode.

For a step-by-step procedure on how to set up the CCP module for PWM operation, see Section 8.3.3.

#### FIGURE 8-3: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 8-4) has a time-base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).





#### 8.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula:

 $PWM period = [(PR2) + 1] \bullet 4 \bullet TOSC \bullet$ (TMR2 prescale value)

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

Note: The Timer2 postscaler (see Section 7.1) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

#### 8.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time:

PWM duty cycle =(CCPR1L:CCP1CON<5:4>) • Tosc • (TMR2 prescale value)

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitch-free PWM operation.

When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock, or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.

The maximum PWM resolution (bits) for a given PWM frequency is given by the formula:

Resolution = 
$$\frac{\log(\frac{FOSC}{FPWM})}{\log(2)}$$
 bits

Note: If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared.

#### 9.1.1 MASTER MODE

The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2, Figure 9-5) is to broad-cast data by the software protocol.

In Master mode, the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI module is only going to receive, the SDO output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor".

The clock polarity is selected by appropriately programming bit CKP (SSPCON<4>). This then, would give waveforms for SPI communication as shown in Figure 9-6, Figure 9-8 and Figure 9-9, where the MSb is transmitted first. In Master mode, the SPI clock rate (bit rate) is user programmable to be one of the following:

- Fosc/4 (or Tcy)
- Fosc/16 (or 4 Tcy)
- Fosc/64 (or 16 Tcy)
- Timer2 output/2

This allows a maximum bit clock frequency (at 20 MHz) of 5.0 MHz.

Figure 9-6 shows the waveforms for Master mode. When CKE = 1, the SDO data is valid before there is a clock edge on SCK. The change of the input sample is shown based on the state of the SMP bit. The time when the SSPBUF is loaded with the received data is shown.



#### FIGURE 9-2: SPI MODE TIMING, MASTER MODE

| Status Bi<br>Transfer i | atus Bits as Data<br>Insfer is Received SSPSR → SSPBUF |       | Generate ACK<br>Pulse | Set bit SSPIF<br>(SSP Interrupt occurs |  |  |
|-------------------------|--------------------------------------------------------|-------|-----------------------|----------------------------------------|--|--|
| BF                      | SSPOV                                                  | SSPOV |                       | if enabled)                            |  |  |
| 0                       | 0                                                      | Yes   | Yes                   | Yes                                    |  |  |
| 1                       | 0                                                      | No    | No                    | Yes                                    |  |  |
| 1                       | 1                                                      | No    | No                    | Yes                                    |  |  |
| 0                       | 1                                                      | Yes   | No                    | Yes                                    |  |  |

TABLE 9-2: DATA TRANSFER RECEIVED BYTE ACTIONS

Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

#### 9.2.1.3 Slave Transmission

When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit, and the SCL pin is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, the SCL pin should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 9-7). An SSP interrupt is generated for each data transfer byte. The SSPIF flag bit must be cleared in software and the SSPSTAT register is used to determine the status of the byte transfer. The SSPIF flag bit is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the master receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line is high (not  $\overline{ACK}$ ), then the data transfer is complete. When the not  $\overline{ACK}$  is latched by the slave, the slave logic is reset and the slave then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then the SCL pin should be enabled by setting the CKP bit.



#### 9.2.11 I<sup>2</sup>C MASTER MODE TRANSMISSION

Transmission of a data byte, a 7-bit address, or either half of a 10-bit address, is accomplished by simply writing a value to SSPBUF register. This action will set the Buffer Full flag (BF) and allow the baud rate generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted (see data hold time spec). SCL is held low for one baud rate generator rollover count (TBRG). Data should be valid before SCL is released high (see data setup time spec). When the SCL pin is released high, it is held that way for TBRG. The data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA allowing the slave device being addressed to respond with an ACK bit during the ninth bit time, if an address match occurs or if data was received properly. The status of ACK is read into the ACKDT on the falling edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit (ACKSTAT) is cleared. If not, the bit is set. After the ninth clock, the SSPIF is set and the master clock (baud rate generator) is suspended until the next data byte is loaded into the SSPBUF, leaving SCL low and SDA unchanged (Figure 9-14).

After the write to the SSPBUF, each bit of address will be shifted out on the falling edge of SCL, until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will de-assert the SDA pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDA pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT status bit (SSPCON2<6>). Following the falling edge of the ninth clock transmission of the address, the SSPIF is set, the BF flag is cleared, and the baud rate generator is turned off until another write to the SSPBUF takes place, holding SCL low and allowing SDA to float.

#### 9.2.11.1 BF Status Flag

In Transmit mode, the BF bit (SSPSTAT<0>) is set when the CPU writes to SSPBUF and is cleared when all 8 bits are shifted out.

#### 9.2.11.2 WCOL Status Flag

If the user writes the SSPBUF when a transmit is already in progress (i.e., SSPSR is still shifting out a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

WCOL must be cleared in software.

#### 9.2.11.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit (SSPCON2<6>) is cleared when the slave has sent an Acknowledge  $(\overline{ACK} = 0)$ , and is set when the slave does not Acknowledge ( $\overline{ACK} = 1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

#### 11.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires a minimum 12TAD per 10-bit conversion. The source of the A/D conversion clock is software selected. The four possible options for TAD are:

- 2Tosc
- 8Tosc
- 32Tosc
- Internal A/D module RC oscillator (2-6 μs)

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6  $\mu s.$ 

Table 11-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

#### TABLE 11-1: TAD VS. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C))

| AD Clock                | Maximum Device Frequency |          |
|-------------------------|--------------------------|----------|
| Operation               | ADCS1:ADCS0              | Max.     |
| 2Tosc                   | 00                       | 1.25 MHz |
| 8Tosc                   | 01                       | 5 MHz    |
| 32Tosc                  | 10                       | 20 MHz   |
| RC <sup>(1, 2, 3)</sup> | 11                       | (Note 1) |

Note 1: The RC source has a typical TAD time of 4  $\mu$ s, but can vary between 2-6  $\mu$ s.

2: When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only recommended for SLEEP operation.

3: For extended voltage devices (LC), please refer to the Electrical Characteristics (Sections 15.1 and 15.2).

### 11.3 Configuring Analog Port Pins

The ADCON1 and TRIS registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits.

| Note | 1: | When reading the port register, any pin      |
|------|----|----------------------------------------------|
|      |    | configured as an analog input channel will   |
|      |    | read as cleared (a low level). Pins config-  |
|      |    | ured as digital inputs will convert an ana-  |
|      |    | log input. Analog levels on a digitally      |
|      |    | configured input will not affect the conver- |
|      |    | sion accuracy.                               |

2: Analog levels on any pin that is defined as a digital input (including the AN7:AN0 pins), may cause the input buffer to consume current that is out of the device specifications.

# REGISTER 12-1: CONFIGURATION WORD (ADDRESS 2007h)<sup>(1)</sup>

| CP1                 | CP0 | DEBUG                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                 | WRT                                | CPD                             | IVP                           | BODEN                                 | CP1                   | CP0                   | PWRTF             | WDTF | F0SC1 | F0SC0 |
|---------------------|-----|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------|-------------------------------|---------------------------------------|-----------------------|-----------------------|-------------------|------|-------|-------|
| 5.40                | 010 | DEBOO                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                    | 0.0                             | 211                           | DODEN                                 | 01 1                  | 01.0                  |                   |      |       |       |
| bit 13-1<br>bit 5-4 | 2,  | <b>CP1:CP0:</b><br>11 = Code<br>10 = 1F00<br>01 = 0F00<br>01 = 1000<br>00 = 0000<br>00 = 0000 | bit0<br>CP1:CP0: FLASH Program Memory Code Protection bits <sup>(2)</sup><br>11 = Code protection off<br>10 = 1F00h to 1FFFh code protected (PIC16F877, 876)<br>10 = 0F00h to 0FFFh code protected (PIC16F874, 873)<br>01 = 1000h to 1FFFh code protected (PIC16F877, 876)<br>01 = 0800h to 0FFFh code protected (PIC16F877, 876)<br>00 = 0000h to 1FFFh code protected (PIC16F877, 876)<br>00 = 0000h to 0FFFh code protected (PIC16F874, 873) |                                    |                                 |                               |                                       |                       |                       |                   |      |       |       |
| bit 11              |     | <b>DEBUG:</b> I<br>1 = In-Circ<br>0 = In-Circ                                                 | In-Circui<br>cuit Debi<br>cuit Debi                                                                                                                                                                                                                                                                                                                                                                                                             | t Debugg<br>ugger dis<br>ugger ena | er Mode<br>abled, R<br>abled, R | B6 and<br>B6 and              | RB7 are ge<br>RB7 are de              | neral pu<br>dicated t | rpose I/0<br>o the de | D pins<br>bugger. |      |       |       |
| bit 10              |     | Unimplen                                                                                      | nented:                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read as                            | '1'                             |                               |                                       |                       |                       |                   |      |       |       |
| bit 9               |     | <b>WRT:</b> FLA<br>1 = Unpro<br>0 = Unpro                                                     | ASH Prog<br>tected p<br>tected p                                                                                                                                                                                                                                                                                                                                                                                                                | gram Mei<br>rogram n<br>rogram n   | mory Wr<br>nemory r<br>nemory r | ite Enat<br>nay be<br>nay not | ble<br>written to by<br>be written to | EECON                 | I control<br>CON cor  | ntrol             |      |       |       |
| bit 8               |     | <b>CPD:</b> Data<br>1 = Code<br>0 = Data B                                                    | a EE Me<br>protectic<br>EEPRON                                                                                                                                                                                                                                                                                                                                                                                                                  | mory Co<br>on off<br>// memory     | de Prote<br>y code p            | ction<br>rotected             | ł                                     |                       |                       |                   |      |       |       |
| bit 7               |     | LVP: Low<br>1 = RB3/F<br>0 = RB3 is                                                           | <b>LVP</b> : Low Voltage In-Circuit Serial Programming Enable bit<br>1 = RB3/PGM pin has PGM function, low voltage programming enabled<br>0 = RB3 is digital I/O, HV on MCLR must be used for programming                                                                                                                                                                                                                                       |                                    |                                 |                               |                                       |                       |                       |                   |      |       |       |
| bit 6               |     | <b>BODEN</b> : <b>B</b><br>1 = BOR <b>e</b><br>0 = BOR <b>e</b>                               | BODEN: Brown-out Reset Enable bit <sup>(3)</sup><br>1 = BOR enabled<br>0 = BOR disabled                                                                                                                                                                                                                                                                                                                                                         |                                    |                                 |                               |                                       |                       |                       |                   |      |       |       |
| bit 3               |     | <b>PWRTE</b> : <b>F</b><br>1 = PWRT<br>0 = PWRT                                               | PWRTE: Power-up Timer Enable bit <sup>(3)</sup><br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                                                        |                                    |                                 |                               |                                       |                       |                       |                   |      |       |       |
| bit 2               |     | <b>WDTE</b> : W<br>1 = WDT<br>0 = WDT                                                         | WDTE: Watchdog Timer Enable bit<br>1 = WDT enabled<br>0 = WDT disabled                                                                                                                                                                                                                                                                                                                                                                          |                                    |                                 |                               |                                       |                       |                       |                   |      |       |       |
| bit 1-0             |     | FOSC1:F(<br>11 = RC c<br>10 = HS c<br>01 = XT o<br>00 = LP o                                  | OSCO: C<br>oscillator<br>oscillator<br>scillator<br>scillator                                                                                                                                                                                                                                                                                                                                                                                   | Dscillator                         | Selectio                        | n bits                        |                                       |                       |                       |                   |      |       |       |

- **Note 1:** The erased (unprogrammed) value of the configuration word is 3FFFh.
  - 2: All of the CP1:CP0 pairs have to be given the same value to enable the code protection scheme listed.
  - **3:** Enabling Brown-out Reset automatically enables Power-up Timer (PWRT), regardless of the value of bit PWRTE. Ensure the Power-up Timer is enabled any time Brown-out Reset is enabled.

# PIC16F87X



#### FIGURE 12-7: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



#### FIGURE 12-8: SLOW RISE TIME (MCLR TIED TO VDD)



## 14.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB<sup>®</sup> IDE Software
- Assemblers/Compilers/Linkers
  - MPASM<sup>™</sup> Assembler
  - MPLAB C17 and MPLAB C18 C Compilers
  - MPLINK™ Object Linker/
  - MPLIB<sup>™</sup> Object Librarian
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
- ICEPIC<sup>™</sup> In-Circuit Emulator
- In-Circuit Debugger
  - MPLAB ICD for PIC16F87X
- Device Programmers
  - PRO MATE<sup>®</sup> II Universal Device Programmer
- PICSTART<sup>®</sup> Plus Entry-Level Development Programmer
- Low Cost Demonstration Boards
  - PICDEM<sup>™</sup>1 Demonstration Board
  - PICDEM 2 Demonstration Board
  - PICDEM 3 Demonstration Board
  - PICDEM 17 Demonstration Board
  - KEELOQ<sup>®</sup> Demonstration Board

#### 14.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup>-based application that contains:

- An interface to debugging tools
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
  - in-circuit debugger (sold separately)
- A full-featured editor
- · A project manager
- Customizable toolbar and key mapping
- A status bar
- On-line help

The MPLAB IDE allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
  - machine code

The ability to use MPLAB IDE with multiple debugging tools allows users to easily switch from the cost-effective simulator to a full-featured emulator with minimal retraining.

#### 14.2 MPASM Assembler

The MPASM assembler is a full-featured universal macro assembler for all  $\text{PIC}^{\textcircled{R}}$  MCUs.

The MPASM assembler has a command line interface and a Windows shell. It can be used as a stand-alone application on a Windows 3.x or greater system, or it can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file that contains source lines and generated machine code, and a COD file for debugging.

The MPASM assembler features include:

- Integration into MPLAB IDE projects.
- User-defined macros to streamline assembly code.
- Conditional assembly for multi-purpose source files.
- Directives that allow complete control over the assembly process.

#### 14.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI 'C' compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

# PIC16F87X





#### FIGURE 15-2: PIC16LF87X-04 VOLTAGE-FREQUENCY GRAPH (COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES ONLY)







#### FIGURE 15-4: PIC16F87X-10 VOLTAGE-FREQUENCY GRAPH (EXTENDED TEMPERATURE RANGE ONLY)





| TABLE 15-2: | <b>CLKOUT AND I/O TIMING REQUIREMENTS</b> |
|-------------|-------------------------------------------|
|-------------|-------------------------------------------|

| Param<br>No. | Symbol       | Charac                                | teristic            | Min | Тур† | Мах         | Units    | Conditions |
|--------------|--------------|---------------------------------------|---------------------|-----|------|-------------|----------|------------|
| 10*          | TosH2ckL     | OSC1↑ to CLKOUT↓                      |                     | —   | 75   | 200         | ns       | (Note 1)   |
| 11*          | TosH2ck<br>H | OSC1↑ to CLKOUT↑                      |                     | —   | 75   | 200         | ns       | (Note 1)   |
| 12*          | TckR         | CLKOUT rise time                      |                     | —   | 35   | 100         | ns       | (Note 1)   |
| 13*          | TckF         | CLKOUT fall time                      |                     | —   | 35   | 100         | ns       | (Note 1)   |
| 14*          | TckL2ioV     | CLKOUT ↓ to Port out vali             | id                  | —   | _    | 0.5TCY + 20 | ns       | (Note 1)   |
| 15*          | TioV2ckH     | Port in valid before CLKO             | Tosc + 200          |     | —    | ns          | (Note 1) |            |
| 16*          | TckH2iol     | Port in hold after CLKOUT             | 0                   | _   | —    | ns          | (Note 1) |            |
| 17*          | TosH2ioV     | OSC1↑ (Q1 cycle) to<br>Port out valid | —                   | 100 | 255  | ns          |          |            |
| 18*          | TosH2iol     | OSC1↑ (Q2 cycle) to Standard (F)      |                     | 100 | _    | —           | ns       |            |
|              |              | Port input invalid (I/O in hold time) | Extended (LF)       | 200 | —    | —           | ns       |            |
| 19*          | TioV2osH     | Port input valid to OSC1 <sup>↑</sup> | (I/O in setup time) | 0   | _    | —           | ns       |            |
| 20*          | TioR         | Port output rise time                 | Standard (F)        | —   | 10   | 40          | ns       |            |
|              |              |                                       | Extended (LF)       | —   | _    | 145         | ns       |            |
| 21*          | TioF         | Port output fall time Standard (F)    |                     | —   | 10   | 40          | ns       |            |
|              |              |                                       | Extended (LF)       |     |      | 145         | ns       |            |
| 22††*        | Tinp         | INT pin high or low time              | ·                   | Тсү |      | —           | ns       |            |
| 23††*        | Trbp         | RB7:RB4 change INT high               | n or low time       | Тсү | _    | —           | ns       |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

t These parameters are asynchronous events not related to any internal clock edges.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.

#### 40-Lead Plastic Dual In-line (P) - 600 mil (PDIP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            |     | INCHES" |       | MILLIMETERS |       |       |       |
|----------------------------|-----|---------|-------|-------------|-------|-------|-------|
| Dimension                  | MIN | NOM     | MAX   | MIN         | NOM   | MAX   |       |
| Number of Pins             | n   |         | 40    |             |       | 40    |       |
| Pitch                      | р   |         | .100  |             |       | 2.54  |       |
| Top to Seating Plane       | А   | .160    | .175  | .190        | 4.06  | 4.45  | 4.83  |
| Molded Package Thickness   | A2  | .140    | .150  | .160        | 3.56  | 3.81  | 4.06  |
| Base to Seating Plane      | A1  | .015    |       |             | 0.38  |       |       |
| Shoulder to Shoulder Width | Е   | .595    | .600  | .625        | 15.11 | 15.24 | 15.88 |
| Molded Package Width       | E1  | .530    | .545  | .560        | 13.46 | 13.84 | 14.22 |
| Overall Length             | D   | 2.045   | 2.058 | 2.065       | 51.94 | 52.26 | 52.45 |
| Tip to Seating Plane       | L   | .120    | .130  | .135        | 3.05  | 3.30  | 3.43  |
| Lead Thickness             | С   | .008    | .012  | .015        | 0.20  | 0.29  | 0.38  |
| Upper Lead Width           | B1  | .030    | .050  | .070        | 0.76  | 1.27  | 1.78  |
| Lower Lead Width           | В   | .014    | .018  | .022        | 0.36  | 0.46  | 0.56  |
| Overall Row Spacing §      | eB  | .620    | .650  | .680        | 15.75 | 16.51 | 17.27 |
| Mold Draft Angle Top       | α   | 5       | 10    | 15          | 5     | 10    | 15    |
| Mold Draft Angle Bottom    | 5   | 10      | 15    | 5           | 10    | 15    |       |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-011

Drawing No. C04-016

# PIC16F87X

| Bus Collision During a Repeated                     |        |
|-----------------------------------------------------|--------|
| START Condition (Case 1)                            | 2      |
| Bus Collision During a Repeated                     |        |
| START Condition (Case2)92                           | 2      |
| Bus Collision During a START                        |        |
| Condition (SCL = 0)                                 | 1      |
| Bus Collision During a STOP Condition               | 3      |
| Bus Collision for Transmit and Acknowledge          | 9      |
| Cl KOUT and I/O                                     | с<br>С |
| I <sup>2</sup> C Bus Data 171                       | 5<br>1 |
| $I^2$ C Bus START/STOP hits 17                      | n<br>n |
| I <sup>2</sup> C Master Mode First START Bit Timing | 0      |
| I <sup>2</sup> C Master Mode Reception Timing       | 5      |
| I <sup>2</sup> C Master Mode Transmission Timing83  | 3      |
| Master Mode Transmit Clock Arbitration88            | В      |
| Power-up Timer164                                   | 4      |
| Repeat START Condition81                            | 1      |
| RESET                                               | 4      |
| SPI Master Mode70                                   | C      |
| SPI Slave Mode (CKE = 1)71                          | 1      |
| SPI Slave Mode Timing (CKE = 0)                     | 1      |
| Start-up Timer                                      | 4      |
| Time out Sequence on Power up                       | /<br>0 |
|                                                     | 5      |
| Timer1                                              | 5      |
| USART Asynchronous Master Transmission              | 0      |
| USART Asynchronous Reception                        | 2      |
| USART Synchronous Receive                           | 3      |
| USART Synchronous Reception 108                     | З      |
| USART Synchronous Transmission                      | 3      |
| USART, Asynchronous Reception104                    | 4      |
| Wake-up from SLEEP via Interrupt                    | 3      |
| Watchdog Timer164                                   | 4      |
| TMR0                                                | 7      |
| TMRU REGISTER                                       | ⊃<br>₄ |
|                                                     | 1<br>7 |
| TMR1H Register 17                                   | י<br>5 |
| TMR1I 17                                            | 7      |
| TMR1L Register                                      | 5      |
| TMR1ON bit                                          | 1      |
| TMR2                                                | 7      |
| TMR2 Register                                       | 5      |
| TMR2ON bit55                                        | 5      |
| TOUTPS0 bit55                                       | 5      |
| TOUTPS1 bit                                         | 5      |
| TOUTPS2 bit                                         | 5      |
| TOUTPS3 bit                                         | 5      |
| I KIJA KEGISTER                                     | c<br>C |
| TRISC Register                                      | с<br>С |
| TRISD Register 40                                   | 5      |
| TRISE Register 16 36 37                             | 7      |
| IBF Bit                                             | 7      |
| IBOV Bit                                            | 7      |
| OBF Bit                                             | 7      |
|                                                     |        |
| PSPMODE Bit                                         | 8      |
| TXREG                                               | B<br>7 |

| TXSTA Register |  |
|----------------|--|
| BRGH Bit       |  |
| CSRC Bit       |  |
| SYNC Bit       |  |
| TRMT Bit       |  |
| TX9 Bit        |  |
| TX9D Bit       |  |
| TXEN Bit       |  |
|                |  |

# U

| UA                                          | . 66       |
|---------------------------------------------|------------|
| Universal Synchronous Asynchronous Receiver |            |
| Transmitter. See USART                      |            |
| Update Address, UA                          | . 66       |
| USART                                       | . 95       |
| Address Detect Enable (ADDEN Bit)           | . 96       |
| Asynchronous Mode                           | . 99       |
| Asynchronous Receive                        | 101        |
| Associated Registers                        | 102        |
| Block Diagram                               | 101        |
| Asynchronous Receive (9-bit Mode)           | 103        |
| Associated Registers                        | 104        |
| Block Diagram                               | 103        |
| Timing Diagram                              | 104        |
| Asynchronous Receive with Address Detect    |            |
| SeeAsynchronous Receive (9-bit Mode)        |            |
| Asynchronous Recention                      | 102        |
|                                             | 02         |
| Baud Pate Cenerator (BPC)                   | . 33       |
| Boud Pato Formula                           | . 37       |
| Baud Rates Asymphronous Mode (PRCH_0)       | . 91<br>00 |
| High Poud Poto Soloot (PRCH Bit)            | . 90       |
| Someling                                    | . 90       |
| Cleak Source Select (CSBC Bit)              | . 91<br>0F |
|                                             | . 95       |
|                                             | . 90       |
| Framing Error (FERR Bit)                    | . 96       |
|                                             | . 95       |
|                                             | . 96       |
|                                             | 7,9        |
|                                             | 7,9        |
|                                             | . 96       |
| Receive Data, 9th bit (RX9D Bit)            | . 96       |
| Receive Enable, 9-bit (RX9 Bit)             | . 96       |
| Serial Port Enable (SPEN Bit)               | , 96       |
| Single Receive Enable (SREN Bit)            | . 96       |
| Synchronous Master Mode                     | 105        |
| Synchronous Master Reception                | 107        |
| Associated Registers                        | 107        |
| Synchronous Master Transmission             | 105        |
| Associated Registers                        | 106        |
| Synchronous Slave Mode                      | 108        |
| Synchronous Slave Reception                 | 109        |
| Associated Registers                        | 109        |
| Synchronous Slave Transmit                  | 108        |
| Associated Registers                        | 108        |
| Transmit Block Diagram                      | . 99       |
| Transmit Data, 9th Bit (TX9D)               | . 95       |
| Transmit Enable (TXEN Bit)                  | . 95       |
| Transmit Enable, Nine-bit (TX9 Bit)         | . 95       |
| Transmit Shift Register Status (TRMT Bit)   | . 95       |
| TXSTA Register                              | . 95       |
|                                             |            |