



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 368 × 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 40-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf877-04-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.0 MEMORY ORGANIZATION

There are three memory blocks in each of the PIC16F87X MCUs. The Program Memory and Data Memory have separate buses so that concurrent access can occur and is detailed in this section. The EEPROM data memory block is detailed in Section 4.0.

Additional information on device memory may be found in the PIC<sup>®</sup> MCU Mid-Range Reference Manual, (DS33023).

#### FIGURE 2-1: PIC16F877/876 PROGRAM MEMORY MAP AND STACK



## 2.1 **Program Memory Organization**

The PIC16F87X devices have a 13-bit program counter capable of addressing an  $8K \times 14$  program memory space. The PIC16F877/876 devices have  $8K \times 14$  words of FLASH program memory, and the PIC16F873/874 devices have  $4K \times 14$ . Accessing a location above the physically implemented address will cause a wraparound.

The RESET vector is at 0000h and the interrupt vector is at 0004h.

## FIGURE 2-2: PIC16F874/873 PROGRAM MEMORY MAP AND



|                       |            | -           |                                        | -             |                |               | <b>\</b>          | - /            |          | 1                        |                        |
|-----------------------|------------|-------------|----------------------------------------|---------------|----------------|---------------|-------------------|----------------|----------|--------------------------|------------------------|
| Address               | Name       | Bit 7       | Bit 6                                  | Bit 5         | Bit 4          | Bit 3         | Bit 2             | Bit 1          | Bit 0    | Value on:<br>POR,<br>BOR | Details<br>on<br>page: |
| Bank 2                | Bank 2     |             |                                        |               |                |               |                   |                |          |                          |                        |
| 100h <sup>(3)</sup>   | INDF       | Addressin   | g this locatio                         | n uses conte  | ents of FSR to | address data  | a memory (no      | t a physical r | egister) | 0000 0000                | 27                     |
| 101h                  | TMR0       | Timer0 Mo   | dule Registe                           | er            |                |               |                   |                |          | xxxx xxxx                | 47                     |
| 102h <sup>(3)</sup>   | PCL        | Program C   | Counter's (PC                          | C) Least Sigr | nificant Byte  |               |                   |                |          | 0000 0000                | 26                     |
| 103h <sup>(3)</sup>   | STATUS     | IRP         | RP1                                    | RP0           | TO             | PD            | Z                 | DC             | С        | 0001 1xxx                | 18                     |
| 104h <sup>(3)</sup>   | FSR        | Indirect Da | ata Memory /                           | Address Poir  | nter           |               |                   |                |          | xxxx xxxx                | 27                     |
| 105h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        |                        |
| 106h                  | PORTB      | PORTB Da    | ata Latch wh                           | en written: P | ORTB pins w    | /hen read     |                   |                |          | xxxx xxxx                | 31                     |
| 107h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 108h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 109h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | _                      |
| 10Ah <sup>(1,3)</sup> | PCLATH     | —           | _                                      | _             | Write Buffer   | for the upper | r 5 bits of the I | Program Cou    | Inter    | 0 0000                   | 26                     |
| 10Bh <sup>(3)</sup>   | INTCON     | GIE         | PEIE                                   | T0IE          | INTE           | RBIE          | T0IF              | INTF           | RBIF     | 0000 000x                | 20                     |
| 10Ch                  | EEDATA     | EEPROM      | EEPROM Data Register Low Byte xxxx xxx |               |                |               |                   |                |          |                          | 41                     |
| 10Dh                  | EEADR      | EEPROM      | EEPROM Address Register Low Byte       |               |                |               |                   |                |          | xxxx xxxx                | 41                     |
| 10Eh                  | EEDATH     | —           | _                                      | EEPROM [      | Data Register  | High Byte     |                   |                |          | XXXX XXXX                | 41                     |
| 10Fh                  | EEADRH     | —           | —                                      | —             | EEPROM A       | ddress Regis  | ter High Byte     |                |          | XXXX XXXX                | 41                     |
| Bank 3                | -          |             |                                        |               |                |               |                   |                |          |                          |                        |
| 180h <sup>(3)</sup>   | INDF       | Addressin   | g this locatio                         | n uses conte  | ents of FSR to | address dat   | a memory (no      | t a physical r | egister) | 0000 0000                | 27                     |
| 181h                  | OPTION_REG | RBPU        | INTEDG                                 | T0CS          | TOSE           | PSA           | PS2               | PS1            | PS0      | 1111 1111                | 19                     |
| 182h <sup>(3)</sup>   | PCL        | Program C   | Counter (PC)                           | Least Signi   | ficant Byte    |               |                   |                | -        | 0000 0000                | 26                     |
| 183h <sup>(3)</sup>   | STATUS     | IRP         | RP1                                    | RP0           | TO             | PD            | Z                 | DC             | С        | 0001 1xxx                | 18                     |
| 184h <sup>(3)</sup>   | FSR        | Indirect Da | ata Memory /                           | Address Poir  | nter           |               |                   |                |          | xxxx xxxx                | 27                     |
| 185h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 186h                  | TRISB      | PORTB Da    | ata Direction                          | Register      |                |               |                   |                |          | 1111 1111                | 31                     |
| 187h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 188h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 189h                  | —          | Unimplem    | ented                                  |               |                |               |                   |                |          | —                        | —                      |
| 18Ah <sup>(1,3)</sup> | PCLATH     | —           | -                                      | _             | Write Buffer   | for the upper | r 5 bits of the I | Program Cou    | unter    | 0 0000                   | 26                     |
| 18Bh <sup>(3)</sup>   | INTCON     | GIE         | PEIE                                   | T0IE          | INTE           | RBIE          | T0IF              | INTF           | RBIF     | 0000 000x                | 20                     |
| 18Ch                  | EECON1     | EEPGD       | _                                      | _             | _              | WRERR         | WREN              | WR             | RD       | x x000                   | 41, 42                 |
| 18Dh                  | EECON2     | EEPROM      | Control Regi                           | ster2 (not a  | physical regis | ster)         |                   |                |          |                          | 41                     |
| 18Eh                  | —          | Reserved    | maintain clea                          | ar            |                |               |                   |                |          | 0000 0000                | _                      |
| 18Fh                  | —          | Reserved    | Reserved maintain clear 0000 0000 -    |               |                |               |                   |                |          | —                        |                        |

| TABLE 2-1: | SPECIAL FUNCTION REGISTER SUMMARY | (CONTINUED) |
|------------|-----------------------------------|-------------|
|------------|-----------------------------------|-------------|

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved.Shaded locations are unimplemented, read as '0'.

Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose

contents are transferred to the upper byte of the program counter. 2: Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.

3: These registers can be addressed from any bank.

4: PORTD, PORTE, TRISD, and TRISE are not physically implemented on PIC16F873/876 devices; read as '0'.

5: PIR2<6> and PIE2<6> are reserved on these devices; always maintain these bits clear.

### 2.2.2.3 INTCON Register

The INTCON Register is a readable and writable register, which contains various enable and flag bits for the TMR0 register overflow, RB Port change and External RB0/INT pin interrupts. **Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

## REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh, 10Bh, 18Bh)

|       | R/W-0                              | R/W-0                                       | R/W-0                                   | R/W-0                         | R/W-0                                | R/W-0                      | R/W-0                         | R/W-x                  |  |
|-------|------------------------------------|---------------------------------------------|-----------------------------------------|-------------------------------|--------------------------------------|----------------------------|-------------------------------|------------------------|--|
|       | GIE                                | PEIE                                        | T0IE                                    | INTE                          | RBIE                                 | T0IF                       | INTF                          | RBIF                   |  |
|       | bit 7                              |                                             |                                         |                               |                                      |                            |                               | bit 0                  |  |
| bit 7 | GIE: Globa                         | al Interrupt E                              | nable bit                               |                               |                                      |                            |                               |                        |  |
|       | 1 = Enable<br>0 = Disabl           | es all unmasl<br>es all interru             | ked interrup<br>pts                     | ots                           |                                      |                            |                               |                        |  |
| bit 6 | PEIE: Peri                         | pheral Interr                               | upt Enable                              | bit                           |                                      |                            |                               |                        |  |
|       | 1 = Enable<br>0 = Disabl           | es all unmasl<br>es all peripho             | ked periphe<br>eral interrup            | eral interrupt                | S                                    |                            |                               |                        |  |
| bit 5 | TOIE: TMF                          | R0 Overflow I                               | Interrupt En                            | able bit                      |                                      |                            |                               |                        |  |
|       | 1 = Enable<br>0 = Disabl           | es the TMR0<br>es the TMR0                  | interrupt<br>) interrupt                |                               |                                      |                            |                               |                        |  |
| bit 4 | INTE: RBC                          | )/INT Externa                               | al Interrupt                            | Enable bit                    |                                      |                            |                               |                        |  |
|       | 1 = Enable<br>0 = Disabl           | es the RB0/II<br>es the RB0/I               | NT external<br>NT externa               | interrupt<br>I interrupt      |                                      |                            |                               |                        |  |
| bit 3 | RBIE: RB                           | Port Change                                 | e Interrupt E                           | nable bit                     |                                      |                            |                               |                        |  |
|       | 1 = Enable<br>0 = Disabl           | es the RB po<br>es the RB po                | rt change ir<br>ort change i            | nterrupt<br>nterrupt          |                                      |                            |                               |                        |  |
| bit 2 | TOIF: TMR                          | 0 Overflow I                                | Interrupt Fla                           | ag bit                        |                                      |                            |                               |                        |  |
|       | 1 = TMR0<br>0 = TMR0               | register has<br>register did                | overflowed<br>not overflov              | (must be cl<br>v              | eared in softwa                      | re)                        |                               |                        |  |
| bit 1 | INTF: RB0                          | /INT Externa                                | al Interrupt I                          | Flag bit                      |                                      |                            |                               |                        |  |
|       | 1 = The R<br>0 = The R             | B0/INT exter<br>B0/INT exter                | nal interrup<br>nal interrup            | t occurred (<br>t did not occ | must be cleared<br>cur               | d in softwar               | re)                           |                        |  |
| bit 0 | <b>RBIF</b> : RB                   | Port Change                                 | Interrupt F                             | lag bit                       |                                      |                            |                               |                        |  |
|       | 1 = At leas<br>the bit.<br>(must l | t one of the<br>Reading PC<br>be cleared in | RB7:RB4 p<br>DRTB will ei<br>software). | ins changed<br>nd the mism    | d state; a misma<br>atch condition a | tch conditi<br>and allow t | on will conti<br>he bit to be | inue to set<br>cleared |  |
|       | 0 = None (                         | of the RB/:R                                | в4 pins hav                             | ve changed                    | state                                |                            |                               |                        |  |
|       | Legend:                            |                                             |                                         |                               |                                      |                            |                               |                        |  |
|       | R = Reada                          | able bit                                    | VV = V                                  | Vritable bit                  | U = Unimpl                           | emented b                  | it, read as '                 | 0'                     |  |
|       | - n = Value                        | e at POR                                    | '1' = E                                 | Bit is set                    | '0' = Bit is c                       | leared                     | x = Bit is u                  | nknown                 |  |

## 3.5 PORTE and TRISE Register

PORTE and TRISE are not implemented on the PIC16F873 or PIC16F876.

PORTE has three pins (RE0/RD/AN5, RE1/WR/AN6, and RE2/CS/AN7) which are individually configureable as inputs or outputs. These pins have Schmitt Trigger input buffers.

The PORTE pins become the I/O control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make certain that the TRISE<2:0> bits are set, and that the pins are configured as digital inputs. Also ensure that ADCON1 is configured for digital I/O. In this mode, the input buffers are TTL.

Register 3-1 shows the TRISE register, which also controls the parallel slave port operation.

PORTE pins are multiplexed with analog inputs. When selected for analog input, these pins will read as '0's.

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

**Note:** On a Power-on Reset, these pins are configured as analog inputs, and read as '0'.

#### FIGURE 3-8: PORTE BLOCK DIAGRAM (IN I/O PORT MODE)



| Name       | Bit# | Buffer Type                                                                                                                               | Function                                                                                                                                                                                                                              |  |  |  |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|            | hit0 | от/тті (1)                                                                                                                                | I/O port pin or read control input in Parallel Slave Port mode or analog input:<br>RD                                                                                                                                                 |  |  |  |
| REU/RD/AN5 | DITU | <ul> <li>a lide</li> <li>a Read operation. Contents of PORTD register are output to PORTD</li> <li>I/O pins (if chip selected)</li> </ul> |                                                                                                                                                                                                                                       |  |  |  |
| RE1/WR/AN6 | bit1 | ST/TTL <sup>(1)</sup>                                                                                                                     | <ul> <li>I/O port pin or write control input in Parallel Slave Port mode or analog input:<br/>WR</li> <li>1 = Idle</li> <li>0 = Write operation. Value of PORTD I/O pins is latched into PORTD register (if chip selected)</li> </ul> |  |  |  |
| RE2/CS/AN7 | bit2 | ST/TTL <sup>(1)</sup>                                                                                                                     | $\frac{I/O}{CS}$ port pin or chip select control input in Parallel Slave Port mode or analog input:<br>1 = Device is not selected<br>0 = Device is selected                                                                           |  |  |  |

TABLE 3-9:PORTE FUNCTIONS

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.

### TABLE 3-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2   | Bit 1      | Bit 0     | Value on:<br>POR, BOR | Value on<br>all other<br>RESETS |
|---------|--------|-------|-------|-------|---------|-------|---------|------------|-----------|-----------------------|---------------------------------|
| 09h     | PORTE  | —     | _     | _     | —       | _     | RE2     | RE1        | RE0       | xxx                   | uuu                             |
| 89h     | TRISE  | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE [ | Data Direc | tion Bits | 0000 -111             | 0000 -111                       |
| 9Fh     | ADCON1 | ADFM  | _     | _     | —       | PCFG3 | PCFG2   | PCFG1      | PCFG0     | 0- 0000               | 0- 0000                         |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTE.

#### 5.2 Using Timer0 with an External Clock

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

#### 5.3 Prescaler

bit 7 bit 6 bit 5

bit 4

bit 3

bit 2-0

There is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. A prescaler assignment for the

**REGISTER 5-1: OPTION REG REGISTER** 

DANA

Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. This prescaler is not readable or writable (see Figure 5-1).

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF1, MOVWF1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

Note: Writing to TMR0, when the prescaler is assigned to Timer0, will clear the prescaler count, but will not change the prescaler assignment.

|                                                                                                                                                                                                                                                                                              | R/W-1                                                                                                                                                     | R/W-1        | R/W-1        | R/VV-1       | R/W-1          | R/W-1     | R/W-1         | R/W-1  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|----------------|-----------|---------------|--------|--|
|                                                                                                                                                                                                                                                                                              | RBPU                                                                                                                                                      | INTEDG       | TOCS         | T0SE         | PSA            | PS2       | PS1           | PS0    |  |
|                                                                                                                                                                                                                                                                                              | bit 7                                                                                                                                                     |              |              |              |                |           |               | bit 0  |  |
|                                                                                                                                                                                                                                                                                              |                                                                                                                                                           |              |              |              |                |           |               |        |  |
| oit 7                                                                                                                                                                                                                                                                                        | RBPU                                                                                                                                                      |              |              |              |                |           |               |        |  |
| oit 6                                                                                                                                                                                                                                                                                        | INTEDG                                                                                                                                                    |              |              |              |                |           |               |        |  |
| oit 5                                                                                                                                                                                                                                                                                        | <b>TOCS</b> : TMR0 Clock Source Select bit<br>1 = Transition on T0CKI pin<br>0 = Internal instruction cycle clock (CLKOUT)                                |              |              |              |                |           |               |        |  |
| oit 4                                                                                                                                                                                                                                                                                        | <b>TOSE</b> : TMR0 Source Edge Select bit<br>1 = Increment on high-to-low transition on T0CKI pin<br>0 = Increment on low-to-high transition on T0CKI pin |              |              |              |                |           |               |        |  |
| oit 3                                                                                                                                                                                                                                                                                        | <b>PSA</b> : Prescaler Assignment bit<br>1 = Prescaler is assigned to the WDT<br>0 = Prescaler is assigned to the Timer0 module                           |              |              |              |                |           |               |        |  |
| oit 2-0                                                                                                                                                                                                                                                                                      | <b>PS2:PS0</b> :                                                                                                                                          | Prescaler Ra | ate Select b | oits         |                |           |               |        |  |
|                                                                                                                                                                                                                                                                                              | Bit Value                                                                                                                                                 | TMR0 Rate    | WDT Rat      | e            |                |           |               |        |  |
|                                                                                                                                                                                                                                                                                              | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                     |              |              |              |                |           |               |        |  |
|                                                                                                                                                                                                                                                                                              | Legend:                                                                                                                                                   |              |              |              |                |           |               |        |  |
|                                                                                                                                                                                                                                                                                              | R = Reada                                                                                                                                                 | able bit     | VV = V       | Vritable bit | U = Unimpl     | emented b | it, read as ' | D'     |  |
|                                                                                                                                                                                                                                                                                              | - n = Value                                                                                                                                               | e at POR     | '1' = E      | Bit is set   | '0' = Bit is c | leared    | x = Bit is ur | nknown |  |
|                                                                                                                                                                                                                                                                                              |                                                                                                                                                           |              |              |              |                |           |               |        |  |
| o avoid an unintended device RESET, the instruction sequence shown in the PIC <sup>®</sup> MCU Mid-Range Fam-<br>ly Reference Manual (DS33023) must be executed when changing the prescaler assignment from Timer0<br>o the WDT. This sequence must be followed even if the WDT is disabled. |                                                                                                                                                           |              |              |              |                |           |               |        |  |

Note:

| Address               | Name       | Bit 7  | Bit 6      | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|-----------------------|------------|--------|------------|---------|-------|-------|-------|-------|-------|--------------------------|---------------------------------|
| 01h,101h              | TMR0       | Timer0 | Module's F | Registe | r     |       |       |       |       | xxxx xxxx                | uuuu uuuu                       |
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON     | GIE    | PEIE       | TOIE    | INTE  | RBIE  | TOIF  | INTF  | RBIF  | 0000 000x                | 0000 000u                       |
| 81h,181h              | OPTION_REG | RBPU   | INTEDG     | TOCS    | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

## 6.4 Timer1 Operation in Asynchronous Counter Mode

If control bit  $\overline{T1SYNC}$  (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and can generate an interrupt-on-overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (Section 6.4.1).

In Asynchronous Counter mode, Timer1 cannot be used as a time-base for capture or compare operations.

#### 6.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock, will guarantee a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the timer register.

Reading the 16-bit value requires some care. Examples 12-2 and 12-3 in the PIC<sup>®</sup> MCU Mid-Range Family Reference Manual (DS33023) show how to read and write Timer1 when it is running in Asynchronous mode.

## 6.5 Timer1 Oscillator

A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator, rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for use with a 32 kHz crystal. Table 6-1 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up.

# TABLE 6-1:CAPACITOR SELECTION FOR<br/>THE TIMER1 OSCILLATOR

| Osc Type                                                                                                                                                                                                                                                                | Freq.                                      | C1          | C2       |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------|----------|--|--|--|--|--|
| LP                                                                                                                                                                                                                                                                      | 32 kHz                                     | 33 pF       | 33 pF    |  |  |  |  |  |
|                                                                                                                                                                                                                                                                         | 100 kHz                                    | 15 pF       | 15 pF    |  |  |  |  |  |
|                                                                                                                                                                                                                                                                         | 200 kHz                                    | 15 pF       | 15 pF    |  |  |  |  |  |
| These va                                                                                                                                                                                                                                                                | These values are for design guidance only. |             |          |  |  |  |  |  |
| Crystals Tested:                                                                                                                                                                                                                                                        |                                            |             |          |  |  |  |  |  |
| 32.768 kHz                                                                                                                                                                                                                                                              | Epson C-00                                 | 1R32.768K-A | ± 20 PPM |  |  |  |  |  |
| 100 kHz                                                                                                                                                                                                                                                                 | Epson C-2                                  | 100.00 KC-P | ± 20 PPM |  |  |  |  |  |
| 200 kHz                                                                                                                                                                                                                                                                 | STD XTL:                                   | 200.000 kHz | ± 20 PPM |  |  |  |  |  |
| <ul> <li>Note 1: Higher capacitance increases the stability of oscillator, but also increases the start-up time.</li> <li>2: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appro-</li> </ul> |                                            |             |          |  |  |  |  |  |

## 6.6 Resetting Timer1 using a CCP Trigger Output

If the CCP1 or CCP2 module is configured in Compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1.

| Note: | The special event triggers from the CCP1 |
|-------|------------------------------------------|
|       | and CCP2 modules will not set interrupt  |
|       | flag bit TMR1IF (PIR1<0>).               |

Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this RESET operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1 or CCP2, the write will take precedence.

In this mode of operation, the CCPRxH:CCPRxL register pair effectively becomes the period register for Timer1.

## 8.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as one of the following:

- Every falling edge
- Every rising edge
- Every 4th rising edge
- Every 16th rising edge

The type of event is configured by control bits CCP1M3:CCP1M0 (CCPxCON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. The interrupt flag must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new value.

#### 8.1.1 CCP PIN CONFIGURATION

In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit.

**Note:** If the RC2/CCP1 pin is configured as an output, a write to the port can cause a capture condition.

#### FIGURE 8-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 8.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode, or Synchronized Counter mode, for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

### 8.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF, following any such change in operating mode.

#### 8.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any RESET will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 8-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 8-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON     | ; | Turn CCP module off                  |
|-------|-------------|---|--------------------------------------|
| MOVLW | NEW_CAPT_PS | ; | Load the W reg with                  |
|       |             | ; | the new prescaler                    |
|       |             | ; | move value and CCP $\ensuremath{ON}$ |
| MOVWF | CCP1CON     | ; | Load CCP1CON with this               |
|       |             | ; | value                                |
|       |             |   |                                      |
|       |             |   |                                      |

| Status Bits as DataTransfer is ReceivedBFSSPOV |   | $SSPSR \to SSPBUF$ | Generate ACK<br>Pulse | Set bit SSPIF<br>(SSP Interrupt occurs<br>if enabled) |  |
|------------------------------------------------|---|--------------------|-----------------------|-------------------------------------------------------|--|
|                                                |   |                    |                       |                                                       |  |
| 0                                              | 0 | Yes                | Yes                   | Yes                                                   |  |
| 1                                              | 0 | No                 | No                    | Yes                                                   |  |
| 1                                              | 1 | No                 | No                    | Yes                                                   |  |
| 0                                              | 1 | Yes                | No                    | Yes                                                   |  |

TABLE 9-2: DATA TRANSFER RECEIVED BYTE ACTIONS

Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

#### 9.2.1.3 Slave Transmission

When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit, and the SCL pin is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, the SCL pin should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 9-7). An SSP interrupt is generated for each data transfer byte. The SSPIF flag bit must be cleared in software and the SSPSTAT register is used to determine the status of the byte transfer. The SSPIF flag bit is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the master receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line is high (not  $\overline{ACK}$ ), then the data transfer is complete. When the not  $\overline{ACK}$  is latched by the slave, the slave logic is reset and the slave then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then the SCL pin should be enabled by setting the CKP bit.



| RLF              | Rotate Left f through Carry                                                                                                                                                                                   |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                      |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                             |  |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                         |  |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                             |  |  |  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>Flag. If 'd' is 0, the result is placed in<br>the W register. If 'd' is 1, the result is<br>stored back in register 'f'. |  |  |  |  |  |

## SLEEP

| Syntax:          | [label] SLEEP                                                                                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands:        | None                                                                                                                                                                                                                               |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$                                                                         |
| Status Affected: | TO, PD                                                                                                                                                                                                                             |
| Description:     | The power-down status bit, $\overline{PD}$ is<br>cleared. Time-out status bit, $\overline{TO}$<br>is set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into SLEEP<br>mode with the oscillator stopped. |

| RETURN           | Return from Subroutine                                                                                                                                     |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] RETURN                                                                                                                                             |  |  |  |  |
| Operands:        | None                                                                                                                                                       |  |  |  |  |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                       |  |  |  |  |
| Status Affected: | None                                                                                                                                                       |  |  |  |  |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a two-cycle<br>instruction. |  |  |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                      |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                          |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                   |  |  |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                             |  |  |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry Flag. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'. |  |  |  |  |  |  |
|                  | C Register f                                                                                                                                                                                                      |  |  |  |  |  |  |

| SUBLW            | Subtract W from Literal                                                                                                      |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                     |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                          |  |  |  |  |  |
| Operation:       | $k - (W) \to (W)$                                                                                                            |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                     |  |  |  |  |  |
| Description:     | The W register is subtracted (2's complement method) from the eight-bit literal 'k'. The result is placed in the W register. |  |  |  |  |  |

| SUBWF               | Subtract W from f                                                                                                                                                                       |  |  |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:             | [ <i>label</i> ] SUBWF f,d                                                                                                                                                              |  |  |  |  |  |
| Operands:           | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                       |  |  |  |  |  |
| Operation:          | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                   |  |  |  |  |  |
| Status<br>Affected: | C, DC, Z                                                                                                                                                                                |  |  |  |  |  |
| Description:        | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is 0,<br>the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'. |  |  |  |  |  |

# PIC16F87X

| SWAPF            | Swap Nibbles in f                                                                                                                                                  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                    |  |  |  |  |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>), (f<7:4>) \rightarrow (destination<3:0>)$                                                                                 |  |  |  |  |
| Status Affected: | None                                                                                                                                                               |  |  |  |  |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0, the result is placed in the W register. If 'd' is 1, the result is placed in register 'f'. |  |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                       |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in$ [0,1]                                                                                                                                          |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                   |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. |  |  |  |  |  |

| XORLW            | Exclusive OR Literal with W                                                                                                  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                     |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                          |  |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow$ (W)                                                                                                |  |  |  |  |  |
| Status Affected: | Z                                                                                                                            |  |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit lit-<br>eral 'k'. The result is placed in<br>the W register. |  |  |  |  |  |

## 14.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB<sup>®</sup> IDE Software
- Assemblers/Compilers/Linkers
  - MPASM<sup>™</sup> Assembler
  - MPLAB C17 and MPLAB C18 C Compilers
  - MPLINK™ Object Linker/
  - MPLIB<sup>™</sup> Object Librarian
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
- ICEPIC<sup>™</sup> In-Circuit Emulator
- In-Circuit Debugger
  - MPLAB ICD for PIC16F87X
- Device Programmers
  - PRO MATE<sup>®</sup> II Universal Device Programmer
- PICSTART<sup>®</sup> Plus Entry-Level Development Programmer
- Low Cost Demonstration Boards
  - PICDEM<sup>™</sup>1 Demonstration Board
  - PICDEM 2 Demonstration Board
  - PICDEM 3 Demonstration Board
  - PICDEM 17 Demonstration Board
  - KEELOQ<sup>®</sup> Demonstration Board

### 14.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup>-based application that contains:

- An interface to debugging tools
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
  - in-circuit debugger (sold separately)
- A full-featured editor
- · A project manager
- Customizable toolbar and key mapping
- A status bar
- On-line help

The MPLAB IDE allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
  - machine code

The ability to use MPLAB IDE with multiple debugging tools allows users to easily switch from the cost-effective simulator to a full-featured emulator with minimal retraining.

## 14.2 MPASM Assembler

The MPASM assembler is a full-featured universal macro assembler for all  $\text{PIC}^{\textcircled{R}}$  MCUs.

The MPASM assembler has a command line interface and a Windows shell. It can be used as a stand-alone application on a Windows 3.x or greater system, or it can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file that contains source lines and generated machine code, and a COD file for debugging.

The MPASM assembler features include:

- Integration into MPLAB IDE projects.
- User-defined macros to streamline assembly code.
- Conditional assembly for multi-purpose source files.
- Directives that allow complete control over the assembly process.

## 14.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI 'C' compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.



#### TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                     |     | Тур† | Мах    | Units | Conditions         |
|------------------|-------|------------------------------------|-----|------|--------|-------|--------------------|
|                  | Fosc  | External CLKIN Frequency           | DC  |      | 4      | MHz   | XT and RC osc mode |
|                  |       | (Note 1)                           | DC  | —    | 4      | MHz   | HS osc mode (-04)  |
|                  |       |                                    | DC  | —    | 10     | MHz   | HS osc mode (-10)  |
|                  |       |                                    | DC  | —    | 20     | MHz   | HS osc mode (-20)  |
|                  |       |                                    | DC  | —    | 200    | kHz   | LP osc mode        |
|                  |       | Oscillator Frequency               | DC  | _    | 4      | MHz   | RC osc mode        |
|                  |       | (Note 1)                           | 0.1 | —    | 4      | MHz   | XT osc mode        |
|                  |       |                                    | 4   | —    | 10     | MHz   | HS osc mode (-10)  |
|                  |       |                                    | 4   | —    | 20     | MHz   | HS osc mode (-20)  |
|                  |       |                                    | 5   |      | 200    | kHz   | LP osc mode        |
| 1                | Tosc  | External CLKIN Period              | 250 | —    | —      | ns    | XT and RC osc mode |
|                  |       | (Note 1)                           | 250 | —    | —      | ns    | HS osc mode (-04)  |
|                  |       |                                    | 100 | —    | —      | ns    | HS osc mode (-10)  |
|                  |       |                                    | 50  | —    | —      | ns    | HS osc mode (-20)  |
|                  |       |                                    | 5   | _    | —      | μS    | LP osc mode        |
|                  |       | Oscillator Period                  | 250 | —    | —      | ns    | RC osc mode        |
|                  |       | (Note 1)                           | 250 | —    | 10,000 | ns    | XT osc mode        |
|                  |       |                                    | 250 | —    | —      | ns    | HS osc mode (-04)  |
|                  |       |                                    | 100 | —    | 250    | ns    | HS osc mode (-10)  |
|                  |       |                                    | 50  | —    | 250    | ns    | HS osc mode (-20)  |
|                  |       |                                    | 5   | _    | —      | μS    | LP osc mode        |
| 2                | Тсү   | Instruction Cycle Time<br>(Note 1) | 200 | Тсү  | DC     | ns    | Tcy = 4/Fosc       |
| 3                | TosL, | External Clock in (OSC1) High or   | 100 |      | _      | ns    | XT oscillator      |
|                  | TosH  | Low Time                           | 2.5 | —    | —      | μS    | LP oscillator      |
|                  |       |                                    | 15  | —    | —      | ns    | HS oscillator      |
| 4                | TosR, | External Clock in (OSC1) Rise or   | —   | _    | 25     | ns    | XT oscillator      |
|                  | TosF  | Fall Time                          | —   | —    | 50     | ns    | LP oscillator      |
|                  |       |                                    | —   | —    | 15     | ns    | HS oscillator      |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions, with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.



### FIGURE 15-13: SPI MASTER MODE TIMING (CKE = 0, SMP = 0)

### FIGURE 15-14: SPI MASTER MODE TIMING (CKE = 1, SMP = 1)



| Parameter<br>No. | Symbol  | Characteristic  |              | Min  | Тур | Max | Units | Conditions                                            |
|------------------|---------|-----------------|--------------|------|-----|-----|-------|-------------------------------------------------------|
| 90               | Tsu:sta | START condition | 100 kHz mode | 4700 | —   | _   | ns    | Only relevant for Repeated                            |
|                  |         | Setup time      | 400 kHz mode | 600  | —   | _   |       | START condition                                       |
| 91               | Thd:sta | START condition | 100 kHz mode | 4000 | —   |     | ns    | After this period, the first clock pulse is generated |
|                  |         | Hold time       | 400 kHz mode | 600  | —   |     |       |                                                       |
| 92               | Tsu:sto | STOP condition  | 100 kHz mode | 4700 | —   |     | ns    |                                                       |
|                  |         | Setup time      | 400 kHz mode | 600  |     | _   |       |                                                       |
| 93               | Thd:sto | STOP condition  | 100 kHz mode | 4000 |     | _   | ns    |                                                       |
|                  |         | Hold time       | 400 kHz mode | 600  | —   | _   |       |                                                       |

| TABLE 15-8: | I <sup>2</sup> C BUS START/STOP BITS REQUIREMENTS |
|-------------|---------------------------------------------------|
|-------------|---------------------------------------------------|

## FIGURE 15-18: I<sup>2</sup>C BUS DATA TIMING



| TABLE 15-9: | I <sup>2</sup> C BUS DATA REQUIREMENTS |
|-------------|----------------------------------------|
|-------------|----------------------------------------|

| Param<br>No. | Sym     | Characteristic         |              | Min        | Max  | Units | Conditions                                     |  |
|--------------|---------|------------------------|--------------|------------|------|-------|------------------------------------------------|--|
| 100          | Thigh   | Clock high time        | 100 kHz mode | 4.0        |      | μS    | Device must operate at a minimum of 1.5 MHz    |  |
|              |         |                        | 400 kHz mode | 0.6        | _    | μS    | Device must operate at a<br>minimum of 10 MHz  |  |
|              |         |                        | SSP Module   | 0.5TCY     | _    |       |                                                |  |
| 101 Tlov     | Tlow    | Clock low time         | 100 kHz mode | 4.7        |      | μS    | Device must operate at a<br>minimum of 1.5 MHz |  |
|              |         |                        | 400 kHz mode | 1.3        |      | μS    | Device must operate at a<br>minimum of 10 MHz  |  |
|              |         |                        | SSP Module   | 0.5TCY     |      |       |                                                |  |
| 102          | Tr      | SDA and SCL rise       | 100 kHz mode | —          | 1000 | ns    |                                                |  |
|              |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF     |  |
| 103          | Tf      | SDA and SCL fall time  | 100 kHz mode | —          | 300  | ns    |                                                |  |
|              |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF     |  |
| 90           | Tsu:sta | START condition        | 100 kHz mode | 4.7        |      | μS    | Only relevant for Repeated                     |  |
|              |         | setup time             | 400 kHz mode | 0.6        |      | μS    | START condition                                |  |
| 91           | Thd:sta | START condition hold   | 100 kHz mode | 4.0        | _    | μs    | After this period, the first clock             |  |
|              |         | time                   | 400 kHz mode | 0.6        | _    | μs    | pulse is generated                             |  |
| 106          | Thd:dat | Data input hold time   | 100 kHz mode | 0          | —    | ns    |                                                |  |
|              |         |                        | 400 kHz mode | 0          | 0.9  | μs    |                                                |  |
| 107          | Tsu:dat | Data input setup time  | 100 kHz mode | 250        |      | ns    | (Note 2)                                       |  |
|              |         |                        | 400 kHz mode | 100        |      | ns    |                                                |  |
| 92           | Tsu:sto | STOP condition setup   | 100 kHz mode | 4.7        | —    | μs    |                                                |  |
|              |         | time                   | 400 kHz mode | 0.6        |      | μS    |                                                |  |
| 109          | Таа     | Output valid from      | 100 kHz mode | —          | 3500 | ns    | (Note 1)                                       |  |
|              |         | clock                  | 400 kHz mode | —          |      | ns    |                                                |  |
| 110          | Tbuf    | Bus free time          | 100 kHz mode | 4.7        | —    | μs    | Time the bus must be free                      |  |
|              |         |                        | 400 kHz mode | 1.3        |      | μs    | betore a new transmission<br>can start         |  |
|              | Cb      | Bus capacitive loading |              | — —        | 400  | pF    |                                                |  |

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement that Tsu:dat ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+ Tsu:dat = 1000 + 250 = 1250 ns (according to the standard mode I<sup>2</sup>C bus specification) before the SCL line is released.

# PIC16F87X



## FIGURE 16-3: TYPICAL IDD vs. Fosc OVER VDD (XT MODE)







FIGURE 16-21: MINIMUM AND MAXIMUM VIN vs. VDD (ST INPUT, -40°C TO 125°C)





© 1998-2013 Microchip Technology Inc.

## 44-Lead Plastic Metric Quad Flatpack (PQ) 10x10x2 mm Body, 1.6/0.15 mm Lead Form (MQFP)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                          | Units | INCHES |      |      | MILLIMETERS* |       |       |  |
|--------------------------|-------|--------|------|------|--------------|-------|-------|--|
| Dimension Limits         |       | MIN    | NOM  | MAX  | MIN          | NOM   | MAX   |  |
| Number of Pins           | n     |        | 44   |      |              | 44    |       |  |
| Pitch                    | р     |        | .031 |      |              | 0.80  |       |  |
| Pins per Side            | n1    |        | 11   |      |              | 11    |       |  |
| Overall Height           | А     | .079   | .086 | .093 | 2.00         | 2.18  | 2.35  |  |
| Molded Package Thickness | A2    | .077   | .080 | .083 | 1.95         | 2.03  | 2.10  |  |
| Standoff §               | A1    | .002   | .006 | .010 | 0.05         | 0.15  | 0.25  |  |
| Foot Length              | L     | .029   | .035 | .041 | 0.73         | 0.88  | 1.03  |  |
| Footprint (Reference)    | (F)   |        | .063 |      |              | 1.60  |       |  |
| Foot Angle               | φ     | 0      | 3.5  | 7    | 0            | 3.5   | 7     |  |
| Overall Width            | E     | .510   | .520 | .530 | 12.95        | 13.20 | 13.45 |  |
| Overall Length           | D     | .510   | .520 | .530 | 12.95        | 13.20 | 13.45 |  |
| Molded Package Width     | E1    | .390   | .394 | .398 | 9.90         | 10.00 | 10.10 |  |
| Molded Package Length    | D1    | .390   | .394 | .398 | 9.90         | 10.00 | 10.10 |  |
| Lead Thickness           | С     | .005   | .007 | .009 | 0.13         | 0.18  | 0.23  |  |
| Lead Width               | В     | .012   | .015 | .018 | 0.30         | 0.38  | 0.45  |  |
| Pin 1 Corner Chamfer     | СН    | .025   | .035 | .045 | 0.64         | 0.89  | 1.14  |  |
| Mold Draft Angle Top     | α     | 5      | 10   | 15   | 5            | 10    | 15    |  |
| Mold Draft Angle Bottom  | β     | 5      | 10   | 15   | 5            | 10    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-022 Drawing No. C04-071