



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | I²C, SPI, UART/USART                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 368 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                  |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-LCC (J-Lead)                                                            |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf877t-04-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE 1-2: | PIC16F874 AND PIC16F877 PINOUT DESCRIPTION |
|------------|--------------------------------------------|
|            |                                            |

| Pin Name          | DIP<br>Pin#    | PLCC<br>Pin#      | QFP<br>Pin# | I/O/P<br>Type        | Buffer<br>Type         | Description                                                                                                                                                                                                       |
|-------------------|----------------|-------------------|-------------|----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN        | 13             | 14                | 30          | I                    | ST/CMOS <sup>(4)</sup> | Oscillator crystal input/external clock source input.                                                                                                                                                             |
| OSC2/CLKOUT       | 14             | 15                | 31          | 0                    | _                      | Oscillator crystal output. Connects to crystal or resonator<br>in crystal oscillator mode. In RC mode, OSC2 pin outputs<br>CLKOUT which has 1/4 the frequency of OSC1, and<br>denotes the instruction cycle rate. |
| MCLR/VPP          | 1              | 2                 | 18          | I/P                  | ST                     | Master Clear (Reset) input or programming voltage input.<br>This pin is an active low RESET to the device.                                                                                                        |
|                   |                |                   |             |                      |                        | PORTA is a bi-directional I/O port.                                                                                                                                                                               |
| RA0/AN0           | 2              | 3                 | 19          | I/O                  | TTL                    | RA0 can also be analog input0.                                                                                                                                                                                    |
| RA1/AN1           | 3              | 4                 | 20          | I/O                  | TTL                    | RA1 can also be analog input1.                                                                                                                                                                                    |
| RA2/AN2/VREF-     | 4              | 5                 | 21          | I/O                  | TTL                    | RA2 can also be analog input2 or negative<br>analog reference voltage.                                                                                                                                            |
| RA3/AN3/VREF+     | 5              | 6                 | 22          | I/O                  | TTL                    | RA3 can also be analog input3 or positive analog reference voltage.                                                                                                                                               |
| RA4/T0CKI         | 6              | 7                 | 23          | I/O                  | ST                     | RA4 can also be the clock input to the Timer0 timer/ counter. Output is open drain type.                                                                                                                          |
| RA5/SS/AN4        | 7              | 8                 | 24          | I/O                  | TTL                    | RA5 can also be analog input4 or the slave select for the synchronous serial port.                                                                                                                                |
|                   |                |                   |             |                      |                        | PORTB is a bi-directional I/O port. PORTB can be soft-<br>ware programmed for internal weak pull-up on all inputs.                                                                                                |
| RB0/INT           | 33             | 36                | 8           | I/O                  | TTL/ST <sup>(1)</sup>  | RB0 can also be the external interrupt pin.                                                                                                                                                                       |
| RB1               | 34             | 37                | 9           | I/O                  | TTL                    |                                                                                                                                                                                                                   |
| RB2               | 35             | 38                | 10          | I/O                  | TTL                    |                                                                                                                                                                                                                   |
| RB3/PGM           | 36             | 39                | 11          | I/O                  | TTL                    | RB3 can also be the low voltage programming input.                                                                                                                                                                |
| RB4               | 37             | 41                | 14          | I/O                  | TTL                    | Interrupt-on-change pin.                                                                                                                                                                                          |
| RB5               | 38             | 42                | 15          | I/O                  | TTL                    | Interrupt-on-change pin.                                                                                                                                                                                          |
| RB6/PGC           | 39             | 43                | 16          | I/O                  | TTL/ST <sup>(2)</sup>  | Interrupt-on-change pin or In-Circuit Debugger pin.<br>Serial programming clock.                                                                                                                                  |
| RB7/PGD           | 40             | 44                | 17          | I/O                  | TTL/ST <sup>(2)</sup>  | Interrupt-on-change pin or In-Circuit Debugger pin.<br>Serial programming data.                                                                                                                                   |
| Legend: I = input | 0 = 0<br>— = N | utput<br>lot used |             | I/O = inp<br>TTL = T | out/output<br>TL input | P = power<br>ST = Schmitt Trigger input                                                                                                                                                                           |

Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).

4: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.

#### 2.2.2.7 PIR2 Register

The PIR2 register contains the flag bits for the CCP2 interrupt, the SSP bus collision interrupt and the EEPROM write operation interrupt.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 2-7: PIR2 REGISTER (ADDRESS 0Dh)

R = Readable bit

- n = Value at POR

| U-0   | R/W-0    | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0  |
|-------|----------|-----|-------|-------|-----|-----|--------|
|       | Reserved | —   | EEIF  | BCLIF |     | —   | CCP2IF |
| bit 7 |          |     |       |       |     |     | bit 0  |

| Unimplemented: Read as '0'                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •                                                                                                                                                                           |
| Reserved: Always maintain this bit clear                                                                                                                                    |
| Unimplemented: Read as '0'                                                                                                                                                  |
| EEIF: EEPROM Write Operation Interrupt Flag bit                                                                                                                             |
| <ul><li>1 = The write operation completed (must be cleared in software)</li><li>0 = The write operation is not complete or has not been started</li></ul>                   |
| BCLIF: Bus Collision Interrupt Flag bit                                                                                                                                     |
| <ul> <li>1 = A bus collision has occurred in the SSP, when configured for I2C Master mode</li> <li>0 = No bus collision has occurred</li> </ul>                             |
| Unimplemented: Read as '0'                                                                                                                                                  |
| CCP2IF: CCP2 Interrupt Flag bit                                                                                                                                             |
| Capture mode:                                                                                                                                                               |
| <ul> <li>1 = A TMR1 register capture occurred (must be cleared in software)</li> <li>0 = No TMR1 register capture occurred</li> <li><u>Compare mode:</u></li> </ul>         |
| <ul> <li>1 = A TMR1 register compare match occurred (must be cleared in software)</li> <li>0 = No TMR1 register compare match occurred</li> <li><u>PWM mode:</u></li> </ul> |
| Unused<br>Leaend:                                                                                                                                                           |
|                                                                                                                                                                             |

W = Writable bit

'1' = Bit is set

U = Unimplemented bit, read as '0'

x = Bit is unknown

'0' = Bit is cleared

NOTES:

### 3.5 PORTE and TRISE Register

PORTE and TRISE are not implemented on the PIC16F873 or PIC16F876.

PORTE has three pins (RE0/RD/AN5, RE1/WR/AN6, and RE2/CS/AN7) which are individually configureable as inputs or outputs. These pins have Schmitt Trigger input buffers.

The PORTE pins become the I/O control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make certain that the TRISE<2:0> bits are set, and that the pins are configured as digital inputs. Also ensure that ADCON1 is configured for digital I/O. In this mode, the input buffers are TTL.

Register 3-1 shows the TRISE register, which also controls the parallel slave port operation.

PORTE pins are multiplexed with analog inputs. When selected for analog input, these pins will read as '0's.

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

**Note:** On a Power-on Reset, these pins are configured as analog inputs, and read as '0'.

#### FIGURE 3-8: PORTE BLOCK DIAGRAM (IN I/O PORT MODE)



| Name       | Bit# | Buffer Type           | Function                                                                                                                                                                                                                              |
|------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | hit0 | от/тті (1)            | I/O port pin or read control input in Parallel Slave Port mode or analog input:<br>RD                                                                                                                                                 |
| REU/RD/AN5 | DITU | 51/11L**              | <ul> <li>a lide</li> <li>a Read operation. Contents of PORTD register are output to PORTD</li> <li>I/O pins (if chip selected)</li> </ul>                                                                                             |
| RE1/WR/AN6 | bit1 | ST/TTL <sup>(1)</sup> | <ul> <li>I/O port pin or write control input in Parallel Slave Port mode or analog input:<br/>WR</li> <li>1 = Idle</li> <li>0 = Write operation. Value of PORTD I/O pins is latched into PORTD register (if chip selected)</li> </ul> |
| RE2/CS/AN7 | bit2 | ST/TTL <sup>(1)</sup> | $\frac{I/O}{CS}$ port pin or chip select control input in Parallel Slave Port mode or analog input:<br>1 = Device is not selected<br>0 = Device is selected                                                                           |

TABLE 3-9:PORTE FUNCTIONS

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.

#### TABLE 3-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2   | Bit 1      | Bit 0     | Value on:<br>POR, BOR | Value on<br>all other<br>RESETS |
|---------|--------|-------|-------|-------|---------|-------|---------|------------|-----------|-----------------------|---------------------------------|
| 09h     | PORTE  | —     | _     | _     | —       | _     | RE2     | RE1        | RE0       | xxx                   | uuu                             |
| 89h     | TRISE  | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE [ | Data Direc | tion Bits | 0000 -111             | 0000 -111                       |
| 9Fh     | ADCON1 | ADFM  | _     | _     | —       | PCFG3 | PCFG2   | PCFG1      | PCFG0     | 0- 0000               | 0- 0000                         |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTE.

## 6.4 Timer1 Operation in Asynchronous Counter Mode

If control bit  $\overline{T1SYNC}$  (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and can generate an interrupt-on-overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (Section 6.4.1).

In Asynchronous Counter mode, Timer1 cannot be used as a time-base for capture or compare operations.

#### 6.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock, will guarantee a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the timer register.

Reading the 16-bit value requires some care. Examples 12-2 and 12-3 in the PIC<sup>®</sup> MCU Mid-Range Family Reference Manual (DS33023) show how to read and write Timer1 when it is running in Asynchronous mode.

## 6.5 Timer1 Oscillator

A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator, rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for use with a 32 kHz crystal. Table 6-1 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up.

# TABLE 6-1:CAPACITOR SELECTION FOR<br/>THE TIMER1 OSCILLATOR

| Osc Type                                                                                                                                                                                                                                                                                                    | Freq.                          | C1                           | C2    |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------|-------|--|--|--|--|--|--|
| LP                                                                                                                                                                                                                                                                                                          | 32 kHz                         | 33 pF                        | 33 pF |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                             | 100 kHz                        | 15 pF                        | 15 pF |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                             | 200 kHz                        | 15 pF                        | 15 pF |  |  |  |  |  |  |
| These values are for design guidance only.                                                                                                                                                                                                                                                                  |                                |                              |       |  |  |  |  |  |  |
| Crystals Tested:                                                                                                                                                                                                                                                                                            |                                |                              |       |  |  |  |  |  |  |
| 32.768 kHz                                                                                                                                                                                                                                                                                                  | Epson C-001R32.768K-A ± 20 PPM |                              |       |  |  |  |  |  |  |
| 100 kHz                                                                                                                                                                                                                                                                                                     | Epson C-2 100.00 KC-P ± 20 PPM |                              |       |  |  |  |  |  |  |
| 200 kHz                                                                                                                                                                                                                                                                                                     | STD XTL:                       | STD XTL 200.000 kHz ± 20 PPI |       |  |  |  |  |  |  |
| <ul> <li>Note 1: Higher capacitance increases the stability of oscillator, but also increases the start-up time.</li> <li>2: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.</li> </ul> |                                |                              |       |  |  |  |  |  |  |

## 6.6 Resetting Timer1 using a CCP Trigger Output

If the CCP1 or CCP2 module is configured in Compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1.

| Note: | The special event triggers from the CCP1 |
|-------|------------------------------------------|
|       | and CCP2 modules will not set interrupt  |
|       | flag bit TMR1IF (PIR1<0>).               |

Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this RESET operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1 or CCP2, the write will take precedence.

In this mode of operation, the CCPRxH:CCPRxL register pair effectively becomes the period register for Timer1.

#### 9.2.1 SLAVE MODE

In Slave mode, the SCL and SDA pins must be configured as inputs. The MSSP module will override the input state with the output data, when required (slavetransmitter).

When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge ( $\overline{ACK}$ ) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register.

There are certain conditions that will cause the MSSP module not to give this ACK pulse. These are if either (or both):

- a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received.
- b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received.

If the BF bit is set, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF and SSPOV are set. Table 9-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low time for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirement of the MSSP module, is shown in timing parameter #100 and parameter #101 of the electrical specifications.

#### 9.2.1.1 Addressing

Once the MSSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- The SSPSR register value is loaded into the SSPBUF register on the falling edge of the 8th SCL pulse.
- b) The buffer full bit, BF, is set on the falling edge of the 8th SCL pulse.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF (PIR1<3>), is set (interrupt is generated if enabled) on the falling edge of the 9th SCL pulse.

In 10-bit address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte.

For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for a 10-bit address is as follows, with steps 7-9 for slave-transmitter:

- 1. Receive first (high) byte of Address (bits SSPIF, BF and UA (SSPSTAT<1>) are set).
- 2. Update the SSPADD register with the second (low) byte of Address (clears bit UA and releases the SCL line).
- 3. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 4. Receive second (low) byte of Address (bits SSPIF, BF and UA are set).
- 5. Update the SSPADD register with the first (high) byte of Address. This will clear bit UA and release the SCL line.
- 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive Repeated Start condition.
- 8. Receive first (high) byte of Address (bits SSPIF and BF are set).
- 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.

| Note: | Following the Repeated START condition      |
|-------|---------------------------------------------|
|       | (step 7) in 10-bit mode, the user only      |
|       | needs to match the first 7-bit address. The |
|       | user does not update the SSPADD for the     |
|       | second half of the address.                 |

#### 9.2.1.2 Slave Reception

When the R/W bit of the address byte is clear and an address match occurs, the R/W bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register.

When the address byte overflow condition exists, then no Acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set, or bit SSPOV (SSPCON<6>) is set. This is an error condition due to user firmware.

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the received byte.

Note: The SSPBUF will be loaded if the SSPOV bit is set and the BF flag is cleared. If a read of the SSPBUF was performed, but the user did not clear the state of the SSPOV bit before the next receive occurred, the ACK is not sent and the SSPBUF is updated.



## 9.2.12 I<sup>2</sup>C MASTER MODE RECEPTION

Master mode reception is enabled by programming the Receive Enable bit, RCEN (SSPCON2<3>).

| Note: | The SSP module must be in an IDLE state     |
|-------|---------------------------------------------|
|       | before the RCEN bit is set, or the RCEN bit |
|       | will be disregarded.                        |

The baud rate generator begins counting, and on each rollover, the state of the SCL pin changes (high to low/ low to high), and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag is set, the SSPIF is set, and the baud rate generator is suspended from counting, holding SCL low. The SSP is now in IDLE state, awaiting the next command. When the buffer is read by the CPU, the BF flag is automatically cleared. The user can then send an Acknowledge bit at the end of reception, by setting the Acknowledge Sequence Enable bit, ACKEN (SSPCON2<4>).

### 9.2.12.1 BF Status Flag

In receive operation, BF is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when SSPBUF is read.

#### 9.2.12.2 SSPOV Status Flag

In receive operation, SSPOV is set when 8 bits are received into the SSPSR, and the BF flag is already set from a previous reception.

#### 9.2.12.3 WCOL Status Flag

If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), then WCOL is set and the contents of the buffer are unchanged (the write doesn't occur).

## 10.2 USART Asynchronous Mode

In this mode, the USART uses standard non-return-tozero (NRZ) format (one START bit, eight or nine data bits, and one STOP bit). The most common data format is 8-bits. An on-chip, dedicated, 8-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART transmits and receives the LSb first. The transmitter and receiver are functionally independent, but use the same data format and baud rate. The baud rate generator produces a clock, either x16 or x64 of the bit shift rate, depending on bit BRGH (TXSTA<2>). Parity is not supported by the hardware, but can be implemented in software (and stored as the ninth data bit). Asynchronous mode is stopped during SLEEP.

Asynchronous mode is selected by clearing bit SYNC (TXSTA<4>).

The USART Asynchronous module consists of the following important elements:

- · Baud Rate Generator
- Sampling Circuit
- Asynchronous Transmitter
- Asynchronous Receiver

#### 10.2.1 USART ASYNCHRONOUS TRANSMITTER

The USART transmitter block diagram is shown in Figure 10-1. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the STOP bit has been transmitted from the previous load. As soon as the STOP bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCY), the TXREG register is empty and flag bit TXIF (PIR1<4>) is set. This interrupt can be

enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set, regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. Status bit TRMT is a read only bit, which is set when the TSR register is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty.

- **Note 1:** The TSR register is not mapped in data memory, so it is not available to the user.
  - 2: Flag bit TXIF is set when enable bit TXEN is set. TXIF is cleared by loading TXREG.

Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data and the baud rate generator (BRG) has produced a shift clock (Figure 10-2). The transmission can also be started by first loading the TXREG register and then setting enable bit TXEN. Normally, when transmission is first started, the TSR register is empty. At that point, transfer to the TXREG register will result in an immediate transfer to TSR, resulting in an empty TXREG. A back-to-back transfer is thus possible (Figure 10-3). Clearing enable bit TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. As a result, the RC6/TX/CK pin will revert to hi-impedance.

In order to select 9-bit transmission, transmit bit TX9 (TXSTA<6>) should be set and the ninth bit should be written to TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG register can result in an immediate transfer of the data to the TSR register (if the TSR is empty). In such a case, an incorrect ninth data bit may be loaded in the TSR register.



#### FIGURE 10-1: USART TRANSMIT BLOCK DIAGRAM

When setting up an Asynchronous Transmission, follow these steps:

- 1. Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH (Section 10.1).
- 2. Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN.
- 3. If interrupts are desired, then set enable bit TXIE.
- 4. If 9-bit transmission is desired, then set transmit bit TX9.

- 5. Enable the transmission by setting bit TXEN, which will also set bit TXIF.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Load data to the TXREG register (starts transmission).
- 8. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

#### FIGURE 10-2: ASYNCHRONOUS MASTER TRANSMISSION



#### FIGURE 10-3: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK)



#### TABLE 10-5: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Address                 | Name   | Bit 7                | Bit 6                   | Bit 5       | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|-------------------------|--------|----------------------|-------------------------|-------------|-------|-------|--------|--------|--------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON | GIE                  | PEIE                    | TOIE        | INTE  | RBIE  | TOIF   | INTF   | R0IF   | 0000 000x                | 0000 000u                       |
| 0Ch                     | PIR1   | PSPIF <sup>(1)</sup> | ADIF                    | RCIF        | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                       |
| 18h                     | RCSTA  | SPEN                 | RX9                     | SREN        | CREN  | —     | FERR   | OERR   | RX9D   | 0000 -00x                | 0000 -00x                       |
| 19h                     | TXREG  | USART Tra            | USART Transmit Register |             |       |       |        |        |        |                          | 0000 0000                       |
| 8Ch                     | PIE1   | PSPIE <sup>(1)</sup> | ADIE                    | RCIE        | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                       |
| 98h                     | TXSTA  | CSRC                 | TX9                     | TXEN        | SYNC  | —     | BRGH   | TRMT   | TX9D   | 0000 -010                | 0000 -010                       |
| 99h                     | SPBRG  | Baud Rate            | Generato                | or Register | r     |       |        |        |        | 0000 0000                | 0000 0000                       |

Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous transmission. **Note 1:** Bits PSPIE and PSPIF are reserved on the PIC16F873/876; always maintain these bits clear.

#### 10.3.2 USART SYNCHRONOUS MASTER RECEPTION

Once synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>), or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/ disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read only bit, which is reset by the hardware. In this case, it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register (i.e., it is a two deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full, then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The ninth

receive bit is buffered the same way as the receive data. Reading the RCREG register will load bit RX9D with a new value, therefore, it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old RX9D information.

When setting up a Synchronous Master Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate (Section 10.1).
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Ensure bits CREN and SREN are clear.
- 4. If interrupts are desired, then set enable bit RCIE.
- 5. If 9-bit reception is desired, then set bit RX9.
- 6. If a single reception is required, set bit SREN. For continuous reception, set bit CREN.
- Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set.
- 8. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 9. Read the 8-bit received data by reading the RCREG register.
- 10. If any error occurred, clear the error by clearing bit CREN.
- 11. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

| Address                                | Name   | Bit 7                | Bit 6     | Bit 5  | Bit 4 | Bit 3 | Bit 2     | Bit 1     | Bit 0  | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|----------------------------------------|--------|----------------------|-----------|--------|-------|-------|-----------|-----------|--------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh                 | INTCON | GIE                  | PEIE      | TOIE   | INTE  | RBIE  | TOIF      | INTF      | R0IF   | 0000 000x                | 0000 000u                       |
| 0Ch                                    | PIR1   | PSPIF <sup>(1)</sup> | ADIF      | RCIF   | TXIF  | SSPIF | CCP1IF    | TMR2IF    | TMR1IF | 0000 0000                | 0000 0000                       |
| 18h                                    | RCSTA  | SPEN                 | RX9       | SREN   | CREN  | _     | FERR      | OERR      | RX9D   | 0000 -00x                | 0000 -00x                       |
| 1Ah                                    | RCREG  | USART R              | eceive Re | gister |       |       |           |           |        | 0000 0000                | 0000 0000                       |
| 8Ch                                    | PIE1   | PSPIE <sup>(1)</sup> | ADIE      | RCIE   | TXIE  | SSPIE | CCP1IE    | TMR2IE    | TMR1IE | 0000 0000                | 0000 0000                       |
| 98h                                    | TXSTA  | CSRC                 | TX9       | TXEN   | SYNC  | _     | BRGH      | TRMT      | TX9D   | 0000 -010                | 0000 -010                       |
| 99h SPBRG Baud Rate Generator Register |        |                      |           |        |       |       | 0000 0000 | 0000 0000 |        |                          |                                 |

#### TABLE 10-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception. **Note 1:** Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.

## REGISTER 12-1: CONFIGURATION WORD (ADDRESS 2007h)<sup>(1)</sup>

| CP1                 | CP0 | DEBUG                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                | WRT                               | CPD                                       | IVP                           | BODEN                                       | CP1                        | CP0                  | PWRTF | WDTF | F0SC1 | F0SC0 |
|---------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|-------------------------------|---------------------------------------------|----------------------------|----------------------|-------|------|-------|-------|
| 5.40                | 010 | DEBOO                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | 0.0                                       | 211                           | DODEN                                       | 01 1                       | 01.0                 |       |      |       |       |
| bit 13-1<br>bit 5-4 | 2,  | <b>CP1:CP0:</b><br>11 = Code<br>10 = 1F00<br>01 = 0F00<br>01 = 1000<br>00 = 0000<br>00 = 0000                                  | <b>CP1:CP0:</b> FLASH Program Memory Code Protection bits <sup>(2)</sup><br>11 = Code protection off<br>10 = 1F00h to 1FFFh code protected (PIC16F877, 876)<br>10 = 0F00h to 0FFFh code protected (PIC16F874, 873)<br>01 = 1000h to 1FFFh code protected (PIC16F877, 876)<br>01 = 0800h to 0FFFh code protected (PIC16F874, 873)<br>00 = 0000h to 1FFFh code protected (PIC16F877, 876)<br>00 = 0000h to 0FFFh code protected (PIC16F874, 873) |                                   |                                           |                               |                                             |                            |                      |       |      |       | bitU  |
| bit 11              |     | <b>DEBUG:</b> I<br>1 = In-Circ<br>0 = In-Circ                                                                                  | <b>DEBUG:</b> In-Circuit Debugger Mode<br>L = In-Circuit Debugger disabled, RB6 and RB7 are general purpose I/O pins<br>D = In-Circuit Debugger enabled, RB6 and RB7 are dedicated to the debugger.                                                                                                                                                                                                                                            |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |
| bit 10              |     | Unimplen                                                                                                                       | nented:                                                                                                                                                                                                                                                                                                                                                                                                                                        | Read as                           | '1'                                       |                               |                                             |                            |                      |       |      |       |       |
| bit 9               |     | <b>WRT:</b> FLA<br>1 = Unpro<br>0 = Unpro                                                                                      | ASH Prog<br>tected p<br>tected p                                                                                                                                                                                                                                                                                                                                                                                                               | gram Mei<br>rogram n<br>rogram n  | mory Wr<br>nemory r<br>nemory r           | ite Enat<br>nay be<br>nay not | ble<br>written to by<br>be written to       | EECON                      | I control<br>CON cor | ntrol |      |       |       |
| bit 8               |     | <b>CPD:</b> Data EE Memory Code Protection<br>1 = Code protection off<br>0 = Data EEPROM memory code protected                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |
| bit 7               |     | LVP: Low<br>1 = RB3/F<br>0 = RB3 is                                                                                            | Voltage<br>PGM pin<br>s digital I                                                                                                                                                                                                                                                                                                                                                                                                              | In-Circui<br>has PGN<br>I/O, HV o | t Serial F<br>1 f <u>unctio</u><br>n MCLR | Program<br>n, low v<br>must b | iming Enabl<br>oltage progr<br>e used for p | e bit<br>amming<br>rogramn | enableo              | I     |      |       |       |
| bit 6               |     | <b>BODEN</b> : <b>B</b><br>1 = BOR <b>e</b><br>0 = BOR <b>e</b>                                                                | BODEN: Brown-out Reset Enable bit <sup>(3)</sup><br>1 = BOR enabled<br>0 = BOR disabled                                                                                                                                                                                                                                                                                                                                                        |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |
| bit 3               |     | <b>PWRTE</b> : <b>F</b><br>1 = PWRT<br>0 = PWRT                                                                                | <b>PWRTE</b> : Power-up Timer Enable bit <sup>(3)</sup><br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                                               |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |
| bit 2               |     | <b>WDTE</b> : W<br>1 = WDT<br>0 = WDT                                                                                          | WDTE: Watchdog Timer Enable bit<br>1 = WDT enabled<br>0 = WDT disabled                                                                                                                                                                                                                                                                                                                                                                         |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |
| bit 1-0             |     | FOSC1:FOSC0: Oscillator Selection bits<br>11 = RC oscillator<br>10 = HS oscillator<br>01 = XT oscillator<br>00 = LP oscillator |                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                                           |                               |                                             |                            |                      |       |      |       |       |

- **Note 1:** The erased (unprogrammed) value of the configuration word is 3FFFh.
  - 2: All of the CP1:CP0 pairs have to be given the same value to enable the code protection scheme listed.
  - **3:** Enabling Brown-out Reset automatically enables Power-up Timer (PWRT), regardless of the value of bit PWRTE. Ensure the Power-up Timer is enabled any time Brown-out Reset is enabled.

| Register   |     | Dev | ices |     | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset | Wake-up via WDT or<br>Interrupt |  |
|------------|-----|-----|------|-----|------------------------------------|---------------------------|---------------------------------|--|
| W          | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| INDF       | 873 | 874 | 876  | 877 | N/A                                | N/A                       | N/A                             |  |
| TMR0       | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| PCL        | 873 | 874 | 876  | 877 | 0000h                              | 0000h                     | PC + 1 <sup>(2)</sup>           |  |
| STATUS     | 873 | 874 | 876  | 877 | 0001 1xxx                          | 000q quuu <b>(3)</b>      | uuuq quuu <b>(3)</b>            |  |
| FSR        | 873 | 874 | 876  | 877 | xxxx xxxx                          | uuuu uuuu                 | uuuu uuuu                       |  |
| PORTA      | 873 | 874 | 876  | 877 | 0x 0000                            | 0u 0000                   | uu uuuu                         |  |
| PORTB      | 873 | 874 | 876  | 877 | xxxx xxxx                          | uuuu uuuu                 | uuuu uuuu                       |  |
| PORTC      | 873 | 874 | 876  | 877 | xxxx xxxx                          | uuuu uuuu                 | uuuu uuuu                       |  |
| PORTD      | 873 | 874 | 876  | 877 | xxxx xxxx                          | uuuu uuuu                 | uuuu uuuu                       |  |
| PORTE      | 873 | 874 | 876  | 877 | xxx                                | uuu                       | uuu                             |  |
| PCLATH     | 873 | 874 | 876  | 877 | 0 0000                             | 0 0000                    | u uuuu                          |  |
| INTCON     | 873 | 874 | 876  | 877 | 0000 000x                          | 0000 000u                 | uuuu uuuu <b>(1)</b>            |  |
| PIR1       | 873 | 874 | 876  | 877 | r000 0000                          | r000 0000                 | ruuu uuuu <sup>(1)</sup>        |  |
|            | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu <b>(1)</b>            |  |
| PIR2       | 873 | 874 | 876  | 877 | -r-0 00                            | -r-0 00                   | -r-u uu(1)                      |  |
| TMR1L      | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| TMR1H      | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| T1CON      | 873 | 874 | 876  | 877 | 00 0000                            | uu uuuu                   | uu uuuu                         |  |
| TMR2       | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |
| T2CON      | 873 | 874 | 876  | 877 | -000 0000                          | -000 0000                 | -uuu uuuu                       |  |
| SSPBUF     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| SSPCON     | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |
| CCPR1L     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| CCPR1H     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| CCP1CON    | 873 | 874 | 876  | 877 | 00 0000                            | 00 0000                   | uu uuuu                         |  |
| RCSTA      | 873 | 874 | 876  | 877 | 0000 000x                          | 0000 000x                 | uuuu uuuu                       |  |
| TXREG      | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |
| RCREG      | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |
| CCPR2L     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| CCPR2H     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| CCP2CON    | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |
| ADRESH     | 873 | 874 | 876  | 877 | XXXX XXXX                          | uuuu uuuu                 | uuuu uuuu                       |  |
| ADCON0     | 873 | 874 | 876  | 877 | 0000 00-0                          | 0000 00-0                 | uuuu uu-u                       |  |
| OPTION_REG | 873 | 874 | 876  | 877 | 1111 1111                          | 1111 1111                 | uuuu uuuu                       |  |
| TRISA      | 873 | 874 | 876  | 877 | 11 1111                            | 11 1111                   | uu uuuu                         |  |
| TRISB      | 873 | 874 | 876  | 877 | 1111 1111                          | 1111 1111                 | uuuu uuuu                       |  |
| TRISC      | 873 | 874 | 876  | 877 | 1111 1111                          | 1111 1111                 | uuuu uuuu                       |  |
| TRISD      | 873 | 874 | 876  | 877 | 1111 1111                          | 1111 1111                 | uuuu uuuu                       |  |
| TRISE      | 873 | 874 | 876  | 877 | 0000 -111                          | 0000 -111                 | uuuu -uuu                       |  |
| PIE1       | 873 | 874 | 876  | 877 | r000 0000                          | r000 0000                 | ruuu uuuu                       |  |
|            | 873 | 874 | 876  | 877 | 0000 0000                          | 0000 0000                 | uuuu uuuu                       |  |

#### TABLE 12-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS

Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition, r = reserved, maintain clear

Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 12-5 for RESET value for specific condition.

## 12.12 Watchdog Timer (WDT)

The Watchdog Timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/ CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit WDTE (Section 12.1).

WDT time-out period values may be found in the Electrical Specifications section under parameter #31. Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET condition.
  - 2: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.



#### FIGURE 12-10: WATCHDOG TIMER BLOCK DIAGRAM

#### TABLE 12-7: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address  | Name         | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|----------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h    | Config. bits | (1)   | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | FOSC1 | FOSC0 |
| 81h,181h | OPTION_REG   | RBPU  | INTEDG               | TOCS  | TOSE  | PSA                  | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer. **Note 1:** See Register 12-1 for operation of these bits.

#### TABLE 13-2: PIC16F87X INSTRUCTION SET

| Mnemonic, |                                        | Description                                           | Cycles   |        | 14-Bit    | Opcode   | )         | Status       | Neter   |
|-----------|----------------------------------------|-------------------------------------------------------|----------|--------|-----------|----------|-----------|--------------|---------|
| Оре       | rands                                  | Description                                           |          | MSb    |           |          | LSb       | Affected     | Notes   |
|           | BYTE-ORIENTED FILE REGISTER OPERATIONS |                                                       |          |        |           |          |           |              |         |
| ADDWF     | f, d                                   | Add W and f                                           | 1        | 00     | 0111      | dfff     | ffff      | C,DC,Z       | 1,2     |
| ANDWF     | f, d                                   | AND W with f                                          | 1        | 00     | 0101      | dfff     | ffff      | Z            | 1,2     |
| CLRF      | f                                      | Clear f                                               | 1        | 00     | 0001      | lfff     | ffff      | Z            | 2       |
| CLRW      | -                                      | Clear W                                               | 1        | 00     | 0001      | 0xxx     | xxxx      | Z            |         |
| COMF      | f, d                                   | Complement f                                          | 1        | 00     | 1001      | dfff     | ffff      | Z            | 1,2     |
| DECF      | f, d                                   | Decrement f                                           | 1        | 00     | 0011      | dfff     | ffff      | Z            | 1,2     |
| DECFSZ    | f, d                                   | Decrement f, Skip if 0                                | 1(2)     | 00     | 1011      | dfff     | ffff      |              | 1,2,3   |
| INCF      | f, d                                   | Increment f                                           | 1        | 00     | 1010      | dfff     | ffff      | Z            | 1,2     |
| INCFSZ    | f, d                                   | Increment f, Skip if 0                                | 1(2)     | 00     | 1111      | dfff     | ffff      |              | 1,2,3   |
| IORWF     | f, d                                   | Inclusive OR W with f                                 | 1        | 00     | 0100      | dfff     | ffff      | Z            | 1,2     |
| MOVF      | f, d                                   | Move f                                                | 1        | 00     | 1000      | dfff     | ffff      | Z            | 1,2     |
| MOVWF     | f                                      | Move W to f                                           | 1        | 00     | 0000      | lfff     | ffff      |              |         |
| NOP       | -                                      | No Operation                                          | 1        | 00     | 0000      | 0xx0     | 0000      |              |         |
| RLF       | f, d                                   | Rotate Left f through Carry                           | 1        | 00     | 1101      | dfff     | ffff      | С            | 1,2     |
| RRF       | f, d                                   | Rotate Right f through Carry                          | 1        | 00     | 1100      | dfff     | ffff      | С            | 1,2     |
| SUBWF     | f, d                                   | Subtract W from f                                     | 1        | 00     | 0010      | dfff     | ffff      | C,DC,Z       | 1,2     |
| SWAPF     | f, d                                   | Swap nibbles in f                                     | 1        | 00     | 1110      | dfff     | ffff      |              | 1,2     |
| XORWF     | f, d                                   | Exclusive OR W with f                                 | 1        | 00     | 0110      | dfff     | ffff      | Z            | 1,2     |
|           |                                        | BIT-ORIENTED FILE REGIST                              |          | ATION  | IS        |          |           |              |         |
| BCF       | f, b                                   | Bit Clear f                                           | 1        | 01     | 00bb      | bfff     | ffff      |              | 1,2     |
| BSF       | f, b                                   | Bit Set f                                             | 1        | 01     | 01bb      | bfff     | ffff      |              | 1,2     |
| BTFSC     | f, b                                   | Bit Test f, Skip if Clear                             | 1 (2)    | 01     | 10bb      | bfff     | ffff      |              | 3       |
| BTFSS     | f, b                                   | Bit Test f, Skip if Set                               | 1 (2)    | 01     | 11bb      | bfff     | ffff      |              | 3       |
|           |                                        | LITERAL AND CONTROL                                   | OPERAT   | IONS   |           |          |           |              | r       |
| ADDLW     | k                                      | Add literal and W                                     | 1        | 11     | 111x      | kkkk     | kkkk      | C,DC,Z       |         |
| ANDLW     | k                                      | AND literal with W                                    | 1        | 11     | 1001      | kkkk     | kkkk      | Z            |         |
| CALL      | k                                      | Call subroutine                                       | 2        | 10     | 0kkk      | kkkk     | kkkk      |              |         |
| CLRWDT    | -                                      | Clear Watchdog Timer                                  | 1        | 00     | 0000      | 0110     | 0100      | TO,PD        |         |
| GOTO      | k                                      | Go to address                                         | 2        | 10     | 1kkk      | kkkk     | kkkk      |              |         |
| IORLW     | k                                      | Inclusive OR literal with W                           | 1        | 11     | 1000      | kkkk     | kkkk      | Z            |         |
| MOVLW     | k                                      | Move literal to W                                     | 1        | 11     | 00xx      | kkkk     | kkkk      |              |         |
| RETFIE    | -                                      | Return from interrupt                                 | 2        | 00     | 0000      | 0000     | 1001      |              |         |
| RETLW     | k                                      | Return with literal in W                              | 2        | 11     | 01xx      | kkkk     | kkkk      |              |         |
| RETURN    | -                                      | Return from Subroutine                                | 2        | 00     | 0000      | 0000     | 1000      |              |         |
| SLEEP     | -                                      | Go into standby mode                                  | 1        | 00     | 0000      | 0110     | 0011      | TO,PD        |         |
| SUBLW     | k                                      | Subtract W from literal                               | 1        | 11     | 110x      | kkkk     | kkkk      | C,DC,Z       |         |
| XORLW     | k                                      | Exclusive OR literal with W                           | 1        | 11     | 1010      | kkkk     | kkkk      | Z            |         |
| Note 1:   | When an I/                             | O register is modified as a function of itself (e.g., | MOVF POP | RTB, 1 | 1), the v | alue use | ed will b | e that value | present |

 When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

3: If Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

**Note:** Additional information on the mid-range instruction set is available in the PIC<sup>®</sup> MCU Mid-Range Family Reference Manual (DS33023).

| Param<br>No. | Symbol                | Characteristic                                            | Min                                           | Тур†        | Max      | Units     | Conditions |  |
|--------------|-----------------------|-----------------------------------------------------------|-----------------------------------------------|-------------|----------|-----------|------------|--|
| 70*          | TssL2scH,<br>TssL2scL | $\overline{SS}$ ↓ to SCK↓ or SCK↑ input                   | Тсу                                           |             | —        | ns        |            |  |
| 71*          | TscH                  | SCK input high time (Slave mode)                          |                                               | Tcy + 20    | _        | _         | ns         |  |
| 72*          | TscL                  | SCK input low time (Slave mode)                           |                                               | Tcy + 20    | _        | _         | ns         |  |
| 73*          | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK                       | 100                                           |             | —        | ns        |            |  |
| 74*          | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK e                      | 100                                           |             | -        | ns        |            |  |
| 75*          | TdoR                  | SDO data output rise time                                 | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) |             | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 76*          | TdoF                  | SDO data output fall time                                 |                                               | —           | 10       | 25        | ns         |  |
| 77*          | TssH2doZ              | SS↑ to SDO output hi-impedance                            |                                               | 10          | _        | 50        | ns         |  |
| 78*          | TscR                  | SCK output rise time (Master mode)                        | Standard(F)<br>Extended(LF)                   |             | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 79*          | TscF                  | SCK output fall time (Master mode)                        |                                               | _           | 10       | 25        | ns         |  |
| 80*          | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge                      | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) |             |          | 50<br>145 | ns         |  |
| 81*          | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK edge                         | Тсу                                           | _           | —        | ns        |            |  |
| 82*          | TssL2doV              | SDO data output valid after $\overline{SS}\downarrow$ edg | е                                             | —           | _        | 50        | ns         |  |
| 83*          | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                       |                                               | 1.5TCY + 40 | —        | —         | ns         |  |

#### TABLE 15-7: SPI MODE REQUIREMENTS

\* These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are t not tested.



#### I<sup>2</sup>C BUS START/STOP BITS TIMING FIGURE 15-17:

| TABLE 15-9: | I <sup>2</sup> C BUS DATA REQUIREMENTS |
|-------------|----------------------------------------|
|-------------|----------------------------------------|

| Param<br>No. | Sym     | Characte               | eristic      | Min        | Max  | Units | Conditions                                     |
|--------------|---------|------------------------|--------------|------------|------|-------|------------------------------------------------|
| 100          | Thigh   | Clock high time        | 100 kHz mode | 4.0        |      | μS    | Device must operate at a minimum of 1.5 MHz    |
|              |         |                        | 400 kHz mode | 0.6        | _    | μS    | Device must operate at a<br>minimum of 10 MHz  |
|              |         |                        | SSP Module   | 0.5TCY     | _    |       |                                                |
| 101          | Tlow    | Clock low time         | 100 kHz mode | 4.7        |      | μS    | Device must operate at a<br>minimum of 1.5 MHz |
|              |         |                        | 400 kHz mode | 1.3        |      | μS    | Device must operate at a<br>minimum of 10 MHz  |
|              |         |                        | SSP Module   | 0.5TCY     |      |       |                                                |
| 102          | Tr      | SDA and SCL rise       | 100 kHz mode | —          | 1000 | ns    |                                                |
|              |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF     |
| 103          | Tf      | SDA and SCL fall time  | 100 kHz mode | —          | 300  | ns    |                                                |
|              |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from<br>10 to 400 pF     |
| 90           | Tsu:sta | START condition        | 100 kHz mode | 4.7        | —    | μS    | Only relevant for Repeated                     |
|              |         | setup time             | 400 kHz mode | 0.6        |      | μS    | START condition                                |
| 91           | Thd:sta | START condition hold   | 100 kHz mode | 4.0        | _    | μs    | After this period, the first clock             |
|              |         | time                   | 400 kHz mode | 0.6        | —    | μs    | pulse is generated                             |
| 106          | Thd:dat | Data input hold time   | 100 kHz mode | 0          | —    | ns    |                                                |
|              |         |                        | 400 kHz mode | 0          | 0.9  | μS    |                                                |
| 107          | Tsu:dat | Data input setup time  | 100 kHz mode | 250        |      | ns    | (Note 2)                                       |
|              |         |                        | 400 kHz mode | 100        |      | ns    |                                                |
| 92           | Tsu:sto | STOP condition setup   | 100 kHz mode | 4.7        | —    | μs    |                                                |
|              |         | time                   | 400 kHz mode | 0.6        | —    | μs    |                                                |
| 109          | Таа     | Output valid from      | 100 kHz mode | —          | 3500 | ns    | (Note 1)                                       |
|              |         | clock                  | 400 kHz mode | —          |      | ns    |                                                |
| 110          | Tbuf    | Bus free time          | 100 kHz mode | 4.7        | —    | μS    | Time the bus must be free                      |
|              |         |                        | 400 kHz mode | 1.3        |      | μs    | betore a new transmission<br>can start         |
|              | Cb      | Bus capacitive loading |              |            | 400  | pF    |                                                |

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement that Tsu:dat ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+ Tsu:dat = 1000 + 250 = 1250 ns (according to the standard mode I<sup>2</sup>C bus specification) before the SCL line is released.

# PIC16F87X

NOTES:

| PWM Mode61                                   |
|----------------------------------------------|
| Block Diagram61                              |
| Duty Cycle61                                 |
| Example Frequencies/Resolutions (Table)62    |
| PWM Period61                                 |
| Special Event Trigger and A/D Conversions60  |
| CCP. See Capture/Compare/PWM                 |
| CCP1CON                                      |
| CCP2CON                                      |
| CCPR1H Register 15, 17, 57                   |
| CCPR1L Register 17, 57                       |
| CCPR2H Register                              |
| CCPR2L Register 15, 17                       |
| CCPxM0 bit58                                 |
| CCPxM1 bit58                                 |
| CCPxM2 bit58                                 |
| CCPxM3 bit58                                 |
| CCPxX bit                                    |
| CCPxY bit58                                  |
| CKE                                          |
| CKP67                                        |
| Clock Polarity Select bit, CKP67             |
| Code Examples                                |
| Call of a Subroutine in Page 1 from Page 026 |
| EEPROM Data Read43                           |
| EEPROM Data Write43                          |
| FLASH Program Read44                         |
| FLASH Program Write45                        |
| Indirect Addressing27                        |
| Initializing PORTA29                         |
| Saving STATUS, W and PCLATH Registers        |
| Code Protected Operation                     |
| Data EEPROM and FLASH Program Memory45       |
| Code Protection                              |
| Computed GOTO                                |
| Configuration Bits119                        |
| Configuration Word120                        |
| Conversion Considerations                    |
|                                              |

## D

| D/Ā                                           | 66      |
|-----------------------------------------------|---------|
| Data EEPROM                                   | 41      |
| Associated Registers                          | 46      |
| Code Protection                               | 45      |
| Reading                                       | 43      |
| Special Functions Registers                   | 41      |
| Spurious Write Protection                     | 45      |
| Write Verify                                  | 45      |
| Writing to                                    | 43      |
| Data Memory                                   | 12      |
| Bank Select (RP1:RP0 Bits)                    | 12, 18  |
| General Purpose Registers                     | 12      |
| Register File Map                             | 13, 14  |
| Special Function Registers                    | 15      |
| Data/Address bit, D/A                         | 66      |
| DC and AC Characteristics Graphs and Tables . |         |
| DC Characteristics                            |         |
| Commercial and Industrial                     | 152–156 |
| Extended                                      | 157–160 |
| Development Support                           | 143     |
| Device Differences                            |         |
| Device Overview                               | 5       |
| Direct Addressing                             | 27      |
|                                               |         |

## Е

| Electrical Characteristics                               | 149 |
|----------------------------------------------------------|-----|
| Errata                                                   | 4   |
| External Clock Input (RA4/TUCKI). See Timeru             |     |
| External Interrupt Input (RB0/INT). See Interrupt Source | es  |
| F                                                        |     |
| Firmware Instructions                                    | 135 |
| ELASH Program Memory                                     | /1  |

| FLASH Program Memory                    | 41            |
|-----------------------------------------|---------------|
| Associated Registers                    | 46            |
| Code Protection                         | 45            |
| Configuration Bits and Read/Write State | 46            |
| Reading                                 | 44            |
| Special Function Registers              | 41            |
| Spurious Write Protection               | 45            |
| Write Protection                        | 46            |
| Write Verify                            | 45            |
| Writing to                              | 44            |
| FSR Register1                           | 5, 16, 17, 27 |
| -                                       |               |

## G

| General Call Address Sequence | 76 |
|-------------------------------|----|
| General Call Address Support  | 76 |
| General Call Enable bit       | 68 |

## L

| -                                                     |          |
|-------------------------------------------------------|----------|
| I/O Ports                                             | 29       |
| I <sup>2</sup> C                                      | 73       |
| I <sup>2</sup> C Bus                                  |          |
| Connection Considerations                             | 94       |
| Sample Device Configuration                           | 94       |
| I <sup>2</sup> C Master Mode Reception                | 84       |
| I <sup>2</sup> C Master Mode Repeated START Condition | 81       |
| I <sup>2</sup> C Mode Selection                       | 73       |
| I <sup>2</sup> C Module                               |          |
| Acknowledge Sequence Timing                           | 86       |
| Addressing                                            | 74       |
| Associated Registers                                  | 77       |
| Baud Rate Generator                                   | 79       |
| Block Diagram                                         | 78       |
| BRG Block Diagram                                     | 79       |
| BRG Reset due to SDA Collision                        | 91       |
| BRG Timing                                            | 80       |
| Bus Arbitration                                       | 89       |
| Asknowledge                                           | 69<br>00 |
| Acknowledge                                           | 69<br>02 |
| Repeated START Condition Timing                       | 92       |
|                                                       | 02       |
| (Case I)<br>Repeated START Condition Timing           | 92       |
| (Case2)                                               | 92       |
| START Condition                                       | <br>90   |
| START Condition Timing                                | 90.91    |
| STOP Condition                                        | 93       |
| STOP Condition Timing (Case1)                         | 93       |
| STOP Condition Timing (Case2)                         | 93       |
| Transmit Timing                                       | 89       |
| Bus Collision Timing                                  | 89       |
| Clock Arbitration                                     | 88       |
| Clock Arbitration Timing (Master Transmit)            | 88       |
| Conditions to not give ACK Pulse                      | 74       |
| General Call Address Support                          | 76       |
| Master Mode                                           | 78       |
| Master Mode 7-bit Reception Timing                    | 85       |
| Master Mode Block Diagram                             | 78       |

NOTES: