



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                          |
|--------------------------------|----------------------------------------------------------|
| Product Status                 | Obsolete                                                 |
| Number of LABs/CLBs            | 100                                                      |
| Number of Logic Elements/Cells | 238                                                      |
| Total RAM Bits                 | 3200                                                     |
| Number of I/O                  | 61                                                       |
| Number of Gates                | 5000                                                     |
| Voltage - Supply               | 4.75V ~ 5.25V                                            |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 84-LCC (J-Lead)                                          |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcs05-3pc84c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4: CLB Control Signal Interface

The four internal control signals are:

- EC: Enable Clock
- SR: Asynchronous Set/Reset or H function generator Input 0
- DIN: Direct In or H function generator Input 2
- H1: H function generator Input 1.

### Input/Output Blocks (IOBs)

User-configurable input/output blocks (IOBs) provide the interface between external package pins and the internal logic. Each IOB controls one package pin and can be configured for input, output, or bidirectional signals. Figure 6 shows a simplified functional block diagram of the Spartan/XL FPGA IOB.



Figure 5: IOB Flip-Flop/Latch Functional Block
Diagram

### IOB Input Signal Path

The input signal to the IOB can be configured to either go directly to the routing channels (via I1 and I2 in Figure 6) or to the input register. The input register can be programmed as either an edge-triggered flip-flop or a level-sensitive latch. The functionality of this register is shown in Table 3, and a simplified block diagram of the register can be seen in Figure 5.

Table 3: Input Register Functionality

| Mode               | CK | EC | D | Q  |
|--------------------|----|----|---|----|
| Power-Up or<br>GSR | Х  | Х  | Х | SR |
| Flip-Flop          |    | 1* | D | D  |
|                    | 0  | Х  | Х | Q  |
| Latch              | 1  | 1* | Х | Q  |
|                    | 0  | 1* | D | D  |
| Both               | Х  | 0  | Х | Q  |

#### Legend:

| X  | Don't care.                                  |
|----|----------------------------------------------|
| ^  |                                              |
|    | Rising edge (clock not inverted).            |
| SR | Set or Reset value. Reset is default.        |
| 0* | Input is Low or unconnected (default value)  |
| 1* | Input is High or unconnected (default value) |



# Output Multiplexer/2-Input Function Generator (Spartan-XL Family Only)

The output path in the Spartan-XL family IOB contains an additional multiplexer not available in the Spartan family IOB. The multiplexer can also be configured as a 2-input function generator, implementing a pass gate, AND gate, OR gate, or XOR gate, with 0, 1, or 2 inverted inputs.

When configured as a multiplexer, this feature allows two output signals to time-share the same output pad, effectively doubling the number of device outputs without requiring a larger, more expensive package. The select input is the pin used for the output flip-flop clock, OK.

When the multiplexer is configured as a 2-input function generator, logic can be implemented within the IOB itself. Combined with a Global buffer, this arrangement allows very high-speed gating of a single signal. For example, a wide decoder can be implemented in CLBs, and its output gated with a Read or Write Strobe driven by a global buffer.

The user can specify that the IOB function generator be used by placing special library symbols beginning with the letter "O." For example, a 2-input AND gate in the IOB function generator is called OAND2. Use the symbol input pin labeled "F" for the signal on the critical path. This signal is placed on the OK pin — the IOB input with the shortest delay to the function generator. Two examples are shown in Figure 7.



Figure 7: AND and MUX Symbols in Spartan-XL IOB

#### **Output Buffer**

An active High 3-state signal can be used to place the output buffer in a high-impedance state, implementing 3-state outputs or bidirectional I/O. Under configuration control, the output (O) and output 3-state (T) signals can be inverted. The polarity of these signals is independently configured for each IOB (see Figure 6, page 7). An output can be configured as open-drain (open-collector) by tying the 3-state pin (T) to the output signal, and the input pin (I) to Ground.

By default, a 5V Spartan device output buffer pull-up structure is configured as a TTL-like totem-pole. The High driver is an n-channel pull-up transistor, pulling to a voltage one transistor threshold below  $V_{CC}.$  Alternatively, the outputs can be globally configured as CMOS drivers, with additional p-channel pull-up transistors pulling to  $V_{CC}.$  This option, applied using the bitstream generation software, applies to all outputs on the device. It is not individually programmable.

All Spartan-XL device outputs are configured as CMOS drivers, therefore driving rail-to-rail. The Spartan-XL family outputs are individually programmable for 12 mA or 24 mA output drive.

Any 5V Spartan device with its outputs configured in TTL mode can drive the inputs of any typical 3.3V device. Supported destinations for Spartan/XL device outputs are shown in Table 7.

#### Three-State Register (Spartan-XL Family Only)

Spartan-XL devices incorporate an optional register controlling the three-state enable in the IOBs. The use of the three-state control register can significantly improve output enable and disable time.

#### **Output Slew Rate**

The slew rate of each output buffer is, by default, reduced, to minimize power bus transients when switching non-critical signals. For critical signals, attach a FAST attribute or property to the output buffer or flip-flop.

Spartan/XL devices have a feature called "Soft Start-up," designed to reduce ground bounce when all outputs are turned on simultaneously at the end of configuration. When the configuration process is finished and the device starts up, the first activation of the outputs is automatically slew-rate limited. Immediately following the initial activation of the I/O, the slew rate of the individual outputs is determined by the individual configuration option for each IOB.

#### **Pull-up and Pull-down Network**

Programmable pull-up and pull-down resistors are used for tying unused pins to  $V_{CC}$  or Ground to minimize power consumption and reduce noise sensitivity. The configurable pull-up resistor is a p-channel transistor that pulls to  $V_{CC}$ . The configurable pull-down resistor is an n-channel transistor that pulls to Ground. The value of these resistors is typically 20 K $\Omega$  – 100 K $\Omega$  (See "Spartan Family DC Characteristics Over Operating Conditions" on page 43.).



This high value makes them unsuitable as wired-AND pull-up resistors.

**Table 7:** Supported Destinations for Spartan/XL Outputs

|                                                                    |                    |            | rtan<br>puts        |
|--------------------------------------------------------------------|--------------------|------------|---------------------|
| Destination                                                        | 3.3V, CMOS         | 5V,<br>TTL | 5V,<br>CMOS         |
| Any device,<br>V <sub>CC</sub> = 3.3V,<br>CMOS-threshold<br>inputs | V                  | V          | Some <sup>(1)</sup> |
| Any device,<br>V <sub>CC</sub> = 5V,<br>TTL-threshold inputs       | V                  | V          | √                   |
| Any device,<br>V <sub>CC</sub> = 5V,<br>CMOS-threshold<br>inputs   | Unreliable<br>Data |            | 1                   |

#### Notes:

Only if destination device has 5V tolerant inputs.

After configuration, voltage levels of unused pads, bonded or unbonded, must be valid logic levels, to reduce noise sensitivity and avoid excess current. Therefore, by default, unused pads are configured with the internal pull-up resistor active. Alternatively, they can be individually configured with the pull-down resistor, or as a driven output, or to be driven by an external source. To activate the internal pull-up, attach the PULLUP library component to the net attached to the pad. To activate the internal pull-down, attach the PULL-DOWN library component to the net attached to the pad.

#### Set/Reset

As with the CLB registers, the GSR signal can be used to set or clear the input and output registers, depending on the value of the INIT attribute or property. The two flip-flops can be individually configured to set or clear on reset and after configuration. Other than the global GSR net, no user-controlled set/reset signal is available to the I/O flip-flops (Figure 5). The choice of set or reset applies to both the initial state of the flip-flop and the response to the GSR pulse.

#### **Independent Clocks**

Separate clock signals are provided for the input (IK) and output (OK) flip-flops. The clock can be independently inverted for each flip-flop within the IOB, generating either

falling-edge or rising-edge triggered flip-flops. The clock inputs for each IOB are independent.

#### **Common Clock Enables**

The input and output flip-flops in each IOB have a common clock enable input (see EC signal in Figure 5), which through configuration, can be activated individually for the input or output flip-flop, or both. This clock enable operates exactly like the EC signal on the Spartan/XL FPGA CLB. It cannot be inverted within the IOB.

## **Routing Channel Description**

All internal routing channels are composed of metal segments with programmable switching points and switching matrices to implement the desired routing. A structured, hierarchical matrix of routing channels is provided to achieve efficient automated routing.

This section describes the routing channels available in Spartan/XL devices. Figure 8 shows a general block diagram of the CLB routing channels. The implementation software automatically assigns the appropriate resources based on the density and timing requirements of the design. The following description of the routing channels is for information only and is simplified with some minor details omitted. For an exact interconnect description the designer should open a design in the FPGA Editor and review the actual connections in this tool.

The routing channels will be discussed as follows;

- CLB routing channels which run along each row and column of the CLB array.
- IOB routing channels which form a ring (called a VersaRing) around the outside of the CLB array. It connects the I/O with the CLB routing channels.
- Global routing consists of dedicated networks primarily designed to distribute clocks throughout the device with minimum delay and skew. Global routing can also be used for other high-fanout signals.

### **CLB Routing Channels**

The routing channels around the CLB are derived from three types of interconnects; single-length, double-length, and longlines. At the intersection of each vertical and horizontal routing channel is a signal steering matrix called a Programmable Switch Matrix (PSM). Figure 8 shows the basic routing channel configuration showing single-length lines, double-length lines and longlines as well as the CLBs and PSMs. The CLB to routing channel interface is shown as well as how the PSMs interface at the channel intersections.





Figure 13: Data Write and Access Timing for RAM

WCLK can be configured as active on either the rising edge (default) or the falling edge. While the WCLK input to the RAM accepts the same signal as the clock input to the associated CLB's flip-flops, the sense of this WCLK input can be

inverted with respect to the sense of the flip-flop clock inputs. Consequently, within the same CLB, data at the RAM SPO line can be stored in a flip-flop with either the same or the inverse clock polarity used to write data to the RAM.

The WE input is active High and cannot be inverted within the CLB.

Allowing for settling time, the data on the SPO output reflects the contents of the RAM location currently addressed. When the address changes, following the asynchronous delay  $T_{ILO}$ , the data stored at the new address location will appear on SPO. If the data at a particular RAM address is overwritten, after the delay  $T_{WOS}$ , the new data will appear on SPO.

### **Dual-Port Mode**

In dual-port mode, the function generators (F-LUT and G-LUT) are used to create a 16 x 1 dual-port memory. Of the two data ports available, one permits read and write operations at the address specified by A[3:0] while the second provides only for read operations at the address specified independently by DPRA[3:0]. As a result, simultaneous read/write operations at different addresses (or even at the same address) are supported.

The functional organization of the 16  $\times$  1 dual-port RAM is shown in Figure 14. The dual-port RAM signals and the



Figure 14: Logic Diagram for the Dual-Port RAM





Figure 16: Fast Carry Logic in Spartan/XL CLB





Figure 17: Detail of Spartan/XL Dedicated Carry Logic

## **3-State Long Line Drivers**

A pair of 3-state buffers is associated with each CLB in the array. These 3-state buffers (BUFT) can be used to drive signals onto the nearest horizontal longlines above and below the CLB. They can therefore be used to implement multiplexed or bidirectional buses on the horizontal long-lines, saving logic resources.

There is a weak keeper at each end of these two horizontal longlines. This circuit prevents undefined floating levels. However, it is overridden by any driver.

The buffer enable is an active High 3-state (i.e., an active Low enable), as shown in Table 11.

### Three-State Buffer Example

Figure 18 shows how to use the 3-state buffers to implement a multiplexer. The selection is accomplished by the buffer 3-state signal.

Pay particular attention to the polarity of the T pin when using these buffers in a design. Active High 3-state (T) is identical to an active Low output enable, as shown in Table 11.

Table 11: Three-State Buffer Functionality

| IN | Т | OUT |
|----|---|-----|
| X  | 1 | Z   |
| IN | 0 | IN  |



Figure 18: 3-state Buffers Implement a Multiplexer



Figure 20 is a diagram of the Spartan/XL FPGA boundary scan logic. It includes three bits of Data Register per IOB, the IEEE 1149.1 Test Access Port controller, and the Instruction Register with decodes.

Spartan/XL devices can also be configured through the boundary scan logic. See **Configuration Through the Boundary Scan Pins**, page 37.

### Data Registers

The primary data register is the boundary scan register. For each IOB pin in the FPGA, bonded or not, it includes three bits for In, Out and 3-state Control. Non-IOB pins have appropriate partial bit population for In or Out only. PROGRAM, CCLK and DONE are not included in the boundary scan register. Each EXTEST CAPTURE-DR state captures all In, Out, and 3-state pins.

The data register also includes the following non-pin bits: TDO.T, and TDO.O, which are always bits 0 and 1 of the data register, respectively, and BSCANT.UPD, which is always the last bit of the data register. These three boundary scan bits are special-purpose Xilinx test signals.

The other standard data register is the single flip-flop BYPASS register. It synchronizes data being passed through the FPGA to the next downstream boundary scan device.

The FPGA provides two additional data registers that can be specified using the BSCAN macro. The FPGA provides two user pins (BSCAN.SEL1 and BSCAN.SEL2) which are the decodes of two user instructions. For these instructions, two corresponding pins (BSCAN.TDO1 and BSCAN.TDO2) allow user scan data to be shifted out on TDO. The data register clock (BSCAN.DRCK) is available for control of test logic which the user may wish to implement with CLBs. The NAND of TCK and RUN-TEST-IDLE is also provided (BSCAN.IDLE).

#### Instruction Set

The Spartan/XL FPGA boundary scan instruction set also includes instructions to configure the device and read back the configuration data. The instruction set is coded as shown in Table 12.



Slave Serial is the default mode if the Mode pins are left unconnected, as they have weak pull-up resistors during configuration.

Multiple slave devices with identical configurations can be wired with parallel DIN inputs. In this way, multiple devices can be configured simultaneously.

## **Serial Daisy Chain**

Multiple devices with different configurations can be connected together in a "daisy chain," and a single combined bitstream used to configure the chain of slave devices.

To configure a daisy chain of devices, wire the CCLK pins of all devices in parallel, as shown in Figure 25. Connect the DOUT of each device to the DIN of the next. The lead or master FPGA and following slaves each passes resynchronized configuration data coming from a single source. The header data, including the length count, is passed through

and is captured by each FPGA when it recognizes the 0010 preamble. Following the length-count data, each FPGA outputs a High on DOUT until it has received its required number of data frames.

After an FPGA has received its configuration data, it passes on any additional frame start bits and configuration data on DOUT. When the total number of configuration clocks applied after memory initialization equals the value of the 24-bit length count, the FPGAs begin the start-up sequence and become operational together. FPGA I/O are normally released two CCLK cycles after the last configuration bit is received.

The daisy-chained bitstream is not simply a concatenation of the individual bitstreams. The PROM File Formatter must be used to combine the bitstreams for a daisy-chained configuration.

Note:



Figure 25: Master/Slave Serial Mode Circuit Diagram

DS060\_25\_061301





DS060\_28\_080400

| Symbol           |      | Description            | Min | Max | Units |
|------------------|------|------------------------|-----|-----|-------|
| T <sub>IC</sub>  |      | INIT (High) setup time | 5   | -   | μs    |
| T <sub>DC</sub>  |      | D0-D7 setup time       | 20  | -   | ns    |
| T <sub>CD</sub>  | CCLK | D0-D7 hold time        | 0   | -   | ns    |
| T <sub>CCH</sub> | COLK | CCLK High time         | 45  | -   | ns    |
| T <sub>CCL</sub> |      | CCLK Low time          | 45  | -   | ns    |
| F <sub>CC</sub>  |      | CCLK Frequency         | -   | 10  | MHz   |

#### Notes:

Figure 28: Express Mode Programming Switching Characteristics

## **Setting CCLK Frequency**

In Master mode, CCLK can be generated in either of two frequencies. In the default slow mode, the frequency ranges from 0.5 MHz to 1.25 MHz for Spartan/XL devices. In fast CCLK mode, the frequency ranges from 4 MHz to 10 MHz for Spartan/XL devices. The frequency is changed to fast by an option when running the bitstream generation software.

#### **Data Stream Format**

The data stream ("bitstream") format is identical for both serial configuration modes, but different for the Spartan-XL family Express mode. In Express mode, the device becomes active when DONE goes High, therefore no length count is required. Additionally, CRC error checking is not supported in Express mode. The data stream format is shown in Table 16. Bit-serial data is read from left to right.

Express mode data is shown with D0 at the left and D7 at the right.

The configuration data stream begins with a string of eight ones, a preamble code, followed by a 24-bit length count and a separator field of ones (or 24 fill bits, in Spartan-XL family Express mode). This header is followed by the actual configuration data in frames. The length and number of frames depends on the device type (see Table 17). Each frame begins with a start field and ends with an error check. In serial modes, a postamble code is required to signal the end of data for a single device. In all cases, additional start-up bytes of data are required to provide four clocks for the startup sequence at the end of configuration. Long daisy chains require additional start-up bytes to shift the last data through the chain. All start-up bytes are "don't cares".

If not driven by the preceding DOUT, CS1 must remain High until the device is fully configured.



# **Readback Switching Characteristics Guidelines**

The following guidelines reflect worst-case values over the recommended operating conditions.



Figure 33: Spartan and Spartan-XL Readback Timing Diagram

## Spartan and Spartan-XL Readback Switching Characteristics

| Symbol            |           | Description                                    | Min | Max | Units |
|-------------------|-----------|------------------------------------------------|-----|-----|-------|
| T <sub>RTRC</sub> | rdbk.TRIG | rdbk.TRIG setup to initiate and abort Readback | 200 | -   | ns    |
| T <sub>RCRT</sub> |           | rdbk.TRIG hold to initiate and abort Readback  | 50  | -   | ns    |
| T <sub>RCRD</sub> | rdclk.l   | rdbk.DATA delay                                | -   | 250 | ns    |
| T <sub>RCRR</sub> |           | rdbk.RIP delay                                 | -   | 250 | ns    |
| T <sub>RCH</sub>  |           | High time                                      | 250 | 500 | ns    |
| T <sub>RCL</sub>  |           | Low time                                       | 250 | 500 | ns    |

#### Notes:

- 1. Timing parameters apply to all speed grades.
- 2. If rdbk.TRIG is High prior to Finished, Finished will trigger the first Readback.



# **Configuration Switching Characteristics**



### **Master Mode**

| Symbol            | Description                | Min | Max  | Units             |
|-------------------|----------------------------|-----|------|-------------------|
| T <sub>POR</sub>  | Power-on reset             | 40  | 130  | ms                |
| T <sub>PI</sub>   | Program Latency            | 30  | 200  | μs per CLB column |
| T <sub>ICCK</sub> | CCLK (output) delay        | 40  | 250  | μs                |
| T <sub>CCLK</sub> | CCLK (output) period, slow | 640 | 2000 | ns                |
| T <sub>CCLK</sub> | CCLK (output) period, fast | 100 | 250  | ns                |

## **Slave Mode**

| Symbol            | Description                    | Min | Max | Units             |
|-------------------|--------------------------------|-----|-----|-------------------|
| T <sub>POR</sub>  | Power-on reset                 | 10  | 33  | ms                |
| T <sub>Pl</sub>   | Program latency                | 30  | 200 | μs per CLB column |
| T <sub>ICCK</sub> | CCLK (input) delay (required)  | 4   | -   | μs                |
| T <sub>CCLK</sub> | CCLK (input) period (required) | 80  | -   | ns                |



## **Spartan Family Detailed Specifications**

#### **Definition of Terms**

In the following tables, some specifications may be designated as Advance or Preliminary. These terms are defined as follows:

**Advance:** Initial estimates based on simulation and/or extrapolation from other speed grades, devices, or families. Values are subject to change. Use as estimates, not for production.

Preliminary: Based on preliminary characterization. Further changes are not expected.

Unmarked: Specifications not identified as either Advance or Preliminary are to be considered Final.

Notwithstanding the definition of the above terms, all specifications are subject to change without notice.

Except for pin-to-pin input and output parameters, the AC parameter delay specifications included in this document are derived from measuring internal test patterns. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications.

## Spartan Family Absolute Maximum Ratings(1)

| Symbol           | Description                                        |  | Value                        | Units |
|------------------|----------------------------------------------------|--|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                     |  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage relative to GND <sup>(2,3)</sup>     |  | -0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output <sup>(2,3)</sup> |  | -0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                      |  | -65 to +150                  | °C    |
| T <sub>J</sub>   | Junction temperature Plastic packages              |  | +125                         | °C    |

#### Notes:

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
  ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions
  is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.
- 2. Maximum DC overshoot (above V<sub>CC</sub>) or undershoot (below GND) must be limited to either 0.5V or 10 mA, whichever is easier to achieve.
- 3. Maximum AC (during transitions) conditions are as follows; the device pins may undershoot to -2.0V or overshoot to +7.0V, provided this overshoot or undershoot lasts no more than 11 ns with a forcing current no greater than 100 mA.
- 4. For soldering guidelines, see the Package Information on the Xilinx website.

## **Spartan Family Recommended Operating Conditions**

| Symbol          | Description                                                                                 |             | Min  | Max      | Units    |
|-----------------|---------------------------------------------------------------------------------------------|-------------|------|----------|----------|
| V <sub>CC</sub> | Supply voltage relative to GND, T <sub>J</sub> = 0°C to +85°C                               | Commercial  | 4.75 | 5.25     | V        |
|                 | Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}^{(1)}$ | Industrial  | 4.5  | 5.5      | V        |
| V <sub>IH</sub> | High-level input voltage <sup>(2)</sup>                                                     | TTL inputs  | 2.0  | $V_{CC}$ | V        |
|                 |                                                                                             | CMOS inputs | 70%  | 100%     | $V_{CC}$ |
| V <sub>IL</sub> | Low-level input voltage <sup>(2)</sup>                                                      | TTL inputs  | 0    | 8.0      | V        |
|                 |                                                                                             | CMOS inputs | 0    | 20%      | $V_{CC}$ |
| T <sub>IN</sub> | Input signal transition time                                                                | 1           | -    | 250      | ns       |

#### Notes:

- At junction temperatures above those listed as Recommended Operating Conditions, all delay parameters increase by 0.35% per °C.
- 2. Input and output measurement thresholds are: 1.5V for TTL and 2.5V for CMOS.



## **Spartan Family DC Characteristics Over Operating Conditions**

| Symbol           | Description                                                                              |              | Min                   | Max  | Units |
|------------------|------------------------------------------------------------------------------------------|--------------|-----------------------|------|-------|
| V <sub>OH</sub>  | High-level output voltage @ I <sub>OH</sub> = -4.0 mA, V <sub>CC</sub> min               | TTL outputs  | 2.4                   | -    | V     |
|                  | High-level output voltage @ I <sub>OH</sub> = −1.0 mA, V <sub>CC</sub> min               | CMOS outputs | V <sub>CC</sub> - 0.5 | -    | V     |
| V <sub>OL</sub>  | Low-level output voltage @ I <sub>OL</sub> = 12.0 mA, V <sub>CC</sub> min <sup>(1)</sup> | TTL outputs  | -                     | 0.4  | V     |
|                  |                                                                                          | CMOS outputs | -                     | 0.4  | V     |
| $V_{DR}$         | Data retention supply voltage (below which configuration data may be lost)               |              | 3.0                   | -    | V     |
| I <sub>cco</sub> | Quiescent FPGA supply current <sup>(2)</sup>                                             | Commercial   | -                     | 3.0  | mA    |
|                  |                                                                                          | Industrial   | -                     | 6.0  | mA    |
| IL               | Input or output leakage current                                                          |              | -10                   | +10  | μΑ    |
| C <sub>IN</sub>  | Input capacitance (sample tested)                                                        |              | -                     | 10   | pF    |
| I <sub>RPU</sub> | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V (sample tested)                       |              | 0.02                  | 0.25 | mA    |
| I <sub>RPD</sub> | Pad pull-down (when selected) @ V <sub>IN</sub> = 5V (sample tes                         | ted)         | 0.02                  | -    | mA    |

#### Notes:

- 1. With 50% of the outputs simultaneously sinking 12 mA, up to a maximum of 64 pins.
- With no output current loads, no active input pull-up resistors, all package pins at V<sub>CC</sub> or GND, and the FPGA configured with a Tie option.

## **Spartan Family Global Buffer Switching Characteristic Guidelines**

All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.

When fewer vertical clock lines are connected, the clock distribution is faster; when multiple clock lines per column are driven from the same global clock, the delay is longer. For

more specific, more precise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation netlist. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature).

|                 |                                                   |        | Spee | Speed Grade |       |
|-----------------|---------------------------------------------------|--------|------|-------------|-------|
|                 |                                                   |        | -4   | -3          |       |
| Symbol          | Description                                       | Device | Max  | Max         | Units |
| T <sub>PG</sub> | From pad through Primary buffer, to any clock K   | XCS05  | 2.0  | 4.0         | ns    |
|                 |                                                   | XCS10  | 2.4  | 4.3         | ns    |
|                 |                                                   | XCS20  | 2.8  | 5.4         | ns    |
|                 |                                                   | XCS30  | 3.2  | 5.8         | ns    |
|                 |                                                   | XCS40  | 3.5  | 6.4         | ns    |
| T <sub>SG</sub> | From pad through Secondary buffer, to any clock K | XCS05  | 2.5  | 4.4         | ns    |
|                 |                                                   | XCS10  | 2.9  | 4.7         | ns    |
|                 |                                                   | XCS20  | 3.3  | 5.8         | ns    |
|                 |                                                   | XCS30  | 3.6  | 6.2         | ns    |
|                 |                                                   | XCS40  | 3.9  | 6.7         | ns    |



## Spartan-XL Family Detailed Specifications

#### **Definition of Terms**

In the following tables, some specifications may be designated as Advance or Preliminary. These terms are defined as follows:

**Advance:** Initial estimates based on simulation and/or extrapolation from other speed grades, devices, or device families. Values are subject to change. Use as estimates, not for production.

Preliminary: Based on preliminary characterization. Further changes are not expected.

Unmarked: Specifications not identified as either Advance or Preliminary are to be considered Final.

Notwithstanding the definition of the above terms, all specifications are subject to change without notice.

Except for pin-to-pin input and output parameters, the AC parameter delay specifications included in this document are derived from measuring internal test patterns. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications.

## Spartan-XL Family Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Descri                            | Value                                     | Units                    |    |
|------------------|-----------------------------------|-------------------------------------------|--------------------------|----|
| V <sub>CC</sub>  | Supply voltage relative to GND    |                                           | -0.5 to 4.0              | V  |
| V <sub>IN</sub>  | Input voltage relative to GND     | 5V Tolerant I/O Checked <sup>(2, 3)</sup> | -0.5 to 5.5              | V  |
|                  |                                   | Not 5V Tolerant I/Os <sup>(4, 5)</sup>    | $-0.5$ to $V_{CC} + 0.5$ | V  |
| V <sub>TS</sub>  | Voltage applied to 3-state output | 5V Tolerant I/O Checked <sup>(2, 3)</sup> | -0.5 to 5.5              | V  |
|                  |                                   | Not 5V Tolerant I/Os <sup>(4, 5)</sup>    | $-0.5$ to $V_{CC} + 0.5$ | V  |
| T <sub>STG</sub> | Storage temperature (ambient)     |                                           | -65 to +150              | °C |
| T <sub>J</sub>   | Junction temperature              | Plastic packages                          | +125                     | °C |

#### Notes:

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
  ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions
  is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.
- 2. With 5V Tolerant I/Os selected, the Maximum DC overshoot must be limited to either +5.5V or 10 mA and undershoot (below GND) must be limited to either 0.5V or 10 mA, whichever is easier to achieve.
- 3. With 5V Tolerant I/Os selected, the Maximum AC (during transitions) conditions are as follows; the device pins may undershoot to -2.0V or overshoot to + 7.0V, provided this overshoot or undershoot lasts no more than 11 ns with a forcing current no greater than 100 mA.
- 4. Without 5V Tolerant I/Os selected, the Maximum DC overshoot or undershoot must be limited to either 0.5V or 10 mA, whichever is easier to achieve.
- 5. Without 5V Tolerant I/Os selected, the Maximum AC conditions are as follows; the device pins may undershoot to –2.0V or overshoot to V<sub>CC</sub> + 2.0V, provided this overshoot or undershoot lasts no more than 11 ns with a forcing current no greater than 100 mA.
- 6. For soldering guidelines, see the Package Information on the Xilinx website.

## **Spartan-XL Family Recommended Operating Conditions**

| Symbol          | Description                                                                   | Min        | Max                    | Units                  |    |
|-----------------|-------------------------------------------------------------------------------|------------|------------------------|------------------------|----|
| $V_{CC}$        | Supply voltage relative to GND, T <sub>J</sub> = 0°C to +85°C                 | Commercial | 3.0                    | 3.6                    | V  |
|                 | Supply voltage relative to GND, $T_J = -40^{\circ}C$ to $+100^{\circ}C^{(1)}$ | Industrial | 3.0                    | 3.6                    | V  |
| V <sub>IH</sub> | High-level input voltage <sup>(2)</sup>                                       |            | 50% of V <sub>CC</sub> | 5.5                    | V  |
| V <sub>IL</sub> | Low-level input voltage <sup>(2)</sup>                                        |            | 0                      | 30% of V <sub>CC</sub> | V  |
| T <sub>IN</sub> | Input signal transition time                                                  |            | -                      | 250                    | ns |

#### Notes:

- At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.35% per °C.
- Input and output measurement threshold is ~50% of V<sub>CC</sub>.



### Spartan-XL Family Global Buffer Switching Characteristic Guidelines

All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.

When fewer vertical clock lines are connected, the clock distribution is faster; when multiple clock lines per column are driven from the same global clock, the delay is longer. For

more specific, more precise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation netlist. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature).

|                  |                                         |         | Speed Grade |     |       |
|------------------|-----------------------------------------|---------|-------------|-----|-------|
|                  |                                         |         | -5          | -4  |       |
| Symbol           | Description                             | Device  | Max         | Max | Units |
| T <sub>GLS</sub> | From pad through buffer, to any clock K | XCS05XL | 1.4         | 1.5 | ns    |
|                  |                                         | XCS10XL | 1.7         | 1.8 | ns    |
|                  |                                         | XCS20XL | 2.0         | 2.1 | ns    |
|                  |                                         | XCS30XL | 2.3         | 2.5 | ns    |
|                  |                                         | XCS40XL | 2.6         | 2.8 | ns    |



## **Pin Descriptions**

There are three types of pins in the Spartan/XL devices:

- · Permanently dedicated pins
- User I/O pins that can have special functions
- Unrestricted user-programmable I/O pins.

Before and during configuration, all outputs not used for the configuration process are 3-stated with the I/O pull-up resistor network activated. After configuration, if an IOB is unused it is configured as an input with the I/O pull-up resistor network remaining activated.

Any user I/O can be configured to drive the Global Set/Reset net GSR or the global three-state net GTS. See **Global Signals: GSR and GTS**, page 20 for more information.

Device pins for Spartan/XL devices are described in Table 18.

Some Spartan-XL devices are available in Pb-free package options. The Pb-free package options have the same pinouts as the standard package options.

Table 18: Pin Descriptions

| Pin Name                   | I/O<br>During<br>Config. | I/O After<br>Config. | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|----------------------------|--------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Permanently Dedicated Pins |                          |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| V <sub>CC</sub>            | Х                        | Х                    | Eight or more (depending on package) connections to the nominal +5V supply voltage (+3.3V for Spartan-XL devices). All must be connected, and each must be decoupled with a 0.01 –0.1 $\mu$ F capacitor to Ground.                                                                                                                                                                                                                        |  |  |  |  |  |
| GND                        | Х                        | Х                    | Eight or more (depending on package type) connections to Ground. All must be connected.                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| CCLK                       | I or O                   | I                    | During configuration, Configuration Clock (CCLK) is an output in Master mode and is an input in Slave mode. After configuration, CCLK has a weak pull-up resistor and can be selected as the Readback Clock. There is no CCLK High or Low time restriction on Spartan/XL devices, except during Readback. See Violating the Maximum High and Low Time Specification for the Readback Clock, page 39 for an explanation of this exception. |  |  |  |  |  |
| DONE                       | I/O                      | 0                    | DONE is a bidirectional signal with an optional internal pull-up resistor. As an open-drain output, it indicates the completion of the configuration process. As an input, a Low level on DONE can be configured to delay the global logic initialization and the enabling of outputs.                                                                                                                                                    |  |  |  |  |  |
|                            |                          |                      | The optional pull-up resistor is selected as an option in the program that creates the configuration bitstream. The resistor is included by default.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| PROGRAM                    | I                        | I                    | PROGRAM is an active Low input that forces the FPGA to clear its configuration memory. It is used to initiate a configuration cycle. When PROGRAM goes High, the FPGA finishes the current clear cycle and executes another complete clear cycle, before it goes into a WAIT state and releases INIT.                                                                                                                                     |  |  |  |  |  |
|                            |                          |                      | The PROGRAM pin has a permanent weak pull-up, so it need not be externally pulled up to VCC.                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| MODE<br>(Spartan)          | I                        | X                    | The Mode input(s) are sampled after INIT goes High to determine the configuration mode to be used.                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| M0, M1<br>(Spartan-XL)     |                          |                      | During configuration, these pins have a weak pull-up resistor. For the most popular configuration mode, Slave Serial, the mode pins can be left unconnected. For Master Serial mode, connect the Mode/M0 pin directly to system ground.                                                                                                                                                                                                   |  |  |  |  |  |



### **XCS10 and XCS10XL Device Pinouts**

| XCS10/XL<br>Pad Name | PC84 <sup>(4)</sup> | VQ100 | CS144 <sup>(2,4)</sup> | TQ144 | Bndry<br>Scan |
|----------------------|---------------------|-------|------------------------|-------|---------------|
| I/O                  | P80                 | P81   | A10                    | P116  | 17            |
| GND                  | -                   | -     | C9                     | P118  | -             |
| I/O                  | -                   | -     | B9                     | P119  | 20            |
| I/O                  | -                   | -     | A9                     | P120  | 23            |
| I/O                  | P81                 | P82   | D8                     | P121  | 26            |
| I/O                  | P82                 | P83   | C8                     | P122  | 29            |
| I/O                  | -                   | P84   | B8                     | P123  | 32            |
| I/O                  | -                   | P85   | A8                     | P124  | 35            |
| I/O                  | P83                 | P86   | B7                     | P125  | 38            |
| I/O                  | P84                 | P87   | A7                     | P126  | 41            |
| GND                  | P1                  | P88   | C7                     | P127  | -             |

#### Notes:

- 1. 5V Spartan family only
- 2. 3V Spartan-XL family only
- 3. The "PWRDWN" on the XCS10XL is not part of the Boundary Scan chain. For the XCS10XL, subtract 1 from all Boundary Scan numbers from GCK3 on (175 and higher).
- 4. PC84 and CS144 packages discontinued by PDN2004-01

### Additional XCS10/XL Package Pins

| TQ144              |   |   |   |   |   |  |  |  |
|--------------------|---|---|---|---|---|--|--|--|
| Not Connected Pins |   |   |   |   |   |  |  |  |
| P117               | - | - | - | - | - |  |  |  |
| 5/5/97             |   |   |   |   |   |  |  |  |

| CS144   |                    |   |         |   |   |  |  |  |  |  |  |
|---------|--------------------|---|---------|---|---|--|--|--|--|--|--|
|         | Not Connected Pins |   |         |   |   |  |  |  |  |  |  |
| D9      | -                  | - | -       | - | - |  |  |  |  |  |  |
| 4/28/99 |                    |   | 4/28/99 |   |   |  |  |  |  |  |  |

### XCS20 and XCS20XL Device Pinouts

| XCS20/XL           |       |                        |       |       | Bndry |
|--------------------|-------|------------------------|-------|-------|-------|
| Pad Name           | VQ100 | CS144 <sup>(2,4)</sup> | TQ144 | PQ208 | Scan  |
| VCC                | P89   | D7                     | P128  | P183  | -     |
| I/O                | P90   | A6                     | P129  | P184  | 62    |
| I/O                | P91   | B6                     | P130  | P185  | 65    |
| I/O                | P92   | C6                     | P131  | P186  | 68    |
| I/O                | P93   | D6                     | P132  | P187  | 71    |
| I/O                | -     | -                      | -     | P188  | 74    |
| I/O                | -     | -                      | -     | P189  | 77    |
| I/O                | P94   | A5                     | P133  | P190  | 80    |
| I/O                | P95   | B5                     | P134  | P191  | 83    |
| VCC <sup>(2)</sup> | -     | -                      | -     | P192  | -     |
| I/O                | -     | C5                     | P135  | P193  | 86    |
| I/O                | -     | D5                     | P136  | P194  | 89    |
| GND                | -     | A4                     | P137  | P195  | -     |
| I/O                | -     | -                      | -     | P196  | 92    |
| I/O                | -     | -                      | -     | P197  | 95    |
| I/O                | -     | -                      | -     | P198  | 98    |
| I/O                | -     | -                      | -     | P199  | 101   |
| I/O                | P96   | B4                     | P138  | P200  | 104   |
| I/O                | P97   | C4                     | P139  | P201  | 107   |
| I/O                | -     | А3                     | P140  | P204  | 110   |
| I/O                | -     | B3                     | P141  | P205  | 113   |
| I/O                | P98   | C3                     | P142  | P206  | 116   |

## **XCS20 and XCS20XL Device Pinouts**

| XCS20/XL                                              | V0400 | CS144 <sup>(2,4)</sup> | TO444 | DOGGG | Bndry |
|-------------------------------------------------------|-------|------------------------|-------|-------|-------|
| Pad Name                                              | VQ100 |                        | TQ144 | PQ208 | Scan  |
| I/O,<br>SGCK1 <sup>(1)</sup> ,<br>GCK8 <sup>(2)</sup> | P99   | A2                     | P143  | P207  | 119   |
| VCC                                                   | P100  | B2                     | P144  | P208  | -     |
| GND                                                   | P1    | A1                     | P1    | P1    | -     |
| I/O,<br>PGCK1 <sup>(1)</sup> ,<br>GCK1 <sup>(2)</sup> | P2    | B1                     | P2    | P2    | 122   |
| I/O                                                   | P3    | C2                     | P3    | P3    | 125   |
| I/O                                                   | -     | C1                     | P4    | P4    | 128   |
| I/O                                                   | -     | D4                     | P5    | P5    | 131   |
| I/O, TDI                                              | P4    | D3                     | P6    | P6    | 134   |
| I/O, TCK                                              | P5    | D2                     | P7    | P7    | 137   |
| I/O                                                   | -     | -                      | -     | P8    | 140   |
| I/O                                                   | -     | -                      | -     | P9    | 143   |
| I/O                                                   | -     | -                      | -     | P10   | 146   |
| I/O                                                   | -     | -                      | -     | P11   | 149   |
| GND                                                   | -     | D1                     | P8    | P13   | -     |
| I/O                                                   | -     | E4                     | P9    | P14   | 152   |
| I/O                                                   | -     | E3                     | P10   | P15   | 155   |
| I/O, TMS                                              | P6    | E2                     | P11   | P16   | 158   |
| I/O                                                   | P7    | E1                     | P12   | P17   | 161   |
| VCC <sup>(2)</sup>                                    | -     | -                      | -     | P18   | -     |
| I/O                                                   | -     | -                      | -     | P19   | 164   |
| I/O                                                   | -     | -                      | -     | P20   | 167   |



# XCS30 and XCS30XL Device Pinouts (Continued)

| XCS30/XL<br>Pad Name                            | VQ100 <sup>(5)</sup> | TQ144 | PQ208 | PQ240 | BG256 <sup>(5)</sup> | CS280 <sup>(2,5)</sup> | Bndry<br>Scan      |
|-------------------------------------------------|----------------------|-------|-------|-------|----------------------|------------------------|--------------------|
| I/O                                             | -                    | -     | P85   | P97   | U12                  | T11                    | 382 <sup>(3)</sup> |
| I/O                                             | -                    | -     | -     | P99   | V13                  | U12                    | 385 <sup>(3)</sup> |
| I/O                                             | -                    | -     | -     | P100  | Y14                  | T12                    | 388 (3)            |
| VCC                                             | -                    | -     | P86   | P101  | VCC <sup>(4)</sup>   | W13                    | -                  |
| I/O                                             | P43                  | P60   | P87   | P102  | Y15                  | V13                    | 391 <sup>(3)</sup> |
| I/O                                             | P44                  | P61   | P88   | P103  | V14                  | U13                    | 394 <sup>(3)</sup> |
| I/O                                             | -                    | P62   | P89   | P104  | W15                  | T13                    | 397 <sup>(3)</sup> |
| I/O                                             | -                    | P63   | P90   | P105  | Y16                  | W14                    | 400 (3)            |
| GND                                             | -                    | P64   | P91   | P106  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| I/O                                             | -                    | -     | -     | P107  | V15                  | V14                    | 403 (3)            |
| I/O                                             | -                    | -     | P92   | P108  | W16                  | U14                    | 406 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P93   | P109  | Y17                  | T14                    | 409 (3)            |
| I/O                                             | -                    | -     | P94   | P110  | V16                  | R14                    | 412 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P95   | P111  | W17                  | W15                    | 415 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P96   | P112  | Y18                  | U15                    | 418 <sup>(3)</sup> |
| I/O                                             | P45                  | P65   | P97   | P113  | U16                  | V16                    | 421 <sup>(3)</sup> |
| I/O                                             | P46                  | P66   | P98   | P114  | V17                  | U16                    | 424 (3)            |
| I/O                                             | -                    | P67   | P99   | P115  | W18                  | W17                    | 427 (3)            |
| I/O                                             | -                    | P68   | P100  | P116  | Y19                  | W18                    | 430 (3)            |
| I/O                                             | P47                  | P69   | P101  | P117  | V18                  | V17                    | 433 (3)            |
| I/O, SGCK3 <sup>(1)</sup> , GCK4 <sup>(2)</sup> | P48                  | P70   | P102  | P118  | W19                  | V18                    | 436 <sup>(3)</sup> |
| GND                                             | P49                  | P71   | P103  | P119  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| DONE                                            | P50                  | P72   | P104  | P120  | Y20                  | W19                    | -                  |
| VCC                                             | P51                  | P73   | P105  | P121  | VCC <sup>(4)</sup>   | U17                    | -                  |
| PROGRAM                                         | P52                  | P74   | P106  | P122  | V19                  | U18                    | -                  |
| I/O (D7 <sup>(2)</sup> )                        | P53                  | P75   | P107  | P123  | U19                  | V19                    | 439 (3)            |
| I/O, PGCK3 <sup>(1)</sup> , GCK5 <sup>(2)</sup> | P54                  | P76   | P108  | P124  | U18                  | U19                    | 442 (3)            |
| I/O                                             | -                    | P77   | P109  | P125  | T17                  | T16                    | 445 (3)            |
| I/O                                             | -                    | P78   | P110  | P126  | V20                  | T17                    | 448 (3)            |
| I/O                                             | -                    | -     | -     | P127  | U20                  | T18                    | 451 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P111  | P128  | T18                  | T19                    | 454 <sup>(3)</sup> |
| I/O (D6 <sup>(2)</sup> )                        | P55                  | P79   | P112  | P129  | T19                  | R16                    | 457 <sup>(3)</sup> |
| I/O                                             | P56                  | P80   | P113  | P130  | T20                  | R19                    | 460 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P114  | P131  | R18                  | P15                    | 463 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P115  | P132  | R19                  | P17                    | 466 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P116  | P133  | R20                  | P18                    | 469 <sup>(3)</sup> |
| I/O                                             | -                    | -     | P117  | P134  | P18                  | P16                    | 472 <sup>(3)</sup> |
| GND                                             | -                    | P81   | P118  | P135  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| I/O                                             | -                    | -     | -     | P136  | P20                  | P19                    | 475 <sup>(3)</sup> |
| I/O                                             | -                    | -     | -     | P137  | N18                  | N17                    | 478 <sup>(3)</sup> |
| I/O                                             | -                    | P82   | P119  | P138  | N19                  | N18                    | 481 <sup>(3)</sup> |
| I/O                                             | -                    | P83   | P120  | P139  | N20                  | N19                    | 484 (3)            |
| VCC                                             | -                    | -     | P121  | P140  | VCC <sup>(4)</sup>   | N16                    | -                  |
| I/O (D5 <sup>(2)</sup> )                        | P57                  | P84   | P122  | P141  | M17                  | M19                    | 487 <sup>(3)</sup> |
| I/O                                             | P58                  | P85   | P123  | P142  | M18                  | M17                    | 490 (3)            |



### XCS40 and XCS40XL Device Pinouts

| XCS40/XL                                              |       |       |                    | 00000(2 F)             | Bndry |
|-------------------------------------------------------|-------|-------|--------------------|------------------------|-------|
| Pad Name                                              | PQ208 | PQ240 | BG256              | CS280 <sup>(2,5)</sup> | Scan  |
| O, TDO                                                | P157  | P181  | A19                | B17                    | 0     |
| GND                                                   | P158  | P182  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| I/O                                                   | P159  | P183  | B18                | A18                    | 2     |
| I/O,<br>PGCK4 <sup>(1)</sup> ,<br>GCK7 <sup>(2)</sup> | P160  | P184  | B17                | A17                    | 5     |
| I/O                                                   | P161  | P185  | C17                | D16                    | 8     |
| I/O                                                   | P162  | P186  | D16                | C16                    | 11    |
| I/O (CS1 <sup>(2)</sup> )                             | P163  | P187  | A18                | B16                    | 14    |
| I/O                                                   | P164  | P188  | A17                | A16                    | 17    |
| I/O                                                   | -     | -     | -                  | E15                    | 20    |
| I/O                                                   | -     | -     | -                  | C15                    | 23    |
| I/O                                                   | P165  | P189  | C16                | D15                    | 26    |
| I/O                                                   | -     | P190  | B16                | A15                    | 29    |
| I/O                                                   | P166  | P191  | A16                | E14                    | 32    |
| I/O                                                   | P167  | P192  | C15                | C14                    | 35    |
| I/O                                                   | P168  | P193  | B15                | B14                    | 38    |
| I/O                                                   | P169  | P194  | A15                | D14                    | 41    |
| GND                                                   | P170  | P196  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| I/O                                                   | P171  | P197  | B14                | A14                    | 44    |
| I/O                                                   | P172  | P198  | A14                | C13                    | 47    |
| I/O                                                   | -     | P199  | C13                | B13                    | 50    |
| I/O                                                   | -     | P200  | B13                | A13                    | 53    |
| VCC                                                   | P173  | P201  | VCC <sup>(4)</sup> | VCC <sup>(4)</sup>     | -     |
| I/O                                                   | -     | -     | A13                | A12                    | 56    |
| I/O                                                   | -     | -     | D12                | C12                    | 59    |
| I/O                                                   | P174  | P202  | C12                | B12                    | 62    |
| I/O                                                   | P175  | P203  | B12                | D12                    | 65    |
| I/O                                                   | P176  | P205  | A12                | A11                    | 68    |
| I/O                                                   | P177  | P206  | B11                | B11                    | 71    |
| I/O                                                   | P178  | P207  | C11                | C11                    | 74    |
| I/O                                                   | P179  | P208  | A11                | D11                    | 77    |
| I/O                                                   | P180  | P209  | A10                | A10                    | 80    |
| I/O                                                   | P181  | P210  | B10                | B10                    | 83    |
| GND                                                   | P182  | P211  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| 2/8/00                                                |       |       |                    |                        |       |

#### Notes:

- 1. 5V Spartan family only
- 2. 3V Spartan-XL family only
- 3. The "PWRDWN" on the XCS40XL is not part of the Boundary Scan chain. For the XCS40XL, subtract 1 from all Boundary Scan numbers from GCK3 on (343 and higher).
- 4. Pads labeled  $\mathrm{GND^{(4)}}$  or  $\mathrm{V_{CC}^{(4)}}$  are internally bonded to Ground or  $\mathrm{V_{CC}}$  planes within the package.
- CS280 package discontinued by <u>PDN2004-01</u>

## Additional XCS40/XL Package Pins

#### **PQ240**

|      | GND Pins           |     |     |      |      |  |  |  |  |
|------|--------------------|-----|-----|------|------|--|--|--|--|
| P22  | P37                | P83 | P98 | P143 | P158 |  |  |  |  |
| P204 | P219               | -   |     |      | -    |  |  |  |  |
|      | Not Connected Pins |     |     |      |      |  |  |  |  |
| P195 | -                  | -   | -   | -    | -    |  |  |  |  |

2/12/98

#### **BG256**

| VCC Pins |          |     |     |     |     |  |  |  |  |  |
|----------|----------|-----|-----|-----|-----|--|--|--|--|--|
| C14      | D6       | D7  | D11 | D14 | D15 |  |  |  |  |  |
| E20      | F1       | F4  | F17 | G4  | G17 |  |  |  |  |  |
| K4       | L17      | P4  | P17 | P19 | R2  |  |  |  |  |  |
| R4       | R17      | U6  | U7  | U10 | U14 |  |  |  |  |  |
| U15      | V7       | W20 | -   | -   | -   |  |  |  |  |  |
|          | GND Pins |     |     |     |     |  |  |  |  |  |
| A1       | B7       | D4  | D8  | D13 | D17 |  |  |  |  |  |
| G20      | H4       | H17 | N3  | N4  | N17 |  |  |  |  |  |
| U4       | U8       | U13 | U17 | W14 | -   |  |  |  |  |  |

6/17/97

#### **CS280**

| VCC Pins |     |     |     |     |     |  |  |  |
|----------|-----|-----|-----|-----|-----|--|--|--|
| A1       | A7  | B5  | B15 | C10 | C17 |  |  |  |
| D13      | E3  | E18 | G1  | G19 | K2  |  |  |  |
| K17      | M4  | N16 | R3  | R18 | T7  |  |  |  |
| U3       | U10 | U17 | V5  | V15 | W13 |  |  |  |
| GND Pins |     |     |     |     |     |  |  |  |
| E5       | E7  | E8  | E9  | E11 | E12 |  |  |  |
| E13      | G5  | G15 | H5  | H15 | J5  |  |  |  |
| J15      | L5  | L15 | M5  | M15 | N5  |  |  |  |
| N15      | R7  | R8  | R9  | R11 | R12 |  |  |  |
| R13      | -   | -   | -   | -   | -   |  |  |  |

5/19/99



Table 20: User I/O Chart for Spartan/XL FPGAs

|         | Max | Package Type        |                      |                      |                    |                    |                    |                      |                      |
|---------|-----|---------------------|----------------------|----------------------|--------------------|--------------------|--------------------|----------------------|----------------------|
| Device  | I/O | PC84 <sup>(1)</sup> | VQ100 <sup>(1)</sup> | CS144 <sup>(1)</sup> | TQ144              | PQ208              | PQ240              | BG256 <sup>(1)</sup> | CS280 <sup>(1)</sup> |
| XCS05   | 80  | 61 <sup>(1)</sup>   | 77                   | -                    | -                  | -                  | -                  | -                    | -                    |
| XCS10   | 112 | 61 <sup>(1)</sup>   | 77                   | -                    | 112                | -                  | -                  | -                    | -                    |
| XCS20   | 160 | -                   | 77                   | -                    | 113                | 160                | -                  | -                    | -                    |
| XCS30   | 192 | -                   | 77 <sup>(1)</sup>    | -                    | 113                | 169                | 192                | 192 <sup>(1)</sup>   | -                    |
| XCS40   | 224 | -                   | -                    | -                    | -                  | 169                | 192                | 205                  | -                    |
| XCS05XL | 80  | 61 <sup>(1)</sup>   | 77 <sup>(2)</sup>    | -                    | -                  | -                  | -                  | -                    | -                    |
| XCS10XL | 112 | 61 <sup>(1)</sup>   | 77 <sup>(2)</sup>    | 112 <sup>(1)</sup>   | 112 <sup>(2)</sup> | -                  | -                  | -                    | -                    |
| XCS20XL | 160 | -                   | 77 <sup>(2)</sup>    | 113 <sup>(1)</sup>   | 113 <sup>(2)</sup> | 160 <sup>(2)</sup> | -                  | -                    | -                    |
| XCS30XL | 192 | -                   | 77 <sup>(2)</sup>    | -                    | 113 <sup>(2)</sup> | 169 <sup>(2)</sup> | 192 <sup>(2)</sup> | 192 <sup>(2)</sup>   | 192 <sup>(1)</sup>   |
| XCS40XL | 224 | -                   | -                    | -                    | -                  | 169 <sup>(2)</sup> | 192 <sup>(2)</sup> | 205 <sup>(2)</sup>   | 224 <sup>(1)</sup>   |
| 6/25/08 |     | •                   | •                    |                      |                    | •                  |                    | •                    |                      |

#### 0/23/00

#### Notes:

- PC84, CS144, and CS280 packages, and VQ100 and BG256 packages for XCS30 only, discontinued by PDN2004-01
- 2. These Spartan-XL devices are available in Pb-free package options. The Pb-free packages insert a "G" in the package code. Contact Xilinx for availability.

## **Ordering Information**



BG = Ball Grid Array VQ = Very Thin Quad Flat Pack

BGG = Ball Grid Array (Pb-free) VQG = Very Thin Quad Flat Pack (Pb-free)

PC = Plastic Lead Chip Carrier TQ = Thin Quad Flat Pack

PQ = Plastic Quad Flat Pack TQG = Thin Quad Flat Pack (Pb-free)