



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 576                                                       |
| Number of Logic Elements/Cells | 1368                                                      |
| Total RAM Bits                 | 18432                                                     |
| Number of I/O                  | 192                                                       |
| Number of Gates                | 30000                                                     |
| Voltage - Supply               | 4.75V ~ 5.25V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                           |
| Package / Case                 | 240-BFQFP                                                 |
| Supplier Device Package        | 240-PQFP (32x32)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcs30-4pq240c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2: Spartan/XL Simplified CLB Logic Diagram (some features not shown)

A CLB can implement any of the following functions:

 Any function of up to four variables, plus any second function of up to four unrelated variables, plus any third function of up to three unrelated variables

**Note:** When three separate functions are generated, one of the function outputs must be captured in a flip-flop internal to the CLB. Only two unregistered function generator outputs are available from the CLB.

- Any single function of five variables
- Any function of four variables together with some functions of six variables
- · Some functions of up to nine variables.

Implementing wide functions in a single block reduces both the number of blocks required and the delay in the signal path, achieving both increased capacity and speed.

The versatility of the CLB function generators significantly improves system speed. In addition, the design-software tools can deal with each function generator independently. This flexibility improves cell usage.

#### Flip-Flops

Each CLB contains two flip-flops that can be used to register (store) the function generator outputs. The flip-flops and function generators can also be used independently (see Figure 2). The CLB input DIN can be used as a direct input to either of the two flip-flops. H1 can also drive either flip-flop via the H-LUT with a slight additional delay.

The two flip-flops have common clock (CK), clock enable (EC) and set/reset (SR) inputs. Internally both flip-flops are also controlled by a global initialization signal (GSR) which is described in detail in **Global Signals: GSR and GTS**, page 20.

#### Latches (Spartan-XL Family Only)

The Spartan-XL family CLB storage elements can also be configured as latches. The two latches have common clock (K) and clock enable (EC) inputs. Functionality of the storage element is described in Table 2.



Figure 4: CLB Control Signal Interface

The four internal control signals are:

- EC: Enable Clock
- SR: Asynchronous Set/Reset or H function generator Input 0
- DIN: Direct In or H function generator Input 2
- H1: H function generator Input 1.

## Input/Output Blocks (IOBs)

User-configurable input/output blocks (IOBs) provide the interface between external package pins and the internal logic. Each IOB controls one package pin and can be configured for input, output, or bidirectional signals. Figure 6 shows a simplified functional block diagram of the Spartan/XL FPGA IOB.



Figure 5: IOB Flip-Flop/Latch Functional Block
Diagram

## IOB Input Signal Path

The input signal to the IOB can be configured to either go directly to the routing channels (via I1 and I2 in Figure 6) or to the input register. The input register can be programmed as either an edge-triggered flip-flop or a level-sensitive latch. The functionality of this register is shown in Table 3, and a simplified block diagram of the register can be seen in Figure 5.

Table 3: Input Register Functionality

| Mode               | CK | EC | D | Q  |
|--------------------|----|----|---|----|
| Power-Up or<br>GSR | Х  | Х  | Х | SR |
| Flip-Flop          |    | 1* | D | D  |
|                    | 0  | Х  | Х | Q  |
| Latch              | 1  | 1* | Х | Q  |
|                    | 0  | 1* | D | D  |
| Both               | Х  | 0  | Х | Q  |

#### Legend:

| X  | Don't care.                                  |
|----|----------------------------------------------|
| ^  |                                              |
|    | Rising edge (clock not inverted).            |
| SR | Set or Reset value. Reset is default.        |
| 0* | Input is Low or unconnected (default value)  |
| 1* | Input is High or unconnected (default value) |



Table 4: Supported Sources for Spartan/XL Inputs

|                                                             | Spartan<br>Inputs |                 | Spartan-XL<br>Inputs |  |
|-------------------------------------------------------------|-------------------|-----------------|----------------------|--|
| Source                                                      | 5V,<br>TTL        | 5V,<br>CMOS     | 3.3V<br>CMOS         |  |
| Any device, V <sub>CC</sub> = 3.3V,<br>CMOS outputs         | V                 | Unreli-<br>able | V                    |  |
| Spartan family, V <sub>CC</sub> = 5V,<br>TTL outputs        | <b>V</b>          | Data            | V                    |  |
| Any device, $V_{CC} = 5V$ , TTL outputs $(V_{OH} \le 3.7V)$ | <b>V</b>          |                 | V                    |  |
| Any device, V <sub>CC</sub> = 5V,<br>CMOS outputs           | √                 | V               | √ (default<br>mode)  |  |

### Spartan-XL Family V<sub>CC</sub> Clamping

Spartan-XL FPGAs have an optional clamping diode connected from each I/O to  $V_{CC}$ . When enabled they clampringing transients back to the 3.3V supply rail. This clamping action is required in 3.3V PCI applications.  $V_{CC}$  clamping is a global option affecting all I/O pins.

Spartan-XL devices are fully 5V TTL I/O compatible if  $V_{CC}$  clamping is not enabled. With  $V_{CC}$  clamping enabled, the Spartan-XL devices will begin to clamp input voltages to one diode voltage drop above  $V_{CC}$ . If enabled, TTL I/O compatibility is maintained but full 5V I/O tolerance is sacrificed. The user may select either 5V tolerance (default) or 3.3V PCI compatibility. In both cases negative voltage is clamped to one diode voltage drop below ground.

Spartan-XL devices are compatible with TTL, LVTTL, PCI 3V, PCI 5V and LVCMOS signalling. The various standards are illustrated in Table 5.

Table 5: I/O Standards Supported by Spartan-XL FPGAs

| Signaling<br>Standard | VCC<br>Clamping | Output<br>Drive | V <sub>IH MAX</sub> | V <sub>IH MIN</sub>    | V <sub>IL MAX</sub>    | V <sub>OH MIN</sub>    | V <sub>OL MAX</sub>    |
|-----------------------|-----------------|-----------------|---------------------|------------------------|------------------------|------------------------|------------------------|
| TTL                   | Not allowed     | 12/24 mA        | 5.5                 | 2.0                    | 0.8                    | 2.4                    | 0.4                    |
| LVTTL                 | OK              | 12/24 mA        | 3.6                 | 2.0                    | 0.8                    | 2.4                    | 0.4                    |
| PCI5V                 | Not allowed     | 24 mA           | 5.5                 | 2.0                    | 0.8                    | 2.4                    | 0.4                    |
| PCI3V                 | Required        | 12 mA           | 3.6                 | 50% of V <sub>CC</sub> | 30% of V <sub>CC</sub> | 90% of V <sub>CC</sub> | 10% of V <sub>CC</sub> |
| LVCMOS 3V             | OK              | 12/24 mA        | 3.6                 | 50% of V <sub>CC</sub> | 30% of V <sub>CC</sub> | 90% of V <sub>CC</sub> | 10% of V <sub>CC</sub> |

# Additional Fast Capture Input Latch (Spartan-XL Family Only)

The Spartan-XL family OB has an additional optional latch on the input. This latch is clocked by the clock used for the output flip-flop rather than the input clock. Therefore, two different clocks can be used to clock the two input storage elements. This additional latch allows the fast capture of input data, which is then synchronized to the internal clock by the IOB flip-flop or latch.

To place the Fast Capture latch in a design, use one of the special library symbols, ILFFX or ILFLX. ILFFX is a transparent-Low Fast Capture latch followed by an active High input flip-flop. ILFLX is a transparent Low Fast Capture latch followed by a transparent High input latch. Any of the clock inputs can be inverted before driving the library element, and the inverter is absorbed into the IOB.

#### IOB Output Signal Path

Output signals can be optionally inverted within the IOB, and can pass directly to the output buffer or be stored in an edge-triggered flip-flop and then to the output buffer. The functionality of this flip-flop is shown in Table 6.

Table 6: Output Flip-Flop Functionality

| Mode               | Clock | Clock<br>Enable | т  | D | Q  |
|--------------------|-------|-----------------|----|---|----|
| Power-Up<br>or GSR | Х     | Х               | 0* | Х | SR |
| Flip-Flop          | Х     | 0               | 0* | Х | Q  |
|                    |       | 1*              | 0* | D | D  |
|                    | Х     | Х               | 1  | Х | Z  |
|                    | 0     | Х               | 0* | Х | Q  |

#### Legend:

| V | Don't care |
|---|------------|
|   |            |

\_\_\_ Rising edge (clock not inverted).

SR Set or Reset value. Reset is default.

0\* Input is Low or unconnected (default value)

1\* Input is High or unconnected (default value)

Z 3-state





Figure 8: Spartan/XL CLB Routing Channels and Interface Block Diagram

#### **CLB Interface**

A block diagram of the CLB interface signals is shown in Figure 9. The input signals to the CLB are distributed evenly on all four sides providing maximum routing flexibility. In general, the entire architecture is symmetrical and regular. It is well suited to established placement and routing algorithms. Inputs, outputs, and function generators can freely swap positions within a CLB to avoid routing congestion during the placement and routing operation. The exceptions are the clock (K) input and CIN/COUT signals. The K input is routed to dedicated global vertical lines as well as four single-length lines and is on the left side of the CLB. The CIN/COUT signals are routed through dedicated interconnects which do not interfere with the general routing structure. The output signals from the CLB are available to drive both vertical and horizontal channels.



Figure 9: CLB Interconnect Signals

#### **Programmable Switch Matrices**

The horizontal and vertical single- and double-length lines intersect at a box called a programmable switch matrix (PSM). Each PSM consists of programmable pass transistors used to establish connections between the lines (see Figure 10).

For example, a single-length signal entering on the right side of the switch matrix can be routed to a single-length line on the top, left, or bottom sides, or any combination thereof, if multiple branches are required. Similarly, a double-length signal can be routed to a double-length line on any or all of the other three edges of the programmable switch matrix.

## **Single-Length Lines**

Single-length lines provide the greatest interconnect flexibility and offer fast routing between adjacent blocks. There are eight vertical and eight horizontal single-length lines associated with each CLB. These lines connect the switching matrices that are located in every row and column of CLBs. Single-length lines are connected by way of the programmable switch matrices, as shown in Figure 10. Routing connectivity is shown in Figure 8.

Single-length lines incur a delay whenever they go through a PSM. Therefore, they are not suitable for routing signals for long distances. They are normally used to conduct signals within a localized area and to provide the branching for nets with fanout greater than one.



- The 16 x 1 single-port configuration contains a RAM array with 16 locations, each one-bit wide. One 4-bit address decoder determines the RAM location for write and read operations. There is one input for writing data and one output for reading data, all at the selected address.
- The (16 x 1) x 2 single-port configuration combines two 16 x 1 single-port configurations (each according to the preceding description). There is one data input, one data output and one address decoder for each array. These arrays can be addressed independently.
- The 32 x 1 single-port configuration contains a RAM array with 32 locations, each one-bit wide. There is one data input, one data output, and one 5-bit address decoder.
- The dual-port mode 16 x 1 configuration contains a RAM array with 16 locations, each one-bit wide. There are two 4-bit address decoders, one for each port. One port consists of an input for writing and an output for reading, all at a selected address. The other port consists of one output for reading from an independently selected address.

The appropriate choice of RAM configuration mode for a given design should be based on timing and resource requirements, desired functionality, and the simplicity of the design process. Selection criteria include the following: Whereas the 32 x 1 single-port, the (16 x 1) x 2 single-port, and the 16 x 1 dual-port configurations each use one entire CLB, the 16 x 1 single-port configuration uses only one half of a CLB. Due to its simultaneous read/write capability, the dual-port RAM can transfer twice as much data as the single-port RAM, which permits only one data operation at any given time.

CLB memory configuration options are selected by using the appropriate library symbol in the design entry.

#### **Single-Port Mode**

There are three CLB memory configurations for the single-port RAM:  $16 \times 1$ ,  $(16 \times 1) \times 2$ , and  $32 \times 1$ , the functional organization of which is shown in Figure 12.

The single-port RAM signals and the CLB signals (Figure 2, page 4) from which they are originally derived are shown in Table 9.

Table 9: Single-Port RAM Signals

| RAM Signal       | Function                      | CLB Signal                           |
|------------------|-------------------------------|--------------------------------------|
| D0 or D1         | Data In                       | DIN or H1                            |
| A[3:0]           | Address                       | F[4:1] or G[4:1]                     |
| A4 (32 x 1 only) | Address                       | H1                                   |
| WE               | Write Enable                  | SR                                   |
| WCLK             | Clock                         | К                                    |
| SPO              | Single Port Out<br>(Data Out) | F <sub>OUT</sub> or G <sub>OUT</sub> |



#### Notes:

- The (16 x 1) x 2 configuration combines two 16 x 1 single-port RAMs, each with its own independent address bus and data input. The same WE and WCLK signals are connected to both RAMs.
- 2. n = 4 for the 16 x 1 and (16 x 1) x 2 configurations. n = 5 for the 32 x 1 configuration.

Figure 12: Logic Diagram for the Single-Port RAM

Writing data to the single-port RAM is essentially the same as writing to a data register. It is an edge-triggered (synchronous) operation performed by applying an address to the A inputs and data to the D input during the active edge of WCLK while WE is High.

The timing relationships are shown in Figure 13. The High logic level on WE enables the input data register for writing. The active edge of WCLK latches the address, input data, and WE signals. Then, an internal write pulse is generated that loads the data into the memory cell.





Figure 17: Detail of Spartan/XL Dedicated Carry Logic

## **3-State Long Line Drivers**

A pair of 3-state buffers is associated with each CLB in the array. These 3-state buffers (BUFT) can be used to drive signals onto the nearest horizontal longlines above and below the CLB. They can therefore be used to implement multiplexed or bidirectional buses on the horizontal long-lines, saving logic resources.

There is a weak keeper at each end of these two horizontal longlines. This circuit prevents undefined floating levels. However, it is overridden by any driver.

The buffer enable is an active High 3-state (i.e., an active Low enable), as shown in Table 11.

## Three-State Buffer Example

Figure 18 shows how to use the 3-state buffers to implement a multiplexer. The selection is accomplished by the buffer 3-state signal.

Pay particular attention to the polarity of the T pin when using these buffers in a design. Active High 3-state (T) is identical to an active Low output enable, as shown in Table 11.

Table 11: Three-State Buffer Functionality

| IN | Т | OUT |
|----|---|-----|
| X  | 1 | Z   |
| IN | 0 | IN  |



Figure 18: 3-state Buffers Implement a Multiplexer





Figure 23: PWRDWN Pulse Timing

Power-down retains the configuration, but loses all data stored in the device flip-flops. All inputs are interpreted as Low, but the internal combinatorial logic is fully functional. Make sure that the combination of all inputs Low and all flip-flops set or reset in your design will not generate internal oscillations, or create permanent bus contention by activating internal bus drivers with conflicting data onto the same long line.

During configuration, the PWRDWN pin must be High. If the Power Down state is entered before or during configuration, the device will restart configuration once the PWRDWN signal is removed. Note that the configuration pins are affected by Power Down and may not reflect their normal function. If there is an external pull-up resistor on the DONE pin, it will be High during Power Down even if the device is not yet configured. Similarly, if PWRDWN is asserted before configuration is completed, the INIT pin will not indicate status information.

Note that the PWRDWN pin is not part of the Boundary Scan chain. Therefore, the Spartan-XL family has a separate set of BSDL files than the 5V Spartan family. Boundary scan logic is not usable during Power Down.

# **Configuration and Test**

Configuration is the process of loading design-specific programming data into one or more FPGAs to define the functional operation of the internal blocks and their interconnections. This is somewhat like loading the command registers of a programmable peripheral chip. Spartan/XL devices use several hundred bits of configuration data per CLB and its associated interconnects. Each configuration bit defines the state of a static memory cell

that controls either a function look-up table bit, a multiplexer input, or an interconnect pass transistor. The Xilinx development system translates the design into a netlist file. It automatically partitions, places and routes the logic and generates the configuration data in PROM format.

## **Configuration Mode Control**

5V Spartan devices have two configuration modes.

- MODE = 1 sets Slave Serial mode
- MODE = 0 sets Master Serial mode

3V Spartan-XL devices have three configuration modes.

- M1/M0 = 11 sets Slave Serial mode
- M1/M0 = 10 sets Master Serial mode
- M1/M0 = 0X sets Express mode

In addition to these modes, the device can be configured through the Boundary Scan logic (See "Configuration Through the Boundary Scan Pins" on page 37.).

The Mode pins are sampled prior to starting configuration to determine the configuration mode. After configuration, these pin are unused. The Mode pins have a weak pull-up resistor turned on during configuration. With the Mode pins High, Slave Serial mode is selected, which is the most popular configuration mode. Therefore, for the most common configuration mode, the Mode pins can be left unconnected. If the Master Serial mode is desired, the MODE/M0 pin should be connected directly to GND, or through a pull-down resistor of 1 K $\Omega$  or less.

During configuration, some of the I/O pins are used temporarily for the configuration process. All pins used during con-



Table 16: Spartan/XL Data Stream Formats

| Data Type                      | Serial Modes<br>(D0)   | Express Mode<br>(D0-D7)<br>(Spartan-XL only) |
|--------------------------------|------------------------|----------------------------------------------|
| Fill Byte                      | 11111111b              | FFFFh                                        |
| Preamble Code                  | 0010b                  | 11110010b                                    |
| Length Count                   | COUNT[23:0]            | COUNT[23:0] <sup>(1)</sup>                   |
| Fill Bits                      | 1111b                  | -                                            |
| Field Check<br>Code            | -                      | 11010010b                                    |
| Start Field                    | 0b                     | 11111110b <sup>(2)</sup>                     |
| Data Frame                     | DATA[n-1:0]            | DATA[n-1:0]                                  |
| CRC or Constant<br>Field Check | xxxx (CRC)<br>or 0110b | 11010010b                                    |
| Extend Write<br>Cycle          | -                      | FFD2FFFFFh                                   |
| Postamble                      | 01111111b              | -                                            |
| Start-Up Bytes <sup>(3)</sup>  | FFh                    | FFFFFFFFFF                                   |

#### Legend:

| Unshaded | Once per bitstream  |
|----------|---------------------|
| Light    | Once per data frame |
| Dark     | Once per device     |

#### Notes:

- 1. Not used by configuration logic.
- 2. 111111111b for XCS40XL only.
- 3. Development system may add more start-up bytes.

A selection of CRC or non-CRC error checking is allowed by the bitstream generation software. The Spartan-XL family Express mode only supports non-CRC error checking. The non-CRC error checking tests for a designated end-of-frame field for each frame. For CRC error checking, the software calculates a running CRC and inserts a unique four-bit partial check at the end of each frame. The 11-bit CRC check of the last frame of an FPGA includes the last seven data bits.

Detection of an error results in the suspension of data loading before DONE goes High, and the pulling down of the  $\overline{\text{INIT}}$  pin. In Master serial mode, CCLK continues to operate externally. The user must detect  $\overline{\text{INIT}}$  and initialize a new configuration by pulsing the  $\overline{\text{PROGRAM}}$  pin Low or cycling  $V_{CC}$ .

# Cyclic Redundancy Check (CRC) for Configuration and Readback

The Cyclic Redundancy Check is a method of error detection in data transmission applications. Generally, the transmitting system performs a calculation on the serial bitstream. The result of this calculation is tagged onto the data stream as additional check bits. The receiving system performs an identical calculation on the bitstream and compares the result with the received checksum.

Each data frame of the configuration bitstream has four error bits at the end, as shown in Table 16. If a frame data error is detected during the loading of the FPGA, the configuration process with a potentially corrupted bitstream is terminated. The FPGA pulls the INIT pin Low and goes into a Wait state.





Figure 29: Circuit for Generating CRC-16

## **Configuration Sequence**

There are four major steps in the Spartan/XL FPGA power-up configuration sequence.

- · Configuration Memory Clear
- Initialization
- Configuration
- Start-up

The full process is illustrated in Figure 30.

## Configuration Memory Clear

When power is first applied or is reapplied to an FPGA, an internal circuit forces initialization of the configuration logic. When  $V_{CC}$  reaches an operational level, and the circuit passes the write and read test of a sample pair of configuration bits, a time delay is started. This time delay is nominally 16 ms. The delay is four times as long when in Master Serial Mode to allow ample time for all slaves to reach a stable  $V_{CC}$ . When all  $\overline{\text{INIT}}$  pins are tied together, as recommended, the longest delay takes precedence. Therefore, devices with different time delays can easily be mixed and matched in a daisy chain.

This delay is applied only on power-up. It is not applied when reconfiguring an FPGA by pulsing the PROGRAM pin

Low. During this time delay, or as long as the PROGRAM input is asserted, the configuration logic is held in a Configuration Memory Clear state. The configuration-memory frames are consecutively initialized, using the internal oscillator.

At the end of each complete pass through the frame addressing, the power-on time-out delay circuitry and the level of the  $\overline{PROGRAM}$  pin are tested. If neither is asserted, the logic initiates one additional clearing of the configuration frames and then tests the  $\overline{INIT}$  input.

#### Initialization

During initialization and configuration, user pins HDC,  $\overline{\text{LDC}}$ ,  $\overline{\text{INIT}}$  and DONE provide status outputs for the system interface. The outputs  $\overline{\text{LDC}}$ ,  $\overline{\text{INIT}}$  and DONE are held Low and HDC is held High starting at the initial application of power.

The open drain  $\overline{\text{INIT}}$  pin is released after the final initialization pass through the frame addresses. There is a deliberate delay before a Master-mode device recognizes an inactive  $\overline{\text{INIT}}$ . Two internal clocks after the  $\overline{\text{INIT}}$  pin is recognized as High, the device samples the MODE pin to determine the configuration mode. The appropriate interface lines become active and the configuration preamble and data can be loaded.





DS060\_39\_082801

Figure 31: Start-up Timing

## **Configuration Through the Boundary Scan Pins**

Spartan/XL devices can be configured through the boundary scan pins. The basic procedure is as follows:

- Power up the FPGA with INIT held Low (or drive the PROGRAM pin Low for more than 300 ns followed by a High while holding INIT Low). Holding INIT Low allows enough time to issue the CONFIG command to the FPGA. The pin can be used as I/O after configuration if a resistor is used to hold INIT Low.
- Issue the CONFIG command to the TMS input.

- Wait for INIT to go High.
- Sequence the boundary scan Test Access Port to the SHIFT-DR state.
- Toggle TCK to clock data into TDI pin.

The user must account for all TCK clock cycles after INIT goes High, as all of these cycles affect the Length Count compare.

For more detailed information, refer to the Xilinx application note, "Boundary Scan in FPGA Devices." This application note applies to Spartan and Spartan-XL devices.



# **Spartan Family Detailed Specifications**

#### **Definition of Terms**

In the following tables, some specifications may be designated as Advance or Preliminary. These terms are defined as follows:

**Advance:** Initial estimates based on simulation and/or extrapolation from other speed grades, devices, or families. Values are subject to change. Use as estimates, not for production.

Preliminary: Based on preliminary characterization. Further changes are not expected.

Unmarked: Specifications not identified as either Advance or Preliminary are to be considered Final.

Notwithstanding the definition of the above terms, all specifications are subject to change without notice.

Except for pin-to-pin input and output parameters, the AC parameter delay specifications included in this document are derived from measuring internal test patterns. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications.

## Spartan Family Absolute Maximum Ratings(1)

| Symbol           | Description                                        |                  | Value                        | Units |
|------------------|----------------------------------------------------|------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                     |                  | -0.5 to +7.0                 | V     |
| V <sub>IN</sub>  | Input voltage relative to GND <sup>(2,3)</sup>     |                  | -0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output <sup>(2,3)</sup> |                  | -0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                      |                  | -65 to +150                  | °C    |
| T <sub>J</sub>   | Junction temperature                               | Plastic packages | +125                         | °C    |

#### Notes:

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress
  ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions
  is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.
- 2. Maximum DC overshoot (above V<sub>CC</sub>) or undershoot (below GND) must be limited to either 0.5V or 10 mA, whichever is easier to achieve.
- 3. Maximum AC (during transitions) conditions are as follows; the device pins may undershoot to -2.0V or overshoot to +7.0V, provided this overshoot or undershoot lasts no more than 11 ns with a forcing current no greater than 100 mA.
- 4. For soldering guidelines, see the Package Information on the Xilinx website.

## **Spartan Family Recommended Operating Conditions**

| Symbol          | Description                                                                                 |             | Min  | Max      | Units    |
|-----------------|---------------------------------------------------------------------------------------------|-------------|------|----------|----------|
| V <sub>CC</sub> | Supply voltage relative to GND, T <sub>J</sub> = 0°C to +85°C                               | Commercial  | 4.75 | 5.25     | V        |
|                 | Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}^{(1)}$ | Industrial  | 4.5  | 5.5      | V        |
| V <sub>IH</sub> | High-level input voltage <sup>(2)</sup>                                                     | TTL inputs  | 2.0  | $V_{CC}$ | V        |
|                 |                                                                                             | CMOS inputs | 70%  | 100%     | $V_{CC}$ |
| V <sub>IL</sub> | Low-level input voltage <sup>(2)</sup>                                                      | TTL inputs  | 0    | 8.0      | V        |
|                 |                                                                                             | CMOS inputs | 0    | 20%      | $V_{CC}$ |
| T <sub>IN</sub> | Input signal transition time                                                                | 1           | -    | 250      | ns       |

#### Notes:

- At junction temperatures above those listed as Recommended Operating Conditions, all delay parameters increase by 0.35% per °C.
- 2. Input and output measurement thresholds are: 1.5V for TTL and 2.5V for CMOS.



## **Spartan Family Pin-to-Pin Output Parameter Guidelines**

All devices are 100% functionally tested. Pin-to-pin timing parameters are derived from measuring external and internal test patterns and are guaranteed over worst-case operating conditions (supply voltage and junction temperature). Listed below are representative values for typical pin locations and normal clock loading. For more specific, more pre-

cise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation netlist. These path delays, provided as a guideline, have been extracted from the static timing analyzer report.

## Spartan Family Output Flip-Flop, Clock-to-Out

|                     |                                       |             | Speed | Grade |       |  |
|---------------------|---------------------------------------|-------------|-------|-------|-------|--|
|                     |                                       |             | -4    | -3    |       |  |
| Symbol              | Description                           | Device      | Max   | Max   | Units |  |
| Global Pri          | mary Clock to TTL Output using OFF    |             |       | '     | '     |  |
| T <sub>ICKOF</sub>  | Fast                                  | XCS05       | 5.3   | 8.7   | ns    |  |
|                     |                                       | XCS10       | 5.7   | 9.1   | ns    |  |
|                     |                                       | XCS20       | 6.1   | 9.3   | ns    |  |
|                     |                                       | XCS30       | 6.5   | 9.4   | ns    |  |
|                     |                                       | XCS40       | 6.8   | 10.2  | ns    |  |
| T <sub>ICKO</sub>   | Slew-rate limited                     | XCS05       | 9.0   | 11.5  | ns    |  |
|                     |                                       | XCS10       | 9.4   | 12.0  | ns    |  |
|                     |                                       | XCS20       | 9.8   | 12.2  | ns    |  |
|                     |                                       | XCS30       | 10.2  | 12.8  | ns    |  |
|                     |                                       | XCS40       | 10.5  | 12.8  | ns    |  |
| Global Sec          | condary Clock to TTL Output using OFF |             |       |       |       |  |
| T <sub>ICKSOF</sub> | Fast                                  | XCS05       | 5.8   | 9.2   | ns    |  |
|                     |                                       | XCS10       | 6.2   | 9.6   | ns    |  |
|                     |                                       | XCS20       | 6.6   | 9.8   | ns    |  |
|                     |                                       | XCS30       | 7.0   | 9.9   | ns    |  |
|                     |                                       | XCS40       | 7.3   | 10.7  | ns    |  |
| T <sub>ICKSO</sub>  | Slew-rate limited                     | XCS05       | 9.5   | 12.0  | ns    |  |
|                     |                                       | XCS10       | 9.9   | 12.5  | ns    |  |
|                     |                                       | XCS20       | 10.3  | 12.7  | ns    |  |
|                     |                                       | XCS30       | 10.7  | 13.2  | ns    |  |
|                     |                                       | XCS40       | 11.0  | 14.3  | ns    |  |
| Delay Add           | er for CMOS Outputs Option            |             |       | 1     | 1     |  |
| T <sub>CMOSOF</sub> | Fast                                  | All devices | 0.8   | 1.0   | ns    |  |
| $T_{CMOSO}$         | Slew-rate limited                     | All devices | 1.5   | 2.0   | ns    |  |

#### Notes:

- Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.
- Output timing is measured at ~50% V<sub>CC</sub> threshold with 50 pF external capacitive load. For different loads, see Figure 34.
- 3. OFF = Output Flip-Flop



## Spartan-XL Family CLB RAM Synchronous (Edge-Triggered) Write Operation Guidelines (cont.)

All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE

in the Xilinx Development System) and back-annotated to the simulation netlist. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all Spartan-XL devices and are expressed in nanoseconds unless otherwise noted.

|                   |                                           |      | -       | 5   | -   | 4   |       |
|-------------------|-------------------------------------------|------|---------|-----|-----|-----|-------|
| Symbol            | Dual Port RAM                             | Size | Min Max |     | Min | Max | Units |
| Write Operat      |                                           |      |         |     |     |     |       |
| T <sub>WCDS</sub> | Address write cycle time (clock K period) | 16x1 | 7.7     | -   | 8.4 | -   | ns    |
| T <sub>WPDS</sub> | Clock K pulse width (active edge)         | 16x1 | 3.1     | -   | 3.6 | -   | ns    |
| T <sub>ASDS</sub> | Address setup time before clock K         | 16x1 | 1.3     | -   | 1.5 | -   | ns    |
| T <sub>DSDS</sub> | DIN setup time before clock K             | 16x1 | 1.7     | -   | 2.0 | -   | ns    |
| T <sub>WSDS</sub> | WE setup time before clock K              | 16x1 | 1.4     | -   | 1.6 | -   | ns    |
|                   | All hold times after clock K              | 16x1 | 0       | -   | 0   | -   | ns    |
| T <sub>WODS</sub> | Data valid after clock K                  | 16x1 | -       | 5.2 | -   | 6.1 | ns    |

**Dual Port** 

#### Notes:

**Single Port** 

## Spartan-XL Family CLB RAM Synchronous (Edge-Triggered) Write Timing

# WCLK (K) T<sub>WHS</sub> $\mathsf{T}_{\mathsf{WSS}}$ WE $\mathsf{T}_{\mathsf{DHS}}$ $T_{DSS}$ DATA IN $T_{ASS}$ TAHS **ADDRESS** TILO T<sub>ILO</sub> $\mathsf{T}_{\mathsf{WOS}}$ **DATA OUT** OLD NEW



DS060\_34\_011300

<sup>1.</sup> Read Operation timing for 16 x 1 dual-port RAM option is identical to 16 x 2 single-port RAM timing



## **Spartan-XL Family IOB Input Switching Characteristic Guidelines**

All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE

in the Xilinx Development System) and back-annotated to the simulation netlist. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature).

|                    |                                                     |             |               | Speed | Grade   |      |       |
|--------------------|-----------------------------------------------------|-------------|---------------|-------|---------|------|-------|
|                    |                                                     |             | -5<br>Min Max |       | -       | 4    |       |
| Symbol             | Description                                         | Device      |               |       | Min Max |      | Units |
| Setup Tim          | es                                                  |             |               |       |         |      |       |
| T <sub>ECIK</sub>  | Clock Enable (EC) to Clock (IK)                     | All devices | 0.0           | -     | 0.0     | -    | ns    |
| T <sub>PICK</sub>  | Pad to Clock (IK), no delay                         | All devices | 1.0           | -     | 1.2     | -    | ns    |
| T <sub>POCK</sub>  | Pad to Fast Capture Latch Enable (OK), no delay     | All devices | 0.7           | -     | 0.8     | -    | ns    |
| Hold Time          | es                                                  |             |               |       | •       |      |       |
|                    | All Hold Times                                      | All devices | 0.0           | -     | 0.0     | -    | ns    |
| Propagati          | on Delays                                           |             |               |       | •       |      |       |
| T <sub>PID</sub>   | Pad to I1, I2                                       | All devices | -             | 0.9   | -       | 1.1  | ns    |
| T <sub>PLI</sub>   | Pad to I1, I2 via transparent input latch, no delay | All devices | -             | 2.1   | -       | 2.5  | ns    |
| T <sub>IKRI</sub>  | Clock (IK) to I1, I2 (flip-flop)                    | All devices | -             | 1.0   | -       | 1.1  | ns    |
| T <sub>IKLI</sub>  | Clock (IK) to I1, I2 (latch enable, active Low)     | All devices | -             | 1.1   | -       | 1.2  | ns    |
| Delay Add          | ler for Input with Full Delay Option                |             |               |       | •       |      |       |
| T <sub>Delay</sub> | $T_{PICKD} = T_{PICK} + T_{Delay}$                  | XCS05XL     | 4.0           | -     | 4.7     | -    | ns    |
|                    | $T_{PDLI} = T_{PLI} + T_{Delay}$                    | XCS10XL     | 4.8           | -     | 5.6     | -    | ns    |
|                    |                                                     | XCS20XL     | 5.0           | -     | 5.9     | -    | ns    |
|                    |                                                     | XCS30XL     | 5.5           | -     | 6.5     | -    | ns    |
|                    |                                                     | XCS40XL     | 6.5           | -     | 7.6     | -    | ns    |
| Global Se          | t/Reset                                             | "           |               | ı     | 1       | ı    | i.    |
| T <sub>MRW</sub>   | Minimum GSR pulse width                             | All devices | 10.5          | -     | 11.5    | -    | ns    |
| T <sub>RRI</sub>   | Delay from GSR input to any Q                       | XCS05XL     | -             | 9.0   | -       | 10.5 | ns    |
|                    |                                                     | XCS10XL     | -             | 9.5   | -       | 11.0 | ns    |
|                    |                                                     | XCS20XL     | -             | 10.0  | -       | 11.5 | ns    |
|                    |                                                     | XCS30XL     | -             | 11.0  | -       | 12.5 | ns    |
|                    |                                                     | XCS40XL     | -             | 12.0  | -       | 13.5 | ns    |

#### Notes:

- 1. Input pad setup and hold times are specified with respect to the internal clock (IK). For setup and hold times with respect to the clock input, see the pin-to-pin parameters in the Pin-to-Pin Input Parameters table.
- 2. Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.



# **XCS10 and XCS10XL Device Pinouts**

| XCS10/XL                 |                     |            |                        |            |                    |
|--------------------------|---------------------|------------|------------------------|------------|--------------------|
| Pad Name                 | PC84 <sup>(4)</sup> | VQ100      | CS144 <sup>(2,4)</sup> | TQ144      | Bndry<br>Scan      |
| VCC                      | P33                 | P25        | N1                     | P37        | -                  |
| Not                      | P34                 | P26        | N2                     | P38        | 174 <sup>(1)</sup> |
| Connect-                 |                     |            |                        |            |                    |
| ed <sup>(1)</sup>        |                     |            |                        |            |                    |
| PWRDWN <sup>(2</sup>     |                     |            |                        |            |                    |
| )                        |                     |            |                        |            |                    |
| I/O,                     | P35                 | P27        | М3                     | P39        | 175 <sup>(3)</sup> |
| PGCK2 <sup>(1)</sup>     |                     |            |                        |            |                    |
| GCK3 <sup>(2)</sup>      | D00                 | Doo        | NO                     | D.10       | 470 (3)            |
| I/O (HDC)                | P36                 | P28        | N3                     | P40        | 178 <sup>(3)</sup> |
| 1/0                      | -                   | -          | K4                     | P41        | 181 <sup>(3)</sup> |
| 1/0                      | -                   | -          | L4                     | P42        | 184 <sup>(3)</sup> |
| I/O (I DC)               | -<br>D07            | P29        | M4                     | P43        | 187 <sup>(3)</sup> |
| I/O (LDC)                | P37                 | P30        | N4                     | P44        | 190 <sup>(3)</sup> |
| GND                      | -                   | -          | K5                     | P45        | 193 <sup>(3)</sup> |
| I/O<br>I/O               | -                   | -          | L5<br>M5               | P46<br>P47 | 193 <sup>(3)</sup> |
|                          | -<br>D00            | -<br>D01   | N5                     | P47<br>P48 | 196 <sup>(3)</sup> |
| I/O<br>I/O               | P38                 | P31<br>P32 | K6                     | P46<br>P49 | 202 (3)            |
| I/O                      | P39                 | P32        | L6                     | P49<br>P50 | 202 (3)            |
| I/O                      | -                   | P33        | M6                     | P50<br>P51 | 208 (3)            |
| I/O                      | P40                 | P35        | N6                     | P52        | 211 <sup>(3)</sup> |
|                          | P40<br>P41          | P35        | M7                     | P52        | 211 <sup>(3)</sup> |
| I/O (INIT) VCC           | P42                 | P37        | N7                     | P54        | 214 (9)            |
| GND                      | P43                 | P38        | L7                     | P55        | -                  |
| I/O                      | P44                 | P39        | K7                     | P56        | 217 <sup>(3)</sup> |
| I/O                      | P45                 | P40        | N8                     | P57        | 220 (3)            |
| I/O                      | 1 43                | P41        | M8                     | P58        | 223 (3)            |
| I/O                      | _                   | P42        | L8                     | P59        | 226 <sup>(3)</sup> |
| I/O                      | P46                 | P43        | K8                     | P60        | 229 (3)            |
| I/O                      | P47                 | P44        | N9                     | P61        | 232 (3)            |
| I/O                      | -                   | -          | M9                     | P62        | 235 (3)            |
| I/O                      | _                   | -          | L9                     | P63        | 238 (3)            |
| GND                      | _                   | _          | K9                     | P64        | -                  |
| I/O                      | P48                 | P45        | N10                    | P65        | 241 <sup>(3)</sup> |
| I/O                      | P49                 | P46        | M10                    | P66        | 244 (3)            |
| I/O                      | -                   | -          | L10                    | P67        | 247 <sup>(3)</sup> |
| I/O                      | -                   | -          | N11                    | P68        | 250 <sup>(3)</sup> |
| I/O                      | P50                 | P47        | M11                    | P69        | 253 <sup>(3)</sup> |
| I/O,                     | P51                 | P48        | L11                    | P70        | 256 <sup>(3)</sup> |
| SGCK3 <sup>(1)</sup>     |                     |            |                        |            |                    |
| GCK4 <sup>(2)</sup>      |                     |            |                        |            |                    |
| GND                      | P52                 | P49        | N12                    | P71        | -                  |
| DONE                     | P53                 | P50        | M12                    | P72        | -                  |
| VCC                      | P54                 | P51        | N13                    | P73        | -                  |
| PROGRAM                  | P55                 | P52        | M13                    | P74        | -                  |
| I/O (D7 <sup>(2)</sup> ) | P56                 | P53        | L12                    | P75        | 259 <sup>(3)</sup> |

# **XCS10 and XCS10XL Device Pinouts**

| XCS10/XL                     | (4)                 |       | (0.4)                  |       | Bndry              |
|------------------------------|---------------------|-------|------------------------|-------|--------------------|
| Pad Name                     | PC84 <sup>(4)</sup> | VQ100 | CS144 <sup>(2,4)</sup> | TQ144 | Scan               |
| I/O,<br>PGCK3 <sup>(1)</sup> | P57                 | P54   | L13                    | P76   | 262 <sup>(3)</sup> |
| GCK5 <sup>(2)</sup>          |                     |       |                        |       |                    |
| I/O                          | -                   | -     | K10                    | P77   | 265 <sup>(3)</sup> |
| I/O                          | _                   | _     | K11                    | P78   | 268 <sup>(3)</sup> |
| I/O (D6 <sup>(2)</sup> )     | P58                 | P55   | K12                    | P79   | 271 <sup>(3)</sup> |
| I/O                          | -                   | P56   | K13                    | P80   | 274 (3)            |
| GND                          | -                   | -     | J10                    | P81   | -                  |
| I/O                          | -                   | -     | J11                    | P82   | 277 (3)            |
| I/O                          | -                   | -     | J12                    | P83   | 280 (3)            |
| I/O (D5 <sup>(2)</sup> )     | P59                 | P57   | J13                    | P84   | 283 (3)            |
| I/O                          | P60                 | P58   | H10                    | P85   | 286 <sup>(3)</sup> |
| I/O                          | -                   | P59   | H11                    | P86   | 289 <sup>(3)</sup> |
| I/O                          | -                   | P60   | H12                    | P87   | 292 <sup>(3)</sup> |
| I/O (D4 <sup>(2)</sup> )     | P61                 | P61   | H13                    | P88   | 295 <sup>(3)</sup> |
| I/O                          | P62                 | P62   | G12                    | P89   | 298 <sup>(3)</sup> |
| VCC                          | P63                 | P63   | G13                    | P90   | -                  |
| GND                          | P64                 | P64   | G11                    | P91   | -                  |
| I/O (D3 <sup>(2)</sup> )     | P65                 | P65   | G10                    | P92   | 301 <sup>(3)</sup> |
| I/O                          | P66                 | P66   | F13                    | P93   | 304 (3)            |
| I/O                          | -                   | P67   | F12                    | P94   | 307 (3)            |
| I/O                          | -                   | -     | F11                    | P95   | 310 <sup>(3)</sup> |
| I/O (D2 <sup>(2)</sup> )     | P67                 | P68   | F10                    | P96   | 313 <sup>(3)</sup> |
| I/O                          | P68                 | P69   | E13                    | P97   | 316 <sup>(3)</sup> |
| I/O                          | -                   | -     | E12                    | P98   | 319 <sup>(3)</sup> |
| I/O                          | -                   | -     | E11                    | P99   | 322 <sup>(3)</sup> |
| GND                          | -                   | -     | E10                    | P100  | - (0)              |
| I/O (D1 <sup>(2)</sup> )     | P69                 | P70   | D13                    | P101  | 325 (3)            |
| I/O                          | P70                 | P71   | D12                    | P102  | 328 (3)            |
| I/O                          | -                   | -     | D11                    | P103  | 331 (3)            |
| I/O                          | -                   | -     | C13                    | P104  | 334 (3)            |
| I/O (D0 <sup>(2)</sup> ,     | P71                 | P72   | C12                    | P105  | 337 <sup>(3)</sup> |
| DIN)<br>I/O,                 | P72                 | P73   | C11                    | P106  | 340 <sup>(3)</sup> |
| SGCK4 <sup>(1)</sup>         | 1 / 2               | 175   | OII                    | 1 100 | 340 (3)            |
| GCK6 <sup>(2)</sup>          |                     |       |                        |       |                    |
| (DOUT)                       |                     |       |                        |       |                    |
| CCLK                         | P73                 | P74   | B13                    | P107  | -                  |
| VCC                          | P74                 | P75   | B12                    | P108  | -                  |
| O, TDO                       | P75                 | P76   | A13                    | P109  | 0                  |
| GND                          | P76                 | P77   | A12                    | P110  | -                  |
| I/O                          | P77                 | P78   | B11                    | P111  | 2                  |
| I/O,                         | P78                 | P79   | A11                    | P112  | 5                  |
| PGCK4 <sup>(1)</sup>         |                     |       |                        |       |                    |
| GCK7 <sup>(2)</sup>          |                     |       |                        |       |                    |
| I/O                          | -                   | -     | D10                    | P113  | 8                  |
| I/O                          | -                   | -     | C10                    | P114  | 11                 |
| I/O (CS1 <sup>(2)</sup> )    | P79                 | P80   | B10                    | P115  | 14                 |



# **XCS20 and XCS20XL Device Pinouts**

| ACS20 and ACS20XL Device Pinouts              |          |                        |       |       |                    |  |  |  |  |
|-----------------------------------------------|----------|------------------------|-------|-------|--------------------|--|--|--|--|
| XCS20/XL<br>Pad Name                          | VQ100    | CS144 <sup>(2,4)</sup> | TQ144 | PQ208 | Bndry<br>Scan      |  |  |  |  |
| PROGRAM                                       | P52      | M13                    | P74   | P106  | -                  |  |  |  |  |
| I/O (D7 <sup>(2)</sup> )                      | P53      | L12                    | P75   | P107  | 367 <sup>(3)</sup> |  |  |  |  |
| I/O,                                          | P54      | L13                    | P76   | P108  | 370 <sup>(3)</sup> |  |  |  |  |
| PGCK3 <sup>(1)</sup> ,<br>GCK5 <sup>(2)</sup> |          |                        |       |       |                    |  |  |  |  |
| I/O                                           |          | K10                    | P77   | P109  | 373 <sup>(3)</sup> |  |  |  |  |
| 1/0                                           | -        | K10                    | P77   | P109  | 373 <sup>(3)</sup> |  |  |  |  |
| I/O (D6 <sup>(2)</sup> )                      | -<br>P55 | K11                    | P79   | P110  | 379 <sup>(3)</sup> |  |  |  |  |
| I/O (D6(=/)                                   |          | K12                    |       | P112  | 382 (3)            |  |  |  |  |
|                                               | P56      | NI3                    | P80   |       | 385 (3)            |  |  |  |  |
| 1/0                                           | -        | -                      | -     | P114  |                    |  |  |  |  |
| 1/0                                           | -        | -                      | -     | P115  | 388 (3)            |  |  |  |  |
| 1/0                                           | -        | -                      | -     | P116  | 391 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P117  | 394 <sup>(3)</sup> |  |  |  |  |
| GND                                           | -        | J10                    | P81   | P118  | - (2)              |  |  |  |  |
| 1/0                                           | -        | J11                    | P82   | P119  | 397 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | J12                    | P83   | P120  | 400 (3)            |  |  |  |  |
| VCC <sup>(2)</sup>                            | -        | -                      | -     | P121  | - (0)              |  |  |  |  |
| I/O (D5 <sup>(2)</sup> )                      | P57      | J13                    | P84   | P122  | 403 (3)            |  |  |  |  |
| I/O                                           | P58      | H10                    | P85   | P123  | 406 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P124  | 409 (3)            |  |  |  |  |
| I/O                                           | -        | -                      | -     | P125  | 412 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P59      | H11                    | P86   | P126  | 415 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P60      | H12                    | P87   | P127  | 418 <sup>(3)</sup> |  |  |  |  |
| I/O (D4 <sup>(2)</sup> )                      | P61      | H13                    | P88   | P128  | 421 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P62      | G12                    | P89   | P129  | 424 <sup>(3)</sup> |  |  |  |  |
| VCC                                           | P63      | G13                    | P90   | P130  | -                  |  |  |  |  |
| GND                                           | P64      | G11                    | P91   | P131  | -                  |  |  |  |  |
| I/O (D3 <sup>(2)</sup> )                      | P65      | G10                    | P92   | P132  | 427 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P66      | F13                    | P93   | P133  | 430 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P67      | F12                    | P94   | P134  | 433 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | F11                    | P95   | P135  | 436 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P136  | 439 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P137  | 442 (3)            |  |  |  |  |
| I/O (D2 <sup>(2)</sup> )                      | P68      | F10                    | P96   | P138  | 445 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P69      | E13                    | P97   | P139  | 448 <sup>(3)</sup> |  |  |  |  |
| VCC <sup>(2)</sup>                            | -        | -                      | -     | P140  | -                  |  |  |  |  |
| I/O                                           | _        | E12                    | P98   | P141  | 451 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | _        | E11                    | P99   | P142  | 454 <sup>(3)</sup> |  |  |  |  |
| GND                                           | -        | E10                    | P100  | P143  | -                  |  |  |  |  |
| I/O                                           | -        | -                      | -     | P145  | 457 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P146  | 460 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P147  | 463 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | -                      | -     | P148  | 466 <sup>(3)</sup> |  |  |  |  |
| I/O (D1 <sup>(2)</sup> )                      | P70      | D13                    | P101  | P149  | 469 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | P71      | D12                    | P102  | P150  | 472 <sup>(3)</sup> |  |  |  |  |
| I/O                                           | -        | D11                    | P103  | P151  | 475 <sup>(3)</sup> |  |  |  |  |

## **XCS20 and XCS20XL Device Pinouts**

| XCS20/XL<br>Pad Name                                            | VQ100 | CS144 <sup>(2,4)</sup> | TQ144 | PQ208 | Bndry<br>Scan      |
|-----------------------------------------------------------------|-------|------------------------|-------|-------|--------------------|
| I/O                                                             | -     | C13                    | P104  | P152  | 478 <sup>(3)</sup> |
| I/O<br>(D0 <sup>(2)</sup> , DIN)                                | P72   | C12                    | P105  | P153  | 481 <sup>(3)</sup> |
| I/O,<br>SGCK4 <sup>(1)</sup> ,<br>GCK6 <sup>(2)</sup><br>(DOUT) | P73   | C11                    | P106  | P154  | 484 <sup>(3)</sup> |
| CCLK                                                            | P74   | B13                    | P107  | P155  | -                  |
| VCC                                                             | P75   | B12                    | P108  | P156  | -                  |
| O, TDO                                                          | P76   | A13                    | P109  | P157  | 0                  |
| GND                                                             | P77   | A12                    | P110  | P158  | -                  |
| I/O                                                             | P78   | B11                    | P111  | P159  | 2                  |
| I/O,<br>PGCK4 <sup>(1)</sup> ,<br>GCK7 <sup>(2)</sup>           | P79   | A11                    | P112  | P160  | 5                  |
| I/O                                                             | -     | D10                    | P113  | P161  | 8                  |
| I/O                                                             | -     | C10                    | P114  | P162  | 11                 |
| I/O (CS1 <sup>(2)</sup> )                                       | P80   | B10                    | P115  | P163  | 14                 |
| I/O                                                             | P81   | A10                    | P116  | P164  | 17                 |
| I/O                                                             | -     | D9                     | P117  | P166  | 20                 |
| I/O                                                             | -     | -                      | -     | P167  | 23                 |
| I/O                                                             | -     | -                      | -     | P168  | 26                 |
| I/O                                                             | -     | -                      | -     | P169  | 29                 |
| GND                                                             | -     | C9                     | P118  | P170  | -                  |
| I/O                                                             | -     | B9                     | P119  | P171  | 32                 |
| I/O                                                             | -     | A9                     | P120  | P172  | 35                 |
| VCC <sup>(2)</sup>                                              | -     | -                      | -     | P173  | -                  |
| I/O                                                             | P82   | D8                     | P121  | P174  | 38                 |
| I/O                                                             | P83   | C8                     | P122  | P175  | 41                 |
| I/O                                                             | -     | -                      | -     | P176  | 44                 |
| I/O                                                             | -     | -                      | -     | P177  | 47                 |
| I/O                                                             | P84   | B8                     | P123  | P178  | 50                 |
| I/O                                                             | P85   | A8                     | P124  | P179  | 53                 |
| I/O                                                             | P86   | B7                     | P125  | P180  | 56                 |
| I/O                                                             | P87   | A7                     | P126  | P181  | 59                 |
| GND                                                             | P88   | C7                     | P127  | P182  | -                  |

2/8/00



# XCS30 and XCS30XL Device Pinouts (Continued)

| XCS30/XL<br>Pad Name                                     | VQ100 <sup>(5)</sup> | TQ144 | PQ208 | PQ240 | BG256 <sup>(5)</sup> | CS280 <sup>(2,5)</sup> | Bndry<br>Scan      |
|----------------------------------------------------------|----------------------|-------|-------|-------|----------------------|------------------------|--------------------|
| I/O                                                      | -                    | -     | P124  | P144  | M20                  | L19                    | 493 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P125  | P145  | L19                  | L18                    | 496 <sup>(3)</sup> |
| I/O                                                      | P59                  | P86   | P126  | P146  | L18                  | L17                    | 499 (3)            |
| I/O                                                      | P60                  | P87   | P127  | P147  | L20                  | L16                    | 502 <sup>(3)</sup> |
| I/O (D4 <sup>(2)</sup> )                                 | P61                  | P88   | P128  | P148  | K20                  | K19                    | 505 <sup>(3)</sup> |
| I/O                                                      | P62                  | P89   | P129  | P149  | K19                  | K18                    | 508 <sup>(3)</sup> |
| VCC                                                      | P63                  | P90   | P130  | P150  | VCC <sup>(4)</sup>   | K17                    | -                  |
| GND                                                      | P64                  | P91   | P131  | P151  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| I/O (D3 <sup>(2)</sup> )                                 | P65                  | P92   | P132  | P152  | K18                  | K16                    | 511 <sup>(3)</sup> |
| I/O                                                      | P66                  | P93   | P133  | P153  | K17                  | K15                    | 514 <sup>(3)</sup> |
| I/O                                                      | P67                  | P94   | P134  | P154  | J20                  | J19                    | 517 <sup>(3)</sup> |
| I/O                                                      | -                    | P95   | P135  | P155  | J19                  | J18                    | 520 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P136  | P156  | J18                  | J17                    | 523 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P137  | P157  | J17                  | J16                    | 526 <sup>(3)</sup> |
| I/O (D2 <sup>(2)</sup> )                                 | P68                  | P96   | P138  | P159  | H19                  | H17                    | 529 <sup>(3)</sup> |
| I/O                                                      | P69                  | P97   | P139  | P160  | H18                  | H16                    | 532 <sup>(3)</sup> |
| VCC                                                      | -                    | -     | P140  | P161  | VCC <sup>(4)</sup>   | G19                    | -                  |
| I/O                                                      | -                    | P98   | P141  | P162  | G19                  | G18                    | 535 <sup>(3)</sup> |
| I/O                                                      | -                    | P99   | P142  | P163  | F20                  | G17                    | 538 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | -     | P164  | G18                  | G16                    | 541 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | -     | P165  | F19                  | F19                    | 544 <sup>(3)</sup> |
| GND                                                      | -                    | P100  | P143  | P166  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| I/O                                                      | -                    | -     | -     | P167  | F18                  | F18                    | 547 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P144  | P168  | E19                  | F17                    | 550 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P145  | P169  | D20                  | F16                    | 553 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P146  | P170  | E18                  | F15                    | 556 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P147  | P171  | D19                  | E19                    | 559 <sup>(3)</sup> |
| I/O                                                      | -                    | -     | P148  | P172  | C20                  | E17                    | 562 <sup>(3)</sup> |
| I/O (D1 <sup>(2)</sup> )                                 | P70                  | P101  | P149  | P173  | E17                  | E16                    | 565 <sup>(3)</sup> |
| I/O                                                      | P71                  | P102  | P150  | P174  | D18                  | D19                    | 568 <sup>(3)</sup> |
| I/O                                                      | -                    | P103  | P151  | P175  | C19                  | C19                    | 571 <sup>(3)</sup> |
| I/O                                                      | -                    | P104  | P152  | P176  | B20                  | B19                    | 574 <sup>(3)</sup> |
| I/O (D0 <sup>(2)</sup> , DIN)                            | P72                  | P105  | P153  | P177  | C18                  | C18                    | 577 <sup>(3)</sup> |
| /O, SGCK4 <sup>(1)</sup> , GCK6 <sup>(2)</sup><br>(DOUT) | P73                  | P106  | P154  | P178  | B19                  | B18                    | 580 <sup>(3)</sup> |
| CCLK                                                     | P74                  | P107  | P155  | P179  | A20                  | A19                    | -                  |
| VCC                                                      | P75                  | P108  | P156  | P180  | VCC <sup>(4)</sup>   | C17                    | -                  |
| O, TDO                                                   | P76                  | P109  | P157  | P181  | A19                  | B17                    | 0                  |
| GND                                                      | P77                  | P110  | P158  | P182  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -                  |
| I/O                                                      | P78                  | P111  | P159  | P183  | B18                  | A18                    | 2                  |
| /O, PGCK4 <sup>(1)</sup> , GCK7 <sup>(2)</sup>           | P79                  | P112  | P160  | P184  | B17                  | A17                    | 5                  |
| I/O                                                      | -                    | P113  | P161  | P185  | C17                  | D16                    | 8                  |
| I/O                                                      | -                    | P114  | P162  | P186  | D16                  | C16                    | 11                 |
| I/O (CS1) <sup>(2)</sup>                                 | P80                  | P115  | P163  | P187  | A18                  | B16                    | 14                 |
| I/O                                                      | P81                  | P116  | P164  | P188  | A17                  | A16                    | 17                 |
| I/O                                                      | -                    | -     | P165  | P189  | C16                  | D15                    | 20                 |



# XCS30 and XCS30XL Device Pinouts (Continued)

| XCS30/XL<br>Pad Name | VQ100 <sup>(5)</sup> | TQ144 | PQ208 | PQ240 | BG256 <sup>(5)</sup> | CS280 <sup>(2,5)</sup> | Bndry<br>Scan |
|----------------------|----------------------|-------|-------|-------|----------------------|------------------------|---------------|
| I/O                  | -                    | -     | -     | P190  | B16                  | A15                    | 23            |
| I/O                  | -                    | P117  | P166  | P191  | A16                  | E14                    | 26            |
| I/O                  | -                    | -     | P167  | P192  | C15                  | C14                    | 29            |
| I/O                  | -                    | -     | P168  | P193  | B15                  | B14                    | 32            |
| I/O                  | -                    | -     | P169  | P194  | A15                  | D14                    | 35            |
| GND                  | -                    | P118  | P170  | P196  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -             |
| I/O                  | -                    | P119  | P171  | P197  | B14                  | A14                    | 38            |
| I/O                  | -                    | P120  | P172  | P198  | A14                  | C13                    | 41            |
| I/O                  | -                    | -     | -     | P199  | C13                  | B13                    | 44            |
| I/O                  | -                    | -     | -     | P200  | B13                  | A13                    | 47            |
| VCC                  | -                    | -     | P173  | P201  | VCC <sup>(4)</sup>   | D13                    | -             |
| I/O                  | P82                  | P121  | P174  | P202  | C12                  | B12                    | 50            |
| I/O                  | P83                  | P122  | P175  | P203  | B12                  | D12                    | 53            |
| I/O                  | -                    | -     | P176  | P205  | A12                  | A11                    | 56            |
| I/O                  | -                    | -     | P177  | P206  | B11                  | B11                    | 59            |
| I/O                  | P84                  | P123  | P178  | P207  | C11                  | C11                    | 62            |
| I/O                  | P85                  | P124  | P179  | P208  | A11                  | D11                    | 65            |
| I/O                  | P86                  | P125  | P180  | P209  | A10                  | A10                    | 68            |
| I/O                  | P87                  | P126  | P181  | P210  | B10                  | B10                    | 71            |
| GND                  | P88                  | P127  | P182  | P211  | GND <sup>(4)</sup>   | GND <sup>(4)</sup>     | -             |

# Notes:

- 1. 5V Spartan family only
- 2. 3V Spartan-XL family only
- 3. The "PWRDWN" on the XCS30XL is not part of the Boundary Scan chain. For the XCS30XL, subtract 1 from all Boundary Scan numbers from GCK3 on (295 and higher).
- 4. Pads labeled  $\mathrm{GND^{(4)}}$  or  $\mathrm{V_{CC}^{(4)}}$  are internally bonded to Ground or  $\mathrm{V_{CC}}$  planes within the package.
- 5. CS280 package, and VQ100 and BG256 packages for XCS30 only, discontinued by PDN2004-01

## Additional XCS30/XL Package Pins

#### **PQ240**

| GND Pins           |      |     |     |      |      |  |  |  |
|--------------------|------|-----|-----|------|------|--|--|--|
| P22                | P37  | P83 | P98 | P143 | P158 |  |  |  |
| P204               | P219 | -   | -   | -    | -    |  |  |  |
| Not Connected Pins |      |     |     |      |      |  |  |  |
| P195               | -    | -   | -   | -    | -    |  |  |  |

| 2/1 | 2/98 |  |
|-----|------|--|
|     |      |  |

#### **BG256**

| VCC Pins |     |     |     |     |     |  |  |  |
|----------|-----|-----|-----|-----|-----|--|--|--|
| C14      | D6  | D7  | D11 | D14 | D15 |  |  |  |
| E20      | F1  | F4  | F17 | G4  | G17 |  |  |  |
| K4       | L17 | P4  | P17 | P19 | R2  |  |  |  |
| R4       | R17 | U6  | U7  | U10 | U14 |  |  |  |
| U15      | V7  | W20 | -   | -   | -   |  |  |  |

| GND Pins |     |           |            |     |     |  |  |  |
|----------|-----|-----------|------------|-----|-----|--|--|--|
| A1       | B7  | D4        | D8         | D13 | D17 |  |  |  |
| G20      | H4  | H17       | N3         | N4  | N17 |  |  |  |
| U4       | U8  | U13       | U17        | W14 | -   |  |  |  |
|          | ı   | Not Conne | ected Pins | 3   |     |  |  |  |
| A7       | A13 | C8        | D12        | H20 | J3  |  |  |  |
| J4       | M4  | M19       | V9         | W9  | W13 |  |  |  |
| Y13      | -   | -         | -          | -   | -   |  |  |  |

6/4/97

## **CS280**

|    | VCC Pins |     |         |     |     |  |  |  |  |
|----|----------|-----|---------|-----|-----|--|--|--|--|
| A1 | A7       | C10 | C17     | D13 | G1  |  |  |  |  |
| G1 | G19      | K2  | K17     | M4  | N16 |  |  |  |  |
| T7 | U3       | U10 | U17     | W13 | -   |  |  |  |  |
|    |          | GN  | ND Pins |     |     |  |  |  |  |



## XCS40 and XCS40XL Device Pinouts

| XCS40/XL                                              |       |       |                    | 00000(2 F)             | Bndry |
|-------------------------------------------------------|-------|-------|--------------------|------------------------|-------|
| Pad Name                                              | PQ208 | PQ240 | BG256              | CS280 <sup>(2,5)</sup> | Scan  |
| O, TDO                                                | P157  | P181  | A19                | B17                    | 0     |
| GND                                                   | P158  | P182  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| I/O                                                   | P159  | P183  | B18                | A18                    | 2     |
| I/O,<br>PGCK4 <sup>(1)</sup> ,<br>GCK7 <sup>(2)</sup> | P160  | P184  | B17                | A17                    | 5     |
| I/O                                                   | P161  | P185  | C17                | D16                    | 8     |
| I/O                                                   | P162  | P186  | D16                | C16                    | 11    |
| I/O (CS1 <sup>(2)</sup> )                             | P163  | P187  | A18                | B16                    | 14    |
| I/O                                                   | P164  | P188  | A17                | A16                    | 17    |
| I/O                                                   | -     | -     | -                  | E15                    | 20    |
| I/O                                                   | -     | -     | -                  | C15                    | 23    |
| I/O                                                   | P165  | P189  | C16                | D15                    | 26    |
| I/O                                                   | -     | P190  | B16                | A15                    | 29    |
| I/O                                                   | P166  | P191  | A16                | E14                    | 32    |
| I/O                                                   | P167  | P192  | C15                | C14                    | 35    |
| I/O                                                   | P168  | P193  | B15                | B14                    | 38    |
| I/O                                                   | P169  | P194  | A15                | D14                    | 41    |
| GND                                                   | P170  | P196  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| I/O                                                   | P171  | P197  | B14                | A14                    | 44    |
| I/O                                                   | P172  | P198  | A14                | C13                    | 47    |
| I/O                                                   | -     | P199  | C13                | B13                    | 50    |
| I/O                                                   | -     | P200  | B13                | A13                    | 53    |
| VCC                                                   | P173  | P201  | VCC <sup>(4)</sup> | VCC <sup>(4)</sup>     | -     |
| I/O                                                   | -     | -     | A13                | A12                    | 56    |
| I/O                                                   | -     | -     | D12                | C12                    | 59    |
| I/O                                                   | P174  | P202  | C12                | B12                    | 62    |
| I/O                                                   | P175  | P203  | B12                | D12                    | 65    |
| I/O                                                   | P176  | P205  | A12                | A11                    | 68    |
| I/O                                                   | P177  | P206  | B11                | B11                    | 71    |
| I/O                                                   | P178  | P207  | C11                | C11                    | 74    |
| I/O                                                   | P179  | P208  | A11                | D11                    | 77    |
| I/O                                                   | P180  | P209  | A10                | A10                    | 80    |
| I/O                                                   | P181  | P210  | B10                | B10                    | 83    |
| GND                                                   | P182  | P211  | GND <sup>(4)</sup> | GND <sup>(4)</sup>     | -     |
| 2/8/00                                                | •     | •     | •                  | •                      |       |

#### Notes:

- 1. 5V Spartan family only
- 2. 3V Spartan-XL family only
- 3. The "PWRDWN" on the XCS40XL is not part of the Boundary Scan chain. For the XCS40XL, subtract 1 from all Boundary Scan numbers from GCK3 on (343 and higher).
- 4. Pads labeled  $\mathrm{GND^{(4)}}$  or  $\mathrm{V_{CC}^{(4)}}$  are internally bonded to Ground or  $\mathrm{V_{CC}}$  planes within the package.
- CS280 package discontinued by <u>PDN2004-01</u>

## Additional XCS40/XL Package Pins

#### **PQ240**

|      | GND Pins           |     |     |      |      |  |  |  |  |  |
|------|--------------------|-----|-----|------|------|--|--|--|--|--|
| P22  | P37                | P83 | P98 | P143 | P158 |  |  |  |  |  |
| P204 | P219               |     |     | -    | -    |  |  |  |  |  |
|      | Not Connected Pins |     |     |      |      |  |  |  |  |  |
| P195 | -                  | -   | -   | -    | -    |  |  |  |  |  |

2/12/98

#### **BG256**

|     | VCC Pins |     |      |     |     |  |  |  |  |
|-----|----------|-----|------|-----|-----|--|--|--|--|
| C14 | D6       | D7  | D11  | D14 | D15 |  |  |  |  |
| E20 | F1       | F4  | F17  | G4  | G17 |  |  |  |  |
| K4  | L17      | P4  | P17  | P19 | R2  |  |  |  |  |
| R4  | R17      | U6  | U7   | U10 | U14 |  |  |  |  |
| U15 | V7       | W20 | -    | -   | -   |  |  |  |  |
|     |          | GND | Pins |     |     |  |  |  |  |
| A1  | B7       | D4  | D8   | D13 | D17 |  |  |  |  |
| G20 | H4       | H17 | N3   | N4  | N17 |  |  |  |  |
| U4  | U8       | U13 | U17  | W14 | -   |  |  |  |  |

6/17/97

#### **CS280**

| VCC Pins |     |     |      |     |     |  |  |  |
|----------|-----|-----|------|-----|-----|--|--|--|
| A1       | A7  | B5  | B15  | C10 | C17 |  |  |  |
| D13      | E3  | E18 | G1   | G19 | K2  |  |  |  |
| K17      | M4  | N16 | R3   | R18 | T7  |  |  |  |
| U3       | U10 | U17 | V5   | V15 | W13 |  |  |  |
|          |     | GND | Pins |     |     |  |  |  |
| E5       | E7  | E8  | E9   | E11 | E12 |  |  |  |
| E13      | G5  | G15 | H5   | H15 | J5  |  |  |  |
| J15      | L5  | L15 | M5   | M15 | N5  |  |  |  |
| N15      | R7  | R8  | R9   | R11 | R12 |  |  |  |
| R13      | -   | -   | -    | -   | -   |  |  |  |

5/19/99



Table 20: User I/O Chart for Spartan/XL FPGAs

|         | Max | Package Type        |                      |                      |                    |                    |                    |                      |                      |
|---------|-----|---------------------|----------------------|----------------------|--------------------|--------------------|--------------------|----------------------|----------------------|
| Device  | I/O | PC84 <sup>(1)</sup> | VQ100 <sup>(1)</sup> | CS144 <sup>(1)</sup> | TQ144              | PQ208              | PQ240              | BG256 <sup>(1)</sup> | CS280 <sup>(1)</sup> |
| XCS05   | 80  | 61 <sup>(1)</sup>   | 77                   | -                    | -                  | -                  | -                  | -                    | -                    |
| XCS10   | 112 | 61 <sup>(1)</sup>   | 77                   | -                    | 112                | -                  | -                  | -                    | -                    |
| XCS20   | 160 | -                   | 77                   | -                    | 113                | 160                | -                  | -                    | -                    |
| XCS30   | 192 | -                   | 77 <sup>(1)</sup>    | -                    | 113                | 169                | 192                | 192 <sup>(1)</sup>   | -                    |
| XCS40   | 224 | -                   | -                    | -                    | -                  | 169                | 192                | 205                  | -                    |
| XCS05XL | 80  | 61 <sup>(1)</sup>   | 77 <sup>(2)</sup>    | -                    | -                  | -                  | -                  | -                    | -                    |
| XCS10XL | 112 | 61 <sup>(1)</sup>   | 77 <sup>(2)</sup>    | 112 <sup>(1)</sup>   | 112 <sup>(2)</sup> | -                  | -                  | -                    | -                    |
| XCS20XL | 160 | -                   | 77 <sup>(2)</sup>    | 113 <sup>(1)</sup>   | 113 <sup>(2)</sup> | 160 <sup>(2)</sup> | -                  | -                    | -                    |
| XCS30XL | 192 | -                   | 77 <sup>(2)</sup>    | -                    | 113 <sup>(2)</sup> | 169 <sup>(2)</sup> | 192 <sup>(2)</sup> | 192 <sup>(2)</sup>   | 192 <sup>(1)</sup>   |
| XCS40XL | 224 | -                   | -                    | -                    | -                  | 169 <sup>(2)</sup> | 192 <sup>(2)</sup> | 205 <sup>(2)</sup>   | 224 <sup>(1)</sup>   |
| 6/25/08 |     |                     |                      |                      |                    |                    |                    | *                    | ·                    |

#### 0/23/00

#### Notes:

- PC84, CS144, and CS280 packages, and VQ100 and BG256 packages for XCS30 only, discontinued by PDN2004-01
- 2. These Spartan-XL devices are available in Pb-free package options. The Pb-free packages insert a "G" in the package code. Contact Xilinx for availability.

# **Ordering Information**



BG = Ball Grid Array VQ = Very Thin Quad Flat Pack

BGG = Ball Grid Array (Pb-free) VQG = Very Thin Quad Flat Pack (Pb-free)

PC = Plastic Lead Chip Carrier TQ = Thin Quad Flat Pack

PQ = Plastic Quad Flat Pack TQG = Thin Quad Flat Pack (Pb-free)