



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Obsolete                                                       |
| Number of LABs/CLBs            | 768                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 128                                                            |
| Number of Gates                | 12000                                                          |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                       |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                |
| Package / Case                 | 176-LQFP                                                       |
| Supplier Device Package        | 176-TQFP (24x24)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a54sx08-1tqg176 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-2). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional

flexibility while allowing mapping of synthesized functions into the SX FPGA. The clock source for the R-cell can be chosen from either the hardwired clock or the routed clock.



Figure 1-1 • SX Family Interconnect Elements



Figure 1-2 • R-Cell

The C-cell implements a range of combinatorial functions up to 5-inputs (Figure 1-3 on page 1-3). Inclusion of the DB input and its associated inverter function dramatically increases the number of combinatorial functions that can be implemented in a single module from 800 options in previous architectures to more than 4,000 in the SX architecture. An example of the improved flexibility

enabled by the inversion capability is the ability to integrate a 3-input exclusive-OR function into a single C-cell. This facilitates construction of 9-bit parity-tree functions with 2 ns propagation delays. At the same time, the C-cell structure is extremely synthesis friendly, simplifying the overall design and reducing synthesis time.

1-2 v3.2

### **Routing Resources**

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called *FastConnect* and *DirectConnect*, which enable extremely fast and predictable interconnection of modules within clusters and SuperClusters (Figure 1-5 and Figure 1-6). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.



Figure 1-5 • DirectConnect and FastConnect for Type 1 SuperClusters



Figure 1-6 • DirectConnect and FastConnect for Type 2 SuperClusters

1-4 v3.2

### **Boundary Scan Testing (BST)**

All SX devices are IEEE 1149.1 compliant. SX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins in conjunction with the program fuse. The functionality of each pin is described in Table 1-2. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of  $10~\mathrm{k}\Omega$ . TMS can be pulled LOW to initiate the test sequence.

The program fuse determines whether the device is in dedicated or flexible mode. The default (fuse not blown) is flexible mode.

*Table 1-2* ● **Boundary Scan Pin Functionality** 

| Program Fuse Blown<br>(Dedicated Test Mode) | Program Fuse Not Blown<br>(Flexible Mode)           |
|---------------------------------------------|-----------------------------------------------------|
| TCK, TDI, TDO are dedicated BST pins.       | TCK, TDI, TDO are flexible and may be used as I/Os. |
| No need for pull-up resistor for TMS        | Use a pull-up resistor of 10 k $\Omega$ on TMS.     |

### **Dedicated Test Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, users need to reserve the JTAG pins in Actel's Designer software by checking the "Reserve JTAG" box in "Device Selection Wizard" (Figure 1-7). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the Table 1-5 on page 1-8 for detailed specifications.

Figure 1-7 • Device Selection Wizard

### **Development Tool Support**

The SX family of FPGAs is fully supported by both the Actel Libero® Integrated Design Environment (IDE) and Designer FPGA Development software. Actel Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify® for Actel from Synplicity<sup>®</sup>, ViewDraw<sup>®</sup> for Actel from Mentor Graphics<sup>®</sup>, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics, WaveFormer Lite™ SynaptiCAD™, and Designer software from Actel. Refer to the Libero IDE flow diagram (located on the Actel website) for more information.

Actel Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can select and lock package pins while only minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators, and the simulation results can be cross-probed with Silicon Explorer II, Actel integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Actel Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys<sup>®</sup>, and Cadence® Design Systems. The Designer software is available for both the Windows® and UNIX® operating systems.

### **Probe Circuit Control Pins**

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-8 on page 1-7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

### **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the Probe Circuitry.

1-6 v3.2



Figure 1-8 • Probe Setup

# **Programming**

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II are compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an SX device using Silicon Sculptor II are as follows:

- 1. Load the .AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Actel offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming SX devices, refer to the *Programming Antifuse Devices* application note and the *Silicon Sculptor II User's Guide*.

# 3.3 V / 5 V Operating Conditions

Table 1-3 • Absolute Maximum Ratings¹

| Symbol                        | Parameter                                     | Limits        | Units |
|-------------------------------|-----------------------------------------------|---------------|-------|
| V <sub>CCR</sub> <sup>2</sup> | DC Supply Voltage <sup>3</sup>                | -0.3 to + 6.0 | V     |
| $V_{CCA}^2$                   | DC Supply Voltage                             | -0.3 to + 4.0 | V     |
| V <sub>CCI</sub> <sup>2</sup> | DC Supply Voltage (A54SX08, A54SX16, A54SX32) | -0.3 to + 4.0 | V     |
| V <sub>CCI</sub> <sup>2</sup> | DC Supply Voltage (A54SX16P)                  | -0.3 to + 6.0 | V     |
| V <sub>I</sub>                | Input Voltage                                 | -0.5 to + 5.5 | V     |
| V <sub>O</sub>                | Output Voltage                                | -0.5 to + 3.6 | V     |
| I <sub>IO</sub>               | I/O Source Sink Current <sup>3</sup>          | −30 to + 5.0  | mA    |
| T <sub>STG</sub>              | Storage Temperature                           | –65 to +150   | °C    |

#### Notes

- 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions.
- 2. V<sub>CCR</sub> in the A54SX16P must be greater than or equal to V<sub>CCI</sub> during power-up and power-down sequences and during normal operation.
- 3. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than  $V_{CC}$  + 0.5 V or less than GND 0.5 V, the internal protection diodes will forward-bias and can draw excessive current.

# A54SX16P AC Specifications (3.3 V PCI Operation)

Table 1-9 • A54SX16P AC Specifications (3.3 V PCI Operation)

| Symbol              | Parameter                          | Condition                                     | Min.                                                | Max.                | Units |
|---------------------|------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------------------|-------|
|                     | Switching Current High             | $0 < V_{OUT} \le 0.3 V_{CC}^{1}$              |                                                     |                     | mA    |
|                     |                                    | $0.3V_{CC} \le V_{OUT} < 0.9V_{CC}^{1}$       | –12V <sub>CC</sub>                                  |                     | mA    |
| I <sub>OH(AC)</sub> |                                    | $0.7V_{CC} < V_{OUT} < V_{CC}^{1, 2}$         | -17.1 + (V <sub>CC</sub> - V <sub>OUT</sub> )       | EQ 1-3 on page 1-14 |       |
|                     | (Test Point)                       | $V_{OUT} = 0.7V_{CC}^2$                       |                                                     | -32V <sub>CC</sub>  | mA    |
| I <sub>OL(AC)</sub> | Switching Current High             | $V_{CC} > V_{OUT} \ge 0.6 V_{CC}^{1}$         |                                                     |                     | mA    |
|                     |                                    | $0.6V_{CC} > V_{OUT} > 0.1V_{CC}^{1}$         | 16V <sub>CC</sub>                                   |                     | mA    |
| 'OL(AC)             |                                    | $0.18V_{CC} > V_{OUT} > 0^{1, 2}$             | 26.7V <sub>OUT</sub>                                | EQ 1-4 on page 1-14 | mA    |
|                     | (Test Point)                       | $V_{OUT} = 0.18V_{CC}^2$                      |                                                     | 38V <sub>CC</sub>   |       |
| I <sub>CL</sub>     | Low Clamp Current                  | $-3 < V_{IN} \le -1$                          | -25 + (V <sub>IN</sub> + 1)/0.015                   |                     | mA    |
| I <sub>CH</sub>     | High Clamp Current                 | $-3 < V_{IN} \le -1$                          | 25 + (V <sub>IN</sub> – V <sub>OUT</sub> – 1)/0.015 |                     | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate <sup>3</sup> | 0.2V <sub>CC</sub> to 0.6V <sub>CC</sub> load | 1                                                   | 4                   | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate <sup>3</sup> | 0.6V <sub>CC</sub> to 0.2V <sub>CC</sub> load | 1                                                   | 4                   | V/ns  |

#### Notes:

- 1. Refer to the V/I curves in Figure 1-10 on page 1-14. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST# which are system outputs. "Switching Current High" specification are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD# which are open drain outputs.
- 2. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (C and D) are provided with the respective diagrams in Figure 1-10 on page 1-14. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
- 3. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per the latest revision of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is required (the maximum is no longer simply a guideline). Rise slew rate does not apply to open drain outputs.



Figure 1-10 shows the 3.3 V PCI V/I curve and the minimum and maximum PCI drive characteristics of the A54SX16P device.



Figure 1-10 • 3.3 V PCI Curve for A54SX16P Device

$$I_{OH} = (98.0 \text{ $V_{CC}$}) \times (V_{OUT} - V_{CC}) \times (V_{OUT} + 0.4 \text{ $V_{CC}$})$$

$$I_{OL} = (256 \text{ $V_{CC}$}) \times V_{OUT} \times (V_{CC} - V_{OUT})$$

$$\text{for } 0 \text{ $V_{CC}$} \times V_{OUT} \times 0.18 \text{ $V_{CC}$}$$

$$EQ 1-3$$

$$EQ 1-4$$

1-14 v3.2



# **Power-Up Sequencing**

Table 1-10 • Power-Up Sequencing

| V <sub>CCA</sub> | V <sub>CCR</sub> | V <sub>CCI</sub> | Power-Up Sequence                                                                 | Comments                     |  |  |
|------------------|------------------|------------------|-----------------------------------------------------------------------------------|------------------------------|--|--|
| A54SX08, A545    | SX16, A54SX32    |                  |                                                                                   |                              |  |  |
| 3.3 V            | 5.0 V            | 3.3 V            | 5.0 V First<br>3.3 V Second                                                       | No possible damage to device |  |  |
|                  |                  |                  | 3.3 V First 5.0 V Second  Possible damage to device  No possible damage to device |                              |  |  |
| A54SX16P         |                  |                  |                                                                                   |                              |  |  |
| 3.3 V            | 3.3 V            | 3.3 V            | 3.3 V Only                                                                        | No possible damage to device |  |  |
| 3.3 V            | 5.0 V            | 3.3 V            | 5.0 V First<br>3.3 V Second                                                       | No possible damage to device |  |  |
|                  |                  |                  | 3.3 V First<br>5.0 V Second                                                       | Possible damage to device    |  |  |
| 3.3 V            | 5.0 V            | 5.0 V            | 5.0 V First<br>3.3 V Second                                                       | No possible damage to device |  |  |
|                  |                  |                  | 3.3 V First<br>5.0 V Second                                                       | No possible damage to device |  |  |

**Note:** No inputs should be driven (high or low) before completion of power-up.

# **Power-Down Sequencing**

Table 1-11 • Power-Down Sequencing

| V <sub>CCA</sub> | V <sub>CCR</sub> | V <sub>CCI</sub> | Power-Down Sequence                               | Comments                     |  |  |  |
|------------------|------------------|------------------|---------------------------------------------------|------------------------------|--|--|--|
| A54SX08, A54S    | X16, A54SX32     |                  |                                                   | _                            |  |  |  |
| 3.3 V            | 5.0 V            | 3.3 V            | 5.0 V First<br>3.3 V Second                       | Possible damage to device    |  |  |  |
|                  |                  |                  | 3.3 V First 5.0 V Second  No possible damage to d |                              |  |  |  |
| A54SX16P         |                  |                  | •                                                 | _                            |  |  |  |
| 3.3 V            | 3.3 V            | 3.3 V            | 3.3 V Only                                        | No possible damage to device |  |  |  |
| 3.3 V            | 5.0 V            | 3.3 V            | 5.0 V First<br>3.3 V Second                       | Possible damage to device    |  |  |  |
|                  |                  |                  | 3.3 V First<br>5.0 V Second                       | No possible damage to device |  |  |  |
| 3.3 V            | 5.0 V            | 5.0 V            | 5.0 V First<br>3.3 V Second                       | No possible damage to device |  |  |  |
|                  |                  |                  | 3.3 V First<br>5.0 V Second                       | No possible damage to device |  |  |  |

**Note:** No inputs should be driven (high or low) after the beginning of the power-down sequence.

# **Evaluating Power in SX Devices**

A critical element of system reliability is the ability of electronic devices to safely dissipate the heat generated during operation. The thermal characteristics of a circuit depend on the device and package used, the operating temperature, the operating current, and the system's ability to dissipate heat.

You should complete a power evaluation early in the design process to help identify potential heat-related problems in the system and to prevent the system from exceeding the device's maximum allowed junction temperature.

The actual power dissipated by most applications is significantly lower than the power the package can dissipate. However, a thermal analysis should be performed for all projects. To perform a power evaluation, follow these steps:

- Estimate the power consumption of the application.
- Calculate the maximum power allowed for the device and package.
- 3. Compare the estimated power and maximum power values.

### **Estimating Power Consumption**

The total power dissipation for the SX family is the sum of the DC power dissipation and the AC power dissipation. Use EQ 1-5 to calculate the estimated power consumption of your application.

$$P_{Total} = P_{DC} + P_{AC}$$

EQ 1-5

n

### **DC Power Dissipation**

The power due to standby current is typically a small component of the overall power. The Standby power is shown in Table 1-12 for commercial, worst-case conditions (70°C).

Table 1-12 • Standby Power

| I <sub>CC</sub> | V <sub>CC</sub> | Power   |
|-----------------|-----------------|---------|
| 4 mA            | 3.6 V           | 14.4 mW |

The DC power dissipation is defined in EQ 1-6.

$$\begin{split} P_{DC} &= (I_{standby}) \times V_{CCA} + (I_{standby}) \times V_{CCR} + \\ (I_{standby}) \times V_{CCI} + xV_{OL} \times I_{OL} + y(V_{CCI} - V_{OH}) \times V_{OH} \end{split}$$

EQ 1-6

### **AC Power Dissipation**

The power dissipation of the SX Family is usually dominated by the dynamic power dissipation. Dynamic power dissipation is a function of frequency, equivalent capacitance, and power supply voltage. The AC power dissipation is defined in EQ 1-7 and EQ 1-8.

EQ 1-7

$$\begin{split} P_{AC} &= V_{CCA}^2 \times [(m \times C_{EQM} \times f_m)_{Module} + \\ (n \times C_{EQI} \times f_n)_{Input \ Buffer} + (p \times (C_{EQO} + C_L) \times f_p)_{Output \ Buffer} + \\ (0.5 \times (q_1 \times C_{EQCR} \times f_{q_1}) + (r_1 \times f_{q_1}))_{RCLKA} + \\ (0.5 \times (q_2 \times CEQCR \times f_{q_2}) + (r_2 \times f_{q_2}))_{RCLKB} + \\ (0.5 \times (s_1 \times C_{EOHV} \times f_{s_1}) + (C_{EOHF} \times f_{s_1}))_{HCLK}] \end{split}$$

EQ 1-8

#### **Definition of Terms Used in Formula**

 $m = Number of logic modules switching at <math>f_m$ 

Number of input buffers switching at f<sub>n</sub>

p = Number of output buffers switching at f<sub>p</sub>

q<sub>1</sub> = Number of clock loads on the first routed array clock

q<sub>2</sub> = Number of clock loads on the second routed array clock

x = Number of I/Os at logic low

y = Number of I/Os at logic high

r<sub>1</sub> = Fixed capacitance due to first routed array clock

r<sub>2</sub> = Fixed capacitance due to second routed array clock

s<sub>1</sub> = Number of clock loads on the dedicated array

C<sub>EOM</sub> = Equivalent capacitance of logic modules in pF

C<sub>EQI</sub> = Equivalent capacitance of input buffers in pF

C<sub>EOO</sub> = Equivalent capacitance of output buffers in pF

 $C_{EQCR}$  = Equivalent capacitance of routed array clock in pF

C<sub>EQHV</sub> = Variable capacitance of dedicated array clock

C<sub>EOHF</sub> = Fixed capacitance of dedicated array clock

C<sub>I</sub> = Output lead capacitance in pF

f<sub>m</sub> = Average logic module switching rate in MHz

f<sub>n</sub> = Average input buffer switching rate in MHz

f<sub>p</sub> = Average output buffer switching rate in MHz

 $f_{q1}$  = Average first routed array clock rate in MHz

f<sub>q2</sub> = Average second routed array clock rate in MHz

f<sub>s1</sub> = Average dedicated array clock rate in MHz

1-16 v3.2

Table 1-13 shows capacitance values for various devices.

Table 1-13 • Capacitance Values for Devices

|                        | A545X08 | A54SX16     | A54SX16P | A54SX32 |
|------------------------|---------|-------------|----------|---------|
| C <sub>EQM</sub> (pF)  | 4.0     | 4.0         | 4.0      | 4.0     |
| C <sub>EQI</sub> (pF)  | 3.4     | 3.4         | 3.4      | 3.4     |
| C <sub>EQO</sub> (pF)  | 4.7     | 4.7 4.7 4.7 |          | 4.7     |
| C <sub>EQCR</sub> (pF) | 1.6     | 1.6         | 1.6      | 1.6     |
| C <sub>EQHV</sub>      | 0.615   | 0.615       | 0.615    | 0.615   |
| C <sub>EQHF</sub>      | QHF 60  |             | 96       | 140     |
| r <sub>1</sub> (pF)    | 87      | 138         | 138      | 171     |
| r <sub>2</sub> (pF)    | 87      | 138         | 138      | 171     |

# **Guidelines for Calculating Power Consumption**

The power consumption guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are shown in Table 1-14.

### **Sample Power Calculation**

One of the designs used to characterize the SX family was a 528 bit serial-in, serial-out shift register. The design utilized 100 percent of the dedicated flip-flops of an A54SX16P device. A pattern of 0101... was clocked into the device at frequencies ranging from 1 MHz to 200 MHz. Shifting in a series of 0101... caused 50 percent of the flip-flops to toggle from low to high at every clock cycle.

Table 1-14 • Power Consumption Guidelines

| Description                                               | Power Consumption Guideline |
|-----------------------------------------------------------|-----------------------------|
| Logic Modules (m)                                         | 20% of modules              |
| Inputs Switching (n)                                      | # inputs/4                  |
| Outputs Switching (p)                                     | # outputs/4                 |
| First Routed Array Clock Loads (q <sub>1</sub> )          | 20% of register cells       |
| Second Routed Array Clock Loads (q <sub>2</sub> )         | 20% of register cells       |
| Load Capacitance (C <sub>L</sub> )                        | 35 pF                       |
| Average Logic Module Switching Rate (f <sub>m</sub> )     | f/10                        |
| Average Input Switching Rate (f <sub>n</sub> )            | f/5                         |
| Average Output Switching Rate (f <sub>p</sub> )           | f/10                        |
| Average First Routed Array Clock Rate (f <sub>q1</sub> )  | f/2                         |
| Average Second Routed Array Clock Rate (f <sub>q2</sub> ) | f/2                         |
| Average Dedicated Array Clock Rate (f <sub>s1</sub> )     | f                           |
| Dedicated Clock Array Clock Loads (s <sub>1</sub> )       | 20% of regular modules      |

EQ 1-9

Follow the steps below to estimate power consumption. The values provided for the sample calculation below are for the shift register design above. This method for estimating power consumption is conservative and the actual power consumption of your design may be less than the estimated power consumption.

The total power dissipation for the SX family is the sum of the AC power dissipation and the DC power dissipation.

$$P_{Total} = P_{AC}$$
 (dynamic power) +  $P_{DC}$  (static power)

**AC Power Dissipation** 

EQ 1-10

$$\begin{split} P_{AC} &= V_{CCA}^2 \times [(m \times C_{EQM} \times f_m)_{Module} + \\ (n \times C_{EQI} \times f_n)_{Input \ Buffer} + (p \times (C_{EQO} + C_L) \times f_p)_{Output \ Buffer} + \\ (0.5 \ (q_1 \times C_{EQCR} \times f_{q1}) + (r_1 \times f_{q1}))_{RCLKA} + \\ (0.5 \ (q_2 \times C_{EQCR} \times f_{q2}) + (r_2 \times f_{q2}))_{RCLKB} + \\ (0.5 \ (s_1 \times C_{EOHV} \times f_{s1}) + (C_{EOHF} \times f_{s1}))_{HCLK}] \end{split}$$

EQ 1-11

# **SX Timing Model**



**Note:** Values shown for A54SX08-3, worst-case commercial conditions.

Figure 1-12 • SX Timing Model

#### **Hardwired Clock Routed Clock** External Setup = $t_{INY} + t_{IRD1} + t_{SUD} - t_{RCKH}$ External Setup = $t_{INY} + t_{IRD1} + t_{SUD} - t_{HCKH}$ = 1.5 + 0.3 + 0.5 - 1.0 = 1.3 ns= 1.5 + 0.3 + 0.5 - 1.5 = 0.8 nsEQ 1-15 EQ 1-17 Clock-to-Out (Pin-to-Pin) Clock-to-Out (Pin-to-Pin) $= t_{HCKH} + t_{RCO} + t_{RD1} + t_{DHL}$ = $t_{RCKH} + t_{RCO} + t_{RD1} + t_{DHL}$ = 1.0 + 0.8 + 0.3 + 1.6 = 3.7 ns= 1.52 + 0.8 + 0.3 + 1.6 = 4.2 nsEQ 1-16 EQ 1-18

Table 1-17 • A54SX08 Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                    |                                                         | '-3' 9 | Speed | '-2' \$ | '–2' Speed |      | '-1' Speed |      | 'Std' Speed |       |
|--------------------|---------------------------------------------------------|--------|-------|---------|------------|------|------------|------|-------------|-------|
| Parameter          | Description                                             | Min.   | Мах.  | Min.    | Мах.       | Min. | Мах.       | Min. | Мах.        | Units |
| Dedicated (        | Hardwired) Array Clock Network                          |        |       |         |            |      |            |      |             |       |
| t <sub>HCKH</sub>  | Input LOW to HIGH (pad to R-Cell input)                 |        | 1.0   |         | 1.1        |      | 1.3        |      | 1.5         | ns    |
| $t_{HCKL}$         | Input HIGH to LOW (pad to R-Cell input)                 |        | 1.0   |         | 1.2        |      | 1.4        |      | 1.6         | ns    |
| $t_{HPWH}$         | Minimum Pulse Width HIGH                                | 1.4    |       | 1.6     |            | 1.8  |            | 2.1  |             | ns    |
| $t_{HPWL}$         | Minimum Pulse Width LOW                                 | 1.4    |       | 1.6     |            | 1.8  |            | 2.1  |             | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |        | 0.1   |         | 0.2        |      | 0.2        |      | 0.2         | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.7    |       | 3.1     |            | 3.6  |            | 4.2  |             | ns    |
| $f_{\text{HMAX}}$  | Maximum Frequency                                       |        | 350   |         | 320        |      | 280        |      | 240         | MHz   |
| Routed Arra        | ay Clock Networks                                       |        |       |         |            |      |            |      |             |       |
| t <sub>RCKH</sub>  | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |        | 1.3   |         | 1.5        |      | 1.7        |      | 2.0         | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (light load)<br>(pad to R-Cell Input) |        | 1.4   |         | 1.6        |      | 1.8        |      | 2.1         | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |        | 1.4   |         | 1.7        |      | 1.9        |      | 2.2         | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |        | 1.5   |         | 1.7        |      | 2.0        |      | 2.3         | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |        | 1.5   |         | 1.7        |      | 1.9        |      | 2.2         | ns    |
| $t_{RCKL}$         | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |        | 1.5   |         | 1.8        |      | 2.0        |      | 2.3         | ns    |
| t <sub>RPWH</sub>  | Min. Pulse Width HIGH                                   | 2.1    |       | 2.4     |            | 2.7  |            | 3.2  |             | ns    |
| t <sub>RPWL</sub>  | Min. Pulse Width LOW                                    | 2.1    |       | 2.4     |            | 2.7  |            | 3.2  |             | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (light load)                               |        | 0.1   |         | 0.2        |      | 0.2        |      | 0.2         | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% load)                                 |        | 0.3   |         | 0.3        |      | 0.4        |      | 0.4         | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% load)                                |        | 0.3   |         | 0.3        |      | 0.4        |      | 0.4         | ns    |
| TTL Output         | Module Timing1                                          |        |       |         |            |      |            |      |             |       |
| t <sub>DLH</sub>   | Data-to-Pad LOW to HIGH                                 |        | 1.6   |         | 1.9        |      | 2.1        |      | 2.5         | ns    |
| $t_{DHL}$          | Data-to-Pad HIGH to LOW                                 |        | 1.6   |         | 1.9        |      | 2.1        |      | 2.5         | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L                                   |        | 2.1   |         | 2.4        |      | 2.8        |      | 3.2         | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H                                   |        | 2.3   |         | 2.7        |      | 3.1        |      | 3.6         | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z                                   |        | 1.4   |         | 1.7        |      | 1.9        |      | 2.2         | ns    |

### Note:

- 1. For dual-module macros, use  $t_{PD}+t_{RD1}+t_{PDn}$ ,  $t_{RCO}+t_{RD1}+t_{PDn}$ , or  $t_{PD1}+t_{RD1}+t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

# **A54SX16 Timing Characteristics**

Table 1-18 • A54SX16 Timing Characteristics (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                     | (Norse case commercial conditions, t |      | Speed |      | Speed | '-1' \$ | Speed | 'Std' | Speed |       |
|---------------------|--------------------------------------|------|-------|------|-------|---------|-------|-------|-------|-------|
| Parameter           | Description                          | Min. | Max.  | Min. | Max.  | Min.    | Max.  | Min.  | Max.  | Units |
| C-Cell Propa        | agation Delays <sup>1</sup>          |      |       |      |       |         |       |       |       |       |
| t <sub>PD</sub>     | Internal Array Module                |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| Predicted R         | outing Delays <sup>2</sup>           |      |       |      |       |         |       |       |       |       |
| t <sub>DC</sub>     | FO = 1 Routing Delay, Direct Connect |      | 0.1   |      | 0.1   |         | 0.1   |       | 0.1   | ns    |
| t <sub>FC</sub>     | FO = 1 Routing Delay, Fast Connect   |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>RD1</sub>    | FO = 1 Routing Delay                 |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>RD2</sub>    | FO = 2 Routing Delay                 |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| t <sub>RD3</sub>    | FO = 3 Routing Delay                 |      | 8.0   |      | 0.9   |         | 1.0   |       | 1.2   | ns    |
| t <sub>RD4</sub>    | FO = 4 Routing Delay                 |      | 1.0   |      | 1.2   |         | 1.4   |       | 1.6   | ns    |
| t <sub>RD8</sub>    | FO = 8 Routing Delay                 |      | 1.9   |      | 2.2   |         | 2.5   |       | 2.9   | ns    |
| t <sub>RD12</sub>   | FO = 12 Routing Delay                |      | 2.8   |      | 3.2   |         | 3.7   |       | 4.3   | ns    |
| R-Cell Timir        | ıg                                   |      |       |      |       |         |       |       |       |       |
| t <sub>RCO</sub>    | Sequential Clock-to-Q                |      | 0.8   |      | 1.1   |         | 1.2   |       | 1.4   | ns    |
| t <sub>CLR</sub>    | Asynchronous Clear-to-Q              |      | 0.5   |      | 0.6   |         | 0.7   |       | 8.0   | ns    |
| t <sub>PRESET</sub> | Asynchronous Preset-to-Q             |      | 0.7   |      | 8.0   |         | 0.9   |       | 1.0   | ns    |
| t <sub>SUD</sub>    | Flip-Flop Data Input Set-Up          | 0.5  |       | 0.5  |       | 0.7     |       | 8.0   |       | ns    |
| t <sub>HD</sub>     | Flip-Flop Data Input Hold            | 0.0  |       | 0.0  |       | 0.0     |       | 0.0   |       | ns    |
| t <sub>WASYN</sub>  | Asynchronous Pulse Width             | 1.4  |       | 1.6  |       | 1.8     |       | 2.1   |       | ns    |
| Input Modu          | ile Propagation Delays               |      |       |      |       |         |       |       |       |       |
| t <sub>INYH</sub>   | Input Data Pad-to-Y HIGH             |      | 1.5   |      | 1.7   |         | 1.9   |       | 2.2   | ns    |
| t <sub>INYL</sub>   | Input Data Pad-to-Y LOW              |      | 1.5   |      | 1.7   |         | 1.9   |       | 2.2   | ns    |
| Predicted In        | nput Routing Delays <sup>2</sup>     |      |       |      |       |         |       |       |       |       |
| t <sub>IRD1</sub>   | FO = 1 Routing Delay                 |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>IRD2</sub>   | FO = 2 Routing Delay                 |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| t <sub>IRD3</sub>   | FO = 3 Routing Delay                 |      | 8.0   |      | 0.9   |         | 1.0   |       | 1.2   | ns    |
| t <sub>IRD4</sub>   | FO = 4 Routing Delay                 |      | 1.0   |      | 1.2   |         | 1.4   |       | 1.6   | ns    |
| t <sub>IRD8</sub>   | FO = 8 Routing Delay                 |      | 1.9   |      | 2.2   |         | 2.5   |       | 2.9   | ns    |
| t <sub>IRD12</sub>  | FO = 12 Routing Delay                |      | 2.8   |      | 3.2   |         | 3.7   |       | 4.3   | ns    |

#### Notes:

- 1. For dual-module macros, use  $t_{PD}+t_{RD1}+t_{PDn},\ t_{RCO}+t_{RD1}+t_{PDn},\ or\ t_{PD1}+t_{RD1}+t_{SUD},\ whichever\ is\ appropriate.$
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
- 3. Delays based on 35 pF loading, except  $t_{ENZL}$  and  $t_{ENZH}$ . For  $t_{ENZL}$  and  $t_{ENZH}$ , the loading is 5 pF.

1-26 v3.2

Table 1-19 • A54SX16P Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                              |                            | '-3' S | peed | '-2' S | peed | '-1' \$ | peed | 'Std' | Speed |       |
|------------------------------|----------------------------|--------|------|--------|------|---------|------|-------|-------|-------|
| Parameter                    | Description                | Min.   | Max. | Min.   | Max. | Min.    | Max. | Min.  | Max.  | Units |
| TTL/PCI Output Module Timing |                            |        |      |        |      |         |      |       |       |       |
| t <sub>DLH</sub>             | Data-to-Pad LOW to HIGH    |        | 1.5  |        | 1.7  |         | 2.0  |       | 2.3   | ns    |
| t <sub>DHL</sub>             | Data-to-Pad HIGH to LOW    |        | 1.9  |        | 2.2  |         | 2.4  |       | 2.9   | ns    |
| t <sub>ENZL</sub>            | Enable-to-Pad, Z to L      |        | 2.3  |        | 2.6  |         | 3.0  |       | 3.5   | ns    |
| t <sub>ENZH</sub>            | Enable-to-Pad, Z to H      |        | 1.5  |        | 1.7  |         | 1.9  |       | 2.3   | ns    |
| t <sub>ENLZ</sub>            | Enable-to-Pad, L to Z      |        | 2.7  |        | 3.1  |         | 3.5  |       | 4.1   | ns    |
| t <sub>ENHZ</sub>            | Enable-to-Pad, H to Z      |        | 2.9  |        | 3.3  |         | 3.7  |       | 4.4   | ns    |
| PCI Output                   | Module Timing <sup>3</sup> |        |      |        |      |         |      |       |       |       |
| t <sub>DLH</sub>             | Data-to-Pad LOW to HIGH    |        | 1.8  |        | 2.0  |         | 2.3  |       | 2.7   | ns    |
| t <sub>DHL</sub>             | Data-to-Pad HIGH to LOW    |        | 1.7  |        | 2.0  |         | 2.2  |       | 2.6   | ns    |
| t <sub>ENZL</sub>            | Enable-to-Pad, Z to L      |        | 8.0  |        | 1.0  |         | 1.1  |       | 1.3   | ns    |
| t <sub>ENZH</sub>            | Enable-to-Pad, Z to H      |        | 1.2  |        | 1.2  |         | 1.5  |       | 1.8   | ns    |
| t <sub>ENLZ</sub>            | Enable-to-Pad, L to Z      |        | 1.0  |        | 1.1  |         | 1.3  |       | 1.5   | ns    |
| t <sub>ENHZ</sub>            | Enable-to-Pad, H to Z      |        | 1.1  |        | 1.3  |         | 1.5  |       | 1.7   | ns    |
| TTL Output                   | Module Timing              |        |      |        |      |         |      |       |       |       |
| t <sub>DLH</sub>             | Data-to-Pad LOW to HIGH    |        | 2.1  |        | 2.5  |         | 2.8  |       | 3.3   | ns    |
| t <sub>DHL</sub>             | Data-to-Pad HIGH to LOW    |        | 2.0  |        | 2.3  |         | 2.6  |       | 3.1   | ns    |
| t <sub>ENZL</sub>            | Enable-to-Pad, Z to L      |        | 2.5  |        | 2.9  |         | 3.2  |       | 3.8   | ns    |
| t <sub>ENZH</sub>            | Enable-to-Pad, Z to H      |        | 3.0  |        | 3.5  |         | 3.9  |       | 4.6   | ns    |
| t <sub>ENLZ</sub>            | Enable-to-Pad, L to Z      |        | 2.3  |        | 2.7  |         | 3.1  |       | 3.6   | ns    |
| t <sub>ENHZ</sub>            | Enable-to-Pad, H to Z      |        | 2.9  |        | 3.3  |         | 3.7  |       | 4.4   | ns    |

#### Note:

- 1. For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Delays based on 10 pF loading.

1-30 v3.2



# **A54SX32 Timing Characteristics**

Table 1-20 • A54SX32 Timing Characteristics (Worst-Case Commercial Conditions, V<sub>CCR</sub>= 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                        |                                      | '-3' \$ | Speed | '-2' 9 | Speed | '-1' 9 | Speed | 'Std' | Speed |       |
|----------------------------------------|--------------------------------------|---------|-------|--------|-------|--------|-------|-------|-------|-------|
| Parameter                              | Description                          | Min.    | Мах.  | Min.   | Мах.  | Min.   | Мах.  | Min.  | Мах.  | Units |
| C-Cell Propagation Delays <sup>1</sup> |                                      |         |       |        |       |        |       |       |       |       |
| t <sub>PD</sub>                        | Internal Array Module                |         | 0.6   |        | 0.7   |        | 8.0   |       | 0.9   | ns    |
| Predicted R                            | outing Delays <sup>2</sup>           |         |       |        |       |        |       |       |       |       |
| t <sub>DC</sub>                        | FO = 1 Routing Delay, Direct Connect |         | 0.1   |        | 0.1   |        | 0.1   |       | 0.1   | ns    |
| t <sub>FC</sub>                        | FO = 1 Routing Delay, Fast Connect   |         | 0.3   |        | 0.4   |        | 0.4   |       | 0.5   | ns    |
| t <sub>RD1</sub>                       | FO = 1 Routing Delay                 |         | 0.3   |        | 0.4   |        | 0.4   |       | 0.5   | ns    |
| t <sub>RD2</sub>                       | FO = 2 Routing Delay                 |         | 0.7   |        | 8.0   |        | 0.9   |       | 1.0   | ns    |
| t <sub>RD3</sub>                       | FO = 3 Routing Delay                 |         | 1.0   |        | 1.2   |        | 1.4   |       | 1.6   | ns    |
| t <sub>RD4</sub>                       | FO = 4 Routing Delay                 |         | 1.4   |        | 1.6   |        | 1.8   |       | 2.1   | ns    |
| t <sub>RD8</sub>                       | FO = 8 Routing Delay                 |         | 2.7   |        | 3.1   |        | 3.5   |       | 4.1   | ns    |
| t <sub>RD12</sub>                      | FO = 12 Routing Delay                |         | 4.0   |        | 4.7   |        | 5.3   |       | 6.2   | ns    |
| R-Cell Timing                          |                                      |         |       |        |       |        |       |       |       |       |
| t <sub>RCO</sub>                       | Sequential Clock-to-Q                |         | 0.8   |        | 1.1   |        | 1.3   |       | 1.4   | ns    |
| t <sub>CLR</sub>                       | Asynchronous Clear-to-Q              |         | 0.5   |        | 0.6   |        | 0.7   |       | 8.0   | ns    |
| t <sub>PRESET</sub>                    | Asynchronous Preset-to-Q             |         | 0.7   |        | 8.0   |        | 0.9   |       | 1.0   | ns    |
| t <sub>SUD</sub>                       | Flip-Flop Data Input Set-Up          | 0.5     |       | 0.6    |       | 0.7    |       | 0.8   |       | ns    |
| t <sub>HD</sub>                        | Flip-Flop Data Input Hold            | 0.0     |       | 0.0    |       | 0.0    |       | 0.0   |       | ns    |
| t <sub>WASYN</sub>                     | Asynchronous Pulse Width             | 1.4     |       | 1.6    |       | 1.8    |       | 2.1   |       | ns    |
| Input Modu                             | ıle Propagation Delays               |         |       |        |       |        |       |       |       |       |
| t <sub>INYH</sub>                      | Input Data Pad-to-Y HIGH             |         | 1.5   |        | 1.7   |        | 1.9   |       | 2.2   | ns    |
| t <sub>INYL</sub>                      | Input Data Pad-to-Y LOW              |         | 1.5   |        | 1.7   |        | 1.9   |       | 2.2   | ns    |
| Predicted In                           | nput Routing Delays <sup>2</sup>     |         |       |        |       |        |       |       |       |       |
| t <sub>IRD1</sub>                      | FO = 1 Routing Delay                 |         | 0.3   |        | 0.4   |        | 0.4   |       | 0.5   | ns    |
| t <sub>IRD2</sub>                      | FO = 2 Routing Delay                 |         | 0.7   |        | 8.0   |        | 0.9   |       | 1.0   | ns    |
| t <sub>IRD3</sub>                      | FO = 3 Routing Delay                 |         | 1.0   |        | 1.2   |        | 1.4   |       | 1.6   | ns    |
| t <sub>IRD4</sub>                      | FO = 4 Routing Delay                 |         | 1.4   |        | 1.6   |        | 1.8   |       | 2.1   | ns    |
| t <sub>IRD8</sub>                      | FO = 8 Routing Delay                 |         | 2.7   |        | 3.1   |        | 3.5   |       | 4.1   | ns    |
| t <sub>IRD12</sub>                     | FO = 12 Routing Delay                |         | 4.0   |        | 4.7   |        | 5.3   |       | 6.2   | ns    |

#### Note:

- 1. For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn'}$   $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
- 3. Delays based on 35 pF loading, except  $t_{ENZL}$  and  $t_{ENZH}$ . For  $t_{ENZL}$  and  $t_{ENZH}$  the loading is 5 pF.

| 208-Pin PQFP |                     |                                  |                     |  |  |  |
|--------------|---------------------|----------------------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 1            | GND                 | GND                              | GND                 |  |  |  |
| 2            | TDI, I/O            | TDI, I/O                         | TDI, I/O            |  |  |  |
| 3            | I/O                 | 1/0                              | I/O                 |  |  |  |
| 4            | NC                  | 1/0                              | I/O                 |  |  |  |
| 5            | I/O                 | 1/0                              | I/O                 |  |  |  |
| 6            | NC                  | 1/0                              | I/O                 |  |  |  |
| 7            | I/O                 | 1/0                              | I/O                 |  |  |  |
| 8            | I/O                 | 1/0                              | I/O                 |  |  |  |
| 9            | 1/0                 | 1/0                              | I/O                 |  |  |  |
| 10           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 11           | TMS                 | TMS                              | TMS                 |  |  |  |
| 12           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |  |  |
| 13           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 14           | NC                  | 1/0                              | I/O                 |  |  |  |
| 15           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 16           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 17           | NC                  | 1/0                              | I/O                 |  |  |  |
| 18           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 19           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 20           | NC                  | 1/0                              | I/O                 |  |  |  |
| 21           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 22           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 23           | NC                  | 1/0                              | I/O                 |  |  |  |
| 24           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 25           | $V_{CCR}$           | $V_{CCR}$                        | $V_{CCR}$           |  |  |  |
| 26           | GND                 | GND                              | GND                 |  |  |  |
| 27           | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |  |  |  |
| 28           | GND                 | GND                              | GND                 |  |  |  |
| 29           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 30           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 31           | NC                  | 1/0                              | I/O                 |  |  |  |
| 32           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 33           | I/O                 | I/O                              | I/O                 |  |  |  |
| 34           | I/O                 | I/O                              | I/O                 |  |  |  |
| 35           | NC                  | I/O                              | I/O                 |  |  |  |
| 36           | I/O                 | I/O                              | I/O                 |  |  |  |

| 208-Pin PQFP |                     |                                  |                     |  |  |  |
|--------------|---------------------|----------------------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 37           | I/O                 | I/O                              | I/O                 |  |  |  |
| 38           | I/O                 | I/O                              | I/O                 |  |  |  |
| 39           | NC                  | I/O                              | I/O                 |  |  |  |
| 40           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |  |  |
| 41           | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |  |  |  |
| 42           | I/O                 | I/O                              | I/O                 |  |  |  |
| 43           | I/O                 | I/O                              | I/O                 |  |  |  |
| 44           | I/O                 | I/O                              | I/O                 |  |  |  |
| 45           | I/O                 | I/O                              | I/O                 |  |  |  |
| 46           | I/O                 | I/O                              | I/O                 |  |  |  |
| 47           | I/O                 | I/O                              | I/O                 |  |  |  |
| 48           | NC                  | I/O                              | I/O                 |  |  |  |
| 49           | I/O                 | I/O                              | I/O                 |  |  |  |
| 50           | NC                  | I/O                              | I/O                 |  |  |  |
| 51           | I/O                 | I/O                              | I/O                 |  |  |  |
| 52           | GND                 | GND                              | GND                 |  |  |  |
| 53           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 54           | I/O                 | 1/0                              | I/O                 |  |  |  |
| 55           | I/O                 | I/O                              | I/O                 |  |  |  |
| 56           | I/O                 | I/O                              | I/O                 |  |  |  |
| 57           | I/O                 | I/O                              | I/O                 |  |  |  |
| 58           | I/O                 | I/O                              | I/O                 |  |  |  |
| 59           | I/O                 | I/O                              | I/O                 |  |  |  |
| 60           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |  |  |
| 61           | NC                  | I/O                              | I/O                 |  |  |  |
| 62           | I/O                 | I/O                              | I/O                 |  |  |  |
| 63           | I/O                 | I/O                              | I/O                 |  |  |  |
| 64           | NC                  | I/O                              | I/O                 |  |  |  |
| 65*          | I/O                 | I/O                              | NC*                 |  |  |  |
| 66           | I/O                 | I/O                              | I/O                 |  |  |  |
| 67           | NC                  | I/O                              | I/O                 |  |  |  |
| 68           | I/O                 | I/O                              | I/O                 |  |  |  |
| 69           | I/O                 | I/O                              | I/O                 |  |  |  |
| 70           | NC                  | I/O                              | I/O                 |  |  |  |
| 71           | I/O                 | I/O                              | I/O                 |  |  |  |
| 72           | I/O                 | I/O                              | I/O                 |  |  |  |

**Note:** \* Note that Pin 65 in the A54SX32—PQ208 is a no connect (NC).

2-4 v3.2

| 144-Pin TQFP |                     |                      |                     |  |  |  |
|--------------|---------------------|----------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 1            | GND                 | GND                  | GND                 |  |  |  |
| 2            | TDI, I/O            | TDI, I/O             | TDI, I/O            |  |  |  |
| 3            | I/O                 | 1/0                  | I/O                 |  |  |  |
| 4            | I/O                 | 1/0                  | I/O                 |  |  |  |
| 5            | I/O                 | 1/0                  | I/O                 |  |  |  |
| 6            | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 7            | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 8            | I/O                 | I/O                  | 1/0                 |  |  |  |
| 9            | TMS                 | TMS                  | TMS                 |  |  |  |
| 10           | V <sub>CCI</sub>    | $V_{CCI}$            | V <sub>CCI</sub>    |  |  |  |
| 11           | GND                 | GND                  | GND                 |  |  |  |
| 12           | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 13           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 14           | I/O                 | I/O                  | 1/0                 |  |  |  |
| 15           | I/O                 | I/O                  | 1/0                 |  |  |  |
| 16           | I/O                 | I/O                  | I/O                 |  |  |  |
| 17           | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 18           | I/O                 | I/O                  | 1/0                 |  |  |  |
| 19           | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |  |  |  |
| 20           | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |  |  |  |
| 21           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 22           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 23           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 24           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 25           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 26           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 27           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 28           | GND                 | GND                  | GND                 |  |  |  |
| 29           | V <sub>CCI</sub>    | $V_{CCI}$            | V <sub>CCI</sub>    |  |  |  |
| 30           | $V_{CCA}$           | V <sub>CCA</sub>     | V <sub>CCA</sub>    |  |  |  |
| 31           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 32           | I/O                 | I/O                  | 1/0                 |  |  |  |
| 33           | I/O                 | I/O                  | I/O                 |  |  |  |
| 34           | I/O                 | I/O                  | 1/0                 |  |  |  |
| 35           | I/O                 | I/O                  | I/O                 |  |  |  |
| 36           | GND                 | GND                  | GND                 |  |  |  |

| 144-Pin TQFP |                     |                      |                     |  |  |  |  |
|--------------|---------------------|----------------------|---------------------|--|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |  |  |  |  |
| 37           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 38           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 39           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 40           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 41           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 42           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 43           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 44           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |  |
| 45           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 46           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 47           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 48           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 49           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 50           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 51           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 52           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 53           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 54           | PRB, I/O            | PRB, I/O             | PRB, I/O            |  |  |  |  |
| 55           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 56           | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |  |  |  |  |
| 57           | GND                 | GND                  | GND                 |  |  |  |  |
| 58           | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |  |  |  |  |
| 59           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 60           | HCLK                | HCLK                 | HCLK                |  |  |  |  |
| 61           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 62           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 63           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 64           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 65           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 66           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 67           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 68           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |  |
| 69           | I/O                 | I/O                  | I/O                 |  |  |  |  |
| 70           | I/O                 | 1/0                  | I/O                 |  |  |  |  |
| 71           | TDO, I/O            | TDO, I/O             | TDO, I/O            |  |  |  |  |
| 72           | I/O                 | I/O                  | I/O                 |  |  |  |  |
|              |                     | -                    |                     |  |  |  |  |

2-8 v3.2



| 144-Pin TQFP |                     |                      |                     |  |  |  |
|--------------|---------------------|----------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 73           | GND                 | GND                  | GND                 |  |  |  |
| 74           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 75           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 76           | I/O                 | I/O                  | I/O                 |  |  |  |
| 77           | I/O                 | I/O                  | I/O                 |  |  |  |
| 78           | I/O                 | I/O                  | I/O                 |  |  |  |
| 79           | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |  |  |  |
| 80           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |
| 81           | GND                 | GND                  | GND                 |  |  |  |
| 82           | I/O                 | I/O                  | I/O                 |  |  |  |
| 83           | I/O                 | I/O                  | I/O                 |  |  |  |
| 84           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 85           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 86           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 87           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 88           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 89           | V <sub>CCA</sub>    | V <sub>CCA</sub>     | V <sub>CCA</sub>    |  |  |  |
| 90           | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |  |  |  |
| 91           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 92           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 93           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 94           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 95           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 96           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 97           | I/O                 | 1/0                  | I/O                 |  |  |  |
| 98           | V <sub>CCA</sub>    | V <sub>CCA</sub>     | V <sub>CCA</sub>    |  |  |  |
| 99           | GND                 | GND                  | GND                 |  |  |  |
| 100          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 101          | GND                 | GND                  | GND                 |  |  |  |
| 102          | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |
| 103          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 104          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 105          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 106          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 107          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 108          | I/O                 | I/O                  | I/O                 |  |  |  |

| 144-Pin TQFP |                     |                      |                     |  |  |  |
|--------------|---------------------|----------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 109          | GND                 | GND                  | GND                 |  |  |  |
| 110          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 111          | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 112          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 113          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 114          | I/O                 | 1/0                  | 1/0                 |  |  |  |
| 115          | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |
| 116          | I/O                 | I/O                  | I/O                 |  |  |  |
| 117          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 118          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 119          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 120          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 121          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 122          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 123          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 124          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 125          | CLKA                | CLKA                 | CLKA                |  |  |  |
| 126          | CLKB                | CLKB                 | CLKB                |  |  |  |
| 127          | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |  |  |  |
| 128          | GND                 | GND                  | GND                 |  |  |  |
| 129          | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |  |  |  |
| 130          | I/O                 | I/O                  | I/O                 |  |  |  |
| 131          | PRA, I/O            | PRA, I/O             | PRA, I/O            |  |  |  |
| 132          | I/O                 | I/O                  | I/O                 |  |  |  |
| 133          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 134          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 135          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 136          | I/O                 | I/O                  | I/O                 |  |  |  |
| 137          | I/O                 | I/O                  | I/O                 |  |  |  |
| 138          | I/O                 | I/O                  | I/O                 |  |  |  |
| 139          | I/O                 | I/O                  | I/O                 |  |  |  |
| 140          | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |
| 141          | I/O                 | I/O                  | I/O                 |  |  |  |
| 142          | I/O                 | I/O                  | I/O                 |  |  |  |
| 143          | I/O                 | 1/0                  | I/O                 |  |  |  |
| 144          | TCK, I/O            | TCK, I/O             | TCK, I/O            |  |  |  |

v3.2 2-9

### 329-Pin PBGA



Figure 2-7 • 329-Pin PBGA (Top View)

### **Note**

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

v3.2 2-19

# **Datasheet Information**

# **List of Changes**

The following table lists critical changes that were made in the current version of the document.

| <b>Previous Version</b> | Changes in Current Version (v3.2)                                                                                                            | Page |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|
| v3.1                    | The "Ordering Information" was updated to include RoHS information.                                                                          | 1-ii |
| (June 2003)             | The Product Plan was removed since all products have been released.                                                                          | N/A  |
|                         | Information concerning the TRST pin in the "Probe Circuit Control Pins" section was removed.                                                 | 1-6  |
|                         | The "Dedicated Test Mode" section is new.                                                                                                    | 1-6  |
|                         | The "Programming" section is new.                                                                                                            | 1-7  |
|                         | A note was added to the "Power-Up Sequencing" table.                                                                                         | 1-15 |
|                         | A note was added to the "Power-Down Sequencing" table. The 3.3 V comments were updated for the following devices: A54SX08, A54SX16, A54SX32. | 1-15 |
|                         | U11 and U13 were added to the "313-Pin PBGA" table.                                                                                          | 2-17 |
| v3.0.1                  | Storage temperature in Table 1-3 was updated.                                                                                                | 1-7  |
|                         | Table 1-1 was updated.                                                                                                                       | 1-5  |

# **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Datasheet Supplement." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

### **Advanced**

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

### **Unmarked (production)**

This datasheet version contains information that is considered to be final.

## **Datasheet Supplement**

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

# International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR)

The products described in this datasheet are subject to the International Traffic in Arms Regulations (ITAR) or the Export Administration Regulations (EAR). They may require an approved export license prior to their export. An export can include a release or disclosure to a foreign national inside or outside the United States.