



Welcome to E-XFL.COM

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 768                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 69                                                           |
| Number of Gates                | 12000                                                        |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                     |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 84-LCC (J-Lead)                                              |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a54sx08-2pl84 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-2). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional

flexibility while allowing mapping of synthesized functions into the SX FPGA. The clock source for the R-cell can be chosen from either the hardwired clock or the routed clock.



Figure 1-1 • SX Family Interconnect Elements



Figure 1-2 • R-Cell

The C-cell implements a range of combinatorial functions up to 5-inputs (Figure 1-3 on page 1-3). Inclusion of the DB input and its associated inverter function dramatically increases the number of combinatorial functions that can be implemented in a single module from 800 options in previous architectures to more than 4,000 in the SX architecture. An example of the improved flexibility enabled by the inversion capability is the ability to integrate a 3-input exclusive-OR function into a single C-cell. This facilitates construction of 9-bit parity-tree functions with 2 ns propagation delays. At the same time, the C-cell structure is extremely synthesis friendly, simplifying the overall design and reducing synthesis time.

## Boundary Scan Testing (BST)

All SX devices are IEEE 1149.1 compliant. SX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins in conjunction with the program fuse. The functionality of each pin is described in Table 1-2. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of 10 k $\Omega$ . TMS can be pulled LOW to initiate the test sequence.

The program fuse determines whether the device is in dedicated or flexible mode. The default (fuse not blown) is flexible mode.

| Table 1-2 • | Boundary Scan Pin Functionality |
|-------------|---------------------------------|
|-------------|---------------------------------|

| Program Fuse Blown<br>(Dedicated Test Mode) | Program Fuse Not Blown<br>(Flexible Mode)           |  |  |  |  |
|---------------------------------------------|-----------------------------------------------------|--|--|--|--|
| TCK, TDI, TDO are dedicated BST pins.       | TCK, TDI, TDO are flexible and may be used as I/Os. |  |  |  |  |
| No need for pull-up resistor for<br>TMS     | Use a pull-up resistor of 10 $k\Omega$ on TMS.      |  |  |  |  |

## **Dedicated Test Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, users need to reserve the JTAG pins in Actel's Designer software by checking the "Reserve JTAG" box in "Device Selection Wizard" (Figure 1-7). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the Table 1-5 on page 1-8 for detailed specifications.

Figure 1-7 • Device Selection Wizard

## **Development Tool Support**

The SX family of FPGAs is fully supported by both the Actel Libero<sup>®</sup> Integrated Design Environment (IDE) and Designer FPGA Development software. Actel Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify<sup>®</sup> for Actel from Synplicity<sup>®</sup>, ViewDraw<sup>®</sup> for Actel from Mentor Graphics<sup>®</sup>, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics, WaveFormer Lite™ from SynaptiCAD<sup>™</sup>, and Designer software from Actel. Refer to the Libero IDE flow diagram (located on the Actel website) for more information.

Actel Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can select and lock package pins while only minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators, and the simulation results can be cross-probed with Silicon Explorer II, Actel integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Actel Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys<sup>®</sup>, and Cadence<sup>®</sup> Design Systems. The Designer software is available for both the Windows® and UNIX® operating systems.

## **Probe Circuit Control Pins**

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-8 on page 1-7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

## **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the Probe Circuitry.





Figure 1-8 • Probe Setup

# Programming

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II are compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability. The procedure for programming an SX device using Silicon Sculptor II are as follows:

- 1. Load the .AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Actel offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming SX devices, refer to the *Programming Antifuse Devices* application note and the *Silicon Sculptor II User's Guide*.

# **3.3 V / 5 V Operating Conditions** *Table 1-3* • Absolute Maximum Ratings<sup>1</sup>

| Symbol                        | Parameter                                     | Limits        | Units |
|-------------------------------|-----------------------------------------------|---------------|-------|
| V <sub>CCR</sub> <sup>2</sup> | DC Supply Voltage <sup>3</sup>                | -0.3 to + 6.0 | V     |
| V <sub>CCA</sub> <sup>2</sup> | DC Supply Voltage                             | -0.3 to + 4.0 | V     |
| V <sub>CCI</sub> <sup>2</sup> | DC Supply Voltage (A54SX08, A54SX16, A54SX32) | -0.3 to + 4.0 | V     |
| V <sub>CCI</sub> <sup>2</sup> | DC Supply Voltage (A54SX16P)                  | -0.3 to + 6.0 | V     |
| VI                            | Input Voltage                                 | -0.5 to + 5.5 | V     |
| V <sub>O</sub>                | Output Voltage                                | -0.5 to + 3.6 | V     |
| I <sub>IO</sub>               | I/O Source Sink Current <sup>3</sup>          | -30 to + 5.0  | mA    |
| T <sub>STG</sub>              | Storage Temperature                           | –65 to +150   | °C    |

Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions.

2.  $V_{CCR}$  in the A54SX16P must be greater than or equal to  $V_{CCI}$  during power-up and power-down sequences and during normal operation.

3. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than  $V_{CC}$  + 0.5 V or less than GND – 0.5 V, the internal protection diodes will forward-bias and can draw excessive current.

# PCI Compliance for the SX Family

The SX family supports 3.3 V and 5.0 V PCI and is compliant with the PCI Local Bus Specification Rev. 2.1.

| Table 1-6 • | A54SX16P DC Specifications (5.0 V PCI Operation) |  |
|-------------|--------------------------------------------------|--|
|-------------|--------------------------------------------------|--|

| Symbol             | Parameter                                    | Condition                     | Min. | Max.           | Units |
|--------------------|----------------------------------------------|-------------------------------|------|----------------|-------|
| V <sub>CCA</sub>   | Supply Voltage for Array                     |                               | 3.0  | 3.6            | V     |
| V <sub>CCR</sub>   | Supply Voltage required for Internal Biasing |                               | 4.75 | 5.25           | V     |
| V <sub>CCI</sub>   | Supply Voltage for I/Os                      |                               | 4.75 | 5.25           | V     |
| V <sub>IH</sub>    | Input High Voltage <sup>1</sup>              |                               | 2.0  | $V_{CC} + 0.5$ | V     |
| V <sub>IL</sub>    | Input Low Voltage <sup>1</sup>               |                               | -0.5 | 0.8            | V     |
| I <sub>IH</sub>    | Input High Leakage Current                   | V <sub>IN</sub> = 2.7         |      | 70             | μA    |
| IIL                | Input Low Leakage Current                    | V <sub>IN</sub> = 0.5         |      | -70            | μA    |
| V <sub>OH</sub>    | Output High Voltage                          | I <sub>OUT</sub> = -2 mA      | 2.4  |                | V     |
| V <sub>OL</sub>    | Output Low Voltage <sup>2</sup>              | I <sub>OUT</sub> = 3 mA, 6 mA |      | 0.55           | V     |
| C <sub>IN</sub>    | Input Pin Capacitance <sup>3</sup>           |                               |      | 10             | pF    |
| C <sub>CLK</sub>   | CLK Pin Capacitance                          |                               | 5    | 12             | pF    |
| C <sub>IDSEL</sub> | IDSEL Pin Capacitance <sup>4</sup>           |                               |      | 8              | pF    |

Notes:

1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.

2. Signals without pull-up resistors must have 3 mA low output current. Signals requiring pull-up must have 6 mA; the latter include, FRAME#, IRDY#, TRDY#, DEVSEL#, STOP#, SERR#, PERR#, LOCK#, and, when used, AD[63::32], C/BE[7::4]#, PAR64, REQ64#, and ACK64#.

3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).

4. Lower capacitance on this input-only pin allows for non-resistive coupling to AD[xx].

# A54SX16P AC Specifications for (PCI Operation)

| Symbol              | Parameter              | Condition                        | Min.                                 | Max.                | Units |
|---------------------|------------------------|----------------------------------|--------------------------------------|---------------------|-------|
| I <sub>OH(AC)</sub> | Switching Current High | $0 < V_{OUT} \le 1.4^{1}$        | -44                                  |                     | mA    |
|                     |                        | $1.4 \le V_{OUT} < 2.4^{1, 2}$   | -44 + (V <sub>OUT</sub> - 1.4)/0.024 |                     | mA    |
|                     |                        | $3.1 < V_{OUT} < V_{CC}^{1, 3}$  |                                      | EQ 1-1 on page 1-11 |       |
|                     | (Test Point)           | $V_{OUT} = 3.1^{3}$              |                                      | -142                | mA    |
| I <sub>OL(AC)</sub> | Switching Current High | $V_{OUT} \ge 2.2^{1}$            | 95                                   |                     | mA    |
|                     |                        | $2.2 > V_{OUT} > 0.55^{1}$       | V <sub>OUT</sub> /0.023              |                     |       |
|                     |                        | $0.71 > V_{OUT} > 0^{1, 3}$      |                                      | EQ 1-2 on page 1-11 | mA    |
|                     | (Test Point)           | $V_{OUT} = 0.71^{3}$             |                                      | 206                 | mA    |
| I <sub>CL</sub>     | Low Clamp Current      | $-5 < V_{IN} \leq -1$            | -25 + (V <sub>IN</sub> + 1)/0.015    |                     | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate  | 0.4 V to 2.4 V load <sup>4</sup> | 1                                    | 5                   | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate  | 2.4 V to 0.4 V load <sup>4</sup> | 1                                    | 5                   | V/ns  |

## Table 1-7 A54SX16P AC Specifications for (PCI Operation)

### Notes:

1. Refer to the V/I curves in Figure 1-9 on page 1-11. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half-size output drivers may be used on these signals. This specification does not apply to CLK and RST#, which are system outputs. "Switching Current High" specifications are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD#, which are open drain outputs.

2. Note that this segment of the minimum current curve is drawn from the AC drive point directly to the DC drive point rather than toward the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional N-channel pull-up.

3. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A and B) are provided with the respective diagrams in Figure 1-9 on page 1-11. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.

4. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not required prior to revision 2.1 of the specification, there may be components in the market for some time that have faster edge rates; therefore, motherboard designers must bear in mind that rise and fall times faster than this specification could occur, and should ensure that signal integrity modeling accounts for this. Rise slew rate does not apply to open drain outputs.



# A54SX08 Timing Characteristics

### Table 1-17 • A54SX08 Timing Characteristics

(Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                     | Description                              | '-3' 9 | 5peed | '-2' Speed |      | '-1' Speed |      | 'Std' Speed |      |       |
|---------------------|------------------------------------------|--------|-------|------------|------|------------|------|-------------|------|-------|
| Parameter           |                                          | Min.   | Max.  | Min.       | Max. | Min.       | Max. | Min.        | Max. | Units |
| C-Cell Propa        | agation Delays <sup>1</sup>              |        |       |            |      |            |      |             |      |       |
| t <sub>PD</sub>     | Internal Array Module                    |        | 0.6   |            | 0.7  |            | 0.8  |             | 0.9  | ns    |
| Predicted R         | outing Delays <sup>2</sup>               |        |       |            |      |            |      |             |      |       |
| t <sub>DC</sub>     | FO = 1 Routing Delay, Direct Connect     |        | 0.1   |            | 0.1  |            | 0.1  |             | 0.1  | ns    |
| t <sub>FC</sub>     | FO = 1 Routing Delay, Fast Connect       |        | 0.3   |            | 0.4  |            | 0.4  |             | 0.5  | ns    |
| t <sub>RD1</sub>    | FO = 1 Routing Delay                     |        | 0.3   |            | 0.4  |            | 0.4  |             | 0.5  | ns    |
| t <sub>RD2</sub>    | FO = 2 Routing Delay                     |        | 0.6   |            | 0.7  |            | 0.8  |             | 0.9  | ns    |
| t <sub>RD3</sub>    | FO = 3 Routing Delay                     |        | 0.8   |            | 0.9  |            | 1.0  |             | 1.2  | ns    |
| t <sub>RD4</sub>    | FO = 4 Routing Delay                     |        | 1.0   |            | 1.2  |            | 1.4  |             | 1.6  | ns    |
| t <sub>RD8</sub>    | FO = 8 Routing Delay                     |        | 1.9   |            | 2.2  |            | 2.5  |             | 2.9  | ns    |
| t <sub>RD12</sub>   | FO = 12 Routing Delay                    |        | 2.8   |            | 3.2  |            | 3.7  |             | 4.3  | ns    |
| R-Cell Timir        | ng                                       |        |       |            |      |            |      |             |      |       |
| t <sub>RCO</sub>    | Sequential Clock-to-Q                    |        | 0.8   |            | 1.1  |            | 1.2  |             | 1.4  | ns    |
| t <sub>CLR</sub>    | Asynchronous Clear-to-Q                  |        | 0.5   |            | 0.6  |            | 0.7  |             | 0.8  | ns    |
| t <sub>PRESET</sub> | Asynchronous Preset-to-Q                 |        | 0.7   |            | 0.8  |            | 0.9  |             | 1.0  | ns    |
| t <sub>SUD</sub>    | Flip-Flop Data Input Set-Up              | 0.5    |       | 0.5        |      | 0.7        |      | 0.8         |      | ns    |
| t <sub>HD</sub>     | Flip-Flop Data Input Hold                | 0.0    |       | 0.0        |      | 0.0        |      | 0.0         |      | ns    |
| t <sub>WASYN</sub>  | Asynchronous Pulse Width                 | 1.4    |       | 1.6        |      | 1.8        |      | 2.1         |      | ns    |
| Input Modu          | le Propagation Delays                    |        |       |            |      |            |      |             |      |       |
| t <sub>INYH</sub>   | Input Data Pad-to-Y HIGH                 |        | 1.5   |            | 1.7  |            | 1.9  |             | 2.2  | ns    |
| t <sub>INYL</sub>   | Input Data Pad-to-Y LOW                  |        | 1.5   |            | 1.7  |            | 1.9  |             | 2.2  | ns    |
| Input Modu          | le Predicted Routing Delays <sup>2</sup> |        |       |            |      |            |      |             |      |       |
| t <sub>IRD1</sub>   | FO = 1 Routing Delay                     |        | 0.3   |            | 0.4  |            | 0.4  |             | 0.5  | ns    |
| t <sub>IRD2</sub>   | FO = 2 Routing Delay                     |        | 0.6   |            | 0.7  |            | 0.8  |             | 0.9  | ns    |
| t <sub>IRD3</sub>   | FO = 3 Routing Delay                     |        | 0.8   |            | 0.9  |            | 1.0  |             | 1.2  | ns    |
| t <sub>IRD4</sub>   | FO = 4 Routing Delay                     |        | 1.0   |            | 1.2  |            | 1.4  |             | 1.6  | ns    |
| t <sub>IRD8</sub>   | FO = 8 Routing Delay                     |        | 1.9   |            | 2.2  |            | 2.5  |             | 2.9  | ns    |
| t <sub>IRD12</sub>  | FO = 12 Routing Delay                    |        | 2.8   |            | 3.2  |            | 3.7  |             | 4.3  | ns    |

### Note:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn'}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD'}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

| (Worst-Case Commercial Conditions, | $V_{CCR} = 4.75 V, V_{CC}$ | $C_A, V_{CCI} = 3.0 \text{ V}, \text{ T}_J = 70^{\circ}\text{C}$ |
|------------------------------------|----------------------------|------------------------------------------------------------------|
|------------------------------------|----------------------------|------------------------------------------------------------------|

| Parameter          | Description                                             | '-3' : | Speed | '-2' ! | Speed | '-1' Speed |      | 'Std' Speed |      |       |
|--------------------|---------------------------------------------------------|--------|-------|--------|-------|------------|------|-------------|------|-------|
|                    |                                                         | Min.   | Max.  | Min.   | Max.  | Min.       | Max. | Min.        | Max. | Units |
| Dedicated (        | Hardwired) Array Clock Network                          |        |       |        |       |            |      |             |      |       |
| t <sub>HCKH</sub>  | Input LOW to HIGH (pad to R-Cell input)                 |        | 1.2   |        | 1.4   |            | 1.5  |             | 1.8  | ns    |
| t <sub>HCKL</sub>  | Input HIGH to LOW (pad to R-Cell input)                 |        | 1.2   |        | 1.4   |            | 1.6  |             | 1.9  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width HIGH                                | 1.4    |       | 1.6    |       | 1.8        |      | 2.1         |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width LOW                                 | 1.4    |       | 1.6    |       | 1.8        |      | 2.1         |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |        | 0.2   |        | 0.2   |            | 0.3  |             | 0.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.7    |       | 3.1    |       | 3.6        |      | 4.2         |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |        | 350   |        | 320   |            | 280  |             | 240  | MHz   |
| Routed Arra        | ay Clock Networks                                       |        |       |        |       |            |      |             |      |       |
| t <sub>RCKH</sub>  | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |        | 1.6   |        | 1.8   |            | 2.1  |             | 2.5  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (Light Load)<br>(pad to R-Cell input) |        | 1.8   |        | 2.0   |            | 2.3  |             | 2.7  | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |        | 1.8   |        | 2.1   |            | 2.5  |             | 2.8  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |        | 2.0   |        | 2.2   |            | 2.5  |             | 3.0  | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |        | 1.8   |        | 2.1   |            | 2.4  |             | 2.8  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |        | 2.0   |        | 2.2   |            | 2.5  |             | 3.0  | ns    |
| t <sub>RPWH</sub>  | Min. Pulse Width HIGH                                   | 2.1    |       | 2.4    |       | 2.7        |      | 3.2         |      | ns    |
| t <sub>RPWL</sub>  | Min. Pulse Width LOW                                    | 2.1    |       | 2.4    |       | 2.7        |      | 3.2         |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (light load)                               |        | 0.5   |        | 0.5   |            | 0.5  |             | 0.7  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% load)                                 |        | 0.5   |        | 0.6   |            | 0.7  |             | 0.8  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% load)                                |        | 0.5   |        | 0.6   |            | 0.7  |             | 0.8  | ns    |
| TTL Output         | Module Timing                                           |        |       |        |       |            |      |             |      |       |
| t <sub>DLH</sub>   | Data-to-Pad LOW to HIGH                                 |        | 2.4   |        | 2.8   |            | 3.1  |             | 3.7  | ns    |
| t <sub>DHL</sub>   | Data-to-Pad HIGH to LOW                                 |        | 2.3   |        | 2.9   |            | 3.2  |             | 3.8  | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L                                   |        | 3.0   |        | 3.4   |            | 3.9  |             | 4.6  | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H                                   |        | 3.3   |        | 3.8   |            | 4.3  |             | 5.0  | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z                                   |        | 2.3   |        | 2.7   |            | 3.0  |             | 3.5  | ns    |
| t <sub>ENHZ</sub>  | Enable-to-Pad, H to Z                                   |        | 2.8   |        | 3.2   |            | 3.7  |             | 4.3  | ns    |

Note:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Delays based on 10 pF loading.

### Table 1-19 • A54SX16P Timing Characteristics (Continued)

| (Worst-Case Commercial Conditions | , V <sub>CCR</sub> = 4.75 V, V <sub>C</sub> | <sub>CCA</sub> ,V <sub>CCI</sub> = 3.0 V, T <sub>J</sub> = 70°C) |
|-----------------------------------|---------------------------------------------|------------------------------------------------------------------|
|-----------------------------------|---------------------------------------------|------------------------------------------------------------------|

|                   |                            |      | Speed | '-2' 9 | 5peed | '-1' 9 | 5peed | 'Std' | Speed |       |
|-------------------|----------------------------|------|-------|--------|-------|--------|-------|-------|-------|-------|
| Parameter         | Description                | Min. | Max.  | Min.   | Max.  | Min.   | Max.  | Min.  | Max.  | Units |
| TTL/PCI Out       | put Module Timing          |      |       |        |       |        |       |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |      | 1.5   |        | 1.7   |        | 2.0   |       | 2.3   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |      | 1.9   |        | 2.2   |        | 2.4   |       | 2.9   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |      | 2.3   |        | 2.6   |        | 3.0   |       | 3.5   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |      | 1.5   |        | 1.7   |        | 1.9   |       | 2.3   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |      | 2.7   |        | 3.1   |        | 3.5   |       | 4.1   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |      | 2.9   |        | 3.3   |        | 3.7   |       | 4.4   | ns    |
| PCI Output        | Module Timing <sup>3</sup> |      |       |        |       |        |       |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |      | 1.8   |        | 2.0   |        | 2.3   |       | 2.7   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |      | 1.7   |        | 2.0   |        | 2.2   |       | 2.6   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |      | 0.8   |        | 1.0   |        | 1.1   |       | 1.3   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |      | 1.2   |        | 1.2   |        | 1.5   |       | 1.8   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |      | 1.0   |        | 1.1   |        | 1.3   |       | 1.5   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |      | 1.1   |        | 1.3   |        | 1.5   |       | 1.7   | ns    |
| TTL Output        | Module Timing              |      |       |        |       |        |       |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |      | 2.1   |        | 2.5   |        | 2.8   |       | 3.3   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |      | 2.0   |        | 2.3   |        | 2.6   |       | 3.1   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |      | 2.5   |        | 2.9   |        | 3.2   |       | 3.8   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |      | 3.0   |        | 3.5   |        | 3.9   |       | 4.6   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |      | 2.3   |        | 2.7   |        | 3.1   |       | 3.6   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |      | 2.9   |        | 3.3   |        | 3.7   |       | 4.4   | ns    |

Note:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Delays based on 10 pF loading.

### Table 1-20 • A54SX32 Timing Characteristics (Continued)

## (Worst-Case Commercial Conditions, V<sub>CCR</sub>= 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                           |                                                         | '-3' \$ | Speed | '-2' ! | 5peed | '-1' \$ | Speed | 'Std' Speed |      |       |
|-------------------------------------------|---------------------------------------------------------|---------|-------|--------|-------|---------|-------|-------------|------|-------|
| Parameter                                 | Description                                             | Min.    | Max.  | Min.   | Max.  | Min.    | Max.  | Min.        | Max. | Units |
| Dedicated (Hardwired) Array Clock Network |                                                         |         |       |        |       |         |       |             |      |       |
| t <sub>HCKH</sub>                         | Input LOW to HIGH (pad to R-Cell input)                 |         | 1.9   |        | 2.1   |         | 2.4   |             | 2.8  | ns    |
| t <sub>HCKL</sub>                         | Input HIGH to LOW (pad to R-Cell input)                 |         | 1.9   |        | 2.1   |         | 2.4   |             | 2.8  | ns    |
| t <sub>HPWH</sub>                         | Minimum Pulse Width HIGH                                | 1.4     |       | 1.6    |       | 1.8     |       | 2.1         |      | ns    |
| t <sub>HPWL</sub>                         | Minimum Pulse Width LOW                                 | 1.4     |       | 1.6    |       | 1.8     |       | 2.1         |      | ns    |
| t <sub>HCKSW</sub>                        | Maximum Skew                                            |         | 0.3   |        | 0.4   |         | 0.4   |             | 0.5  | ns    |
| t <sub>HP</sub>                           | Minimum Period                                          | 2.7     |       | 3.1    |       | 3.6     |       | 4.2         |      | ns    |
| f <sub>HMAX</sub>                         | Maximum Frequency                                       |         | 350   |        | 320   |         | 280   |             | 240  | MHz   |
| Routed Arra                               | ay Clock Networks                                       |         |       |        |       |         |       |             |      |       |
| t <sub>rckh</sub>                         | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |         | 2.4   |        | 2.7   |         | 3.0   |             | 3.5  | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (light load)<br>(pad to R-Cell input) |         | 2.4   |        | 2.7   |         | 3.1   |             | 3.6  | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |         | 2.7   |        | 3.0   |         | 3.5   |             | 4.1  | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |         | 2.7   |        | 3.1   |         | 3.6   |             | 4.2  | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |         | 2.7   |        | 3.1   |         | 3.5   |             | 4.1  | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |         | 2.8   |        | 3.2   |         | 3.6   |             | 4.3  | ns    |
| t <sub>RPWH</sub>                         | Min. Pulse Width HIGH                                   | 2.1     |       | 2.4    |       | 2.7     |       | 3.2         |      | ns    |
| t <sub>RPWL</sub>                         | Min. Pulse Width LOW                                    | 2.1     |       | 2.4    |       | 2.7     |       | 3.2         |      | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (light load)                               |         | 0.85  |        | 0.98  |         | 1.1   |             | 1.3  | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (50% load)                                 |         | 1.23  |        | 1.4   |         | 1.6   |             | 1.9  | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (100% load)                                |         | 1.30  |        | 1.5   |         | 1.7   |             | 2.0  | ns    |
| TTL Output                                | Module Timing <sup>3</sup>                              |         |       |        |       |         |       |             |      |       |
| t <sub>DLH</sub>                          | Data-to-Pad LOW to HIGH                                 |         | 1.6   |        | 1.9   |         | 2.1   |             | 2.5  | ns    |
| t <sub>DHL</sub>                          | Data-to-Pad HIGH to LOW                                 |         | 1.6   |        | 1.9   |         | 2.1   |             | 2.5  | ns    |
| t <sub>ENZL</sub>                         | Enable-to-Pad, Z to L                                   |         | 2.1   |        | 2.4   |         | 2.8   |             | 3.2  | ns    |
| t <sub>ENZH</sub>                         | Enable-to-Pad, Z to H                                   |         | 2.3   |        | 2.7   |         | 3.1   |             | 3.6  | ns    |
| t <sub>ENLZ</sub>                         | Enable-to-Pad, L to Z                                   |         | 1.4   |        | 1.7   |         | 1.9   |             | 2.2  | ns    |
| t <sub>enhz</sub>                         | Enable-to-Pad, H to Z                                   |         | 1.3   |        | 1.5   |         | 1.7   |             | 2.0  | ns    |

#### Note:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Delays based on 35 pF loading, except  $t_{ENZL}$  and  $t_{ENZH}$ . For  $t_{ENZL}$  and  $t_{ENZH}$  the loading is 5 pF.

## **Pin Description**

### CLKA/B Clock A and B

These pins are 3.3 V / 5.0 V PCI/TTL clock inputs for clock distribution networks. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. (For A545X72A, these clocks can be configured as bidirectional.)

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (hardwired) Array Clock

This pin is the 3.3 V / 5.0 V PCI/TTL clock input for sequential modules. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### I/O Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL, LVTTL, 3.3 V PCI or 5.0 V PCI specifications. Unused I/O pins are automatically tristated by the Designer Series software.

#### NC No Connection

This pin is not connected to circuitry within the device.

#### PRA, I/O Probe A

The Probe A pin is used to output data from any userdefined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### PRB, I/O Probe B

The Probe B pin is used to output data from any node within the device. This diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### TCK Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDI Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDO Test Data Output

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to Table 1-2 on page 1-6). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

#### V<sub>CCI</sub> Supply Voltage

Supply voltage for I/Os. See Table 1-1 on page 1-5.

#### V<sub>CCA</sub> Supply Voltage

Supply voltage for Array. See Table 1-1 on page 1-5.

#### V<sub>CCR</sub> Supply Voltage

Supply voltage for input tolerance (required for internal biasing). See Table 1-1 on page 1-5.

| 84-Pin     | 84-Pin PLCC         |  |  |  |  |  |
|------------|---------------------|--|--|--|--|--|
| Pin Number | A54SX08<br>Function |  |  |  |  |  |
| 1          | V <sub>CCR</sub>    |  |  |  |  |  |
| 2          | GND                 |  |  |  |  |  |
| 3          | V <sub>CCA</sub>    |  |  |  |  |  |
| 4          | PRA, I/O            |  |  |  |  |  |
| 5          | I/O                 |  |  |  |  |  |
| 6          | I/O                 |  |  |  |  |  |
| 7          | V <sub>CCI</sub>    |  |  |  |  |  |
| 8          | I/O                 |  |  |  |  |  |
| 9          | I/O                 |  |  |  |  |  |
| 10         | I/O                 |  |  |  |  |  |
| 11         | TCK, I/O            |  |  |  |  |  |
| 12         | TDI, I/O            |  |  |  |  |  |
| 13         | I/O                 |  |  |  |  |  |
| 14         | I/O                 |  |  |  |  |  |
| 15         | I/O                 |  |  |  |  |  |
| 16         | TMS                 |  |  |  |  |  |
| 17         | I/O                 |  |  |  |  |  |
| 18         | I/O                 |  |  |  |  |  |
| 19         | I/O                 |  |  |  |  |  |
| 20         | I/O                 |  |  |  |  |  |
| 21         | I/O                 |  |  |  |  |  |
| 22         | I/O                 |  |  |  |  |  |
| 23         | I/O                 |  |  |  |  |  |
| 24         | I/O                 |  |  |  |  |  |
| 25         | I/O                 |  |  |  |  |  |
| 26         | I/O                 |  |  |  |  |  |
| 27         | GND                 |  |  |  |  |  |
| 28         | V <sub>CCI</sub>    |  |  |  |  |  |
| 29         | I/O                 |  |  |  |  |  |
| 30         | I/O                 |  |  |  |  |  |
| 31         | I/O                 |  |  |  |  |  |
| 32         | I/O                 |  |  |  |  |  |
| 33         | I/O                 |  |  |  |  |  |
| 34         | I/O                 |  |  |  |  |  |
| 35         | I/O                 |  |  |  |  |  |

| 84-Pin PLCC |                     |  |  |  |
|-------------|---------------------|--|--|--|
| Pin Number  | A54SX08<br>Function |  |  |  |
| 36          | I/O                 |  |  |  |
| 37          | I/O                 |  |  |  |
| 38          | I/O                 |  |  |  |
| 39          | I/O                 |  |  |  |
| 40          | PRB, I/O            |  |  |  |
| 41          | V <sub>CCA</sub>    |  |  |  |
| 42          | GND                 |  |  |  |
| 43          | V <sub>CCR</sub>    |  |  |  |
| 44          | I/O                 |  |  |  |
| 45          | HCLK                |  |  |  |
| 46          | I/O                 |  |  |  |
| 47          | I/O                 |  |  |  |
| 48          | I/O                 |  |  |  |
| 49          | I/O                 |  |  |  |
| 50          | I/O                 |  |  |  |
| 51          | I/O                 |  |  |  |
| 52          | TDO, I/O            |  |  |  |
| 53          | I/O                 |  |  |  |
| 54          | I/O                 |  |  |  |
| 55          | I/O                 |  |  |  |
| 56          | I/O                 |  |  |  |
| 57          | I/O                 |  |  |  |
| 58          | I/O                 |  |  |  |
| 59          | V <sub>CCA</sub>    |  |  |  |
| 60          | V <sub>CCI</sub>    |  |  |  |
| 61          | GND                 |  |  |  |
| 62          | I/O                 |  |  |  |
| 63          | I/O                 |  |  |  |
| 64          | I/O                 |  |  |  |
| 65          | I/O                 |  |  |  |
| 66          | I/O                 |  |  |  |
| 67          | I/O                 |  |  |  |
| 68          | V <sub>CCA</sub>    |  |  |  |
| 69          | GND                 |  |  |  |
| 70          | I/O                 |  |  |  |

| 84-Pi      | 84-Pin PLCC         |  |  |  |  |  |
|------------|---------------------|--|--|--|--|--|
| Pin Number | A54SX08<br>Function |  |  |  |  |  |
| 71         | I/O                 |  |  |  |  |  |
| 72         | I/O                 |  |  |  |  |  |
| 73         | I/O                 |  |  |  |  |  |
| 74         | I/O                 |  |  |  |  |  |
| 75         | I/O                 |  |  |  |  |  |
| 76         | I/O                 |  |  |  |  |  |
| 77         | I/O                 |  |  |  |  |  |
| 78         | I/O                 |  |  |  |  |  |
| 79         | I/O                 |  |  |  |  |  |
| 80         | I/O                 |  |  |  |  |  |
| 81         | I/O                 |  |  |  |  |  |
| 82         | I/O                 |  |  |  |  |  |
| 83         | CLKA                |  |  |  |  |  |
| 84         | CLKB                |  |  |  |  |  |

| 144-Pin TQFP |                     |                      | 144-Pin TQFP        |            |                     |                      |                     |
|--------------|---------------------|----------------------|---------------------|------------|---------------------|----------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function | Pin Number | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |
| 1            | GND                 | GND                  | GND                 | 37         | I/O                 | I/O                  | I/O                 |
| 2            | TDI, I/O            | TDI, I/O             | TDI, I/O            | 38         | Ι/O                 | I/O                  | I/O                 |
| 3            | I/O                 | I/O                  | I/O                 | 39         | I/O                 | I/O                  | I/O                 |
| 4            | I/O                 | I/O                  | I/O                 | 40         | I/O                 | I/O                  | I/O                 |
| 5            | I/O                 | I/O                  | I/O                 | 41         | I/O                 | I/O                  | I/O                 |
| 6            | I/O                 | I/O                  | I/O                 | 42         | I/O                 | I/O                  | I/O                 |
| 7            | I/O                 | I/O                  | I/O                 | 43         | I/O                 | I/O                  | I/O                 |
| 8            | I/O                 | I/O                  | I/O                 | 44         | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |
| 9            | TMS                 | TMS                  | TMS                 | 45         | I/O                 | I/O                  | I/O                 |
| 10           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    | 46         | I/O                 | I/O                  | I/O                 |
| 11           | GND                 | GND                  | GND                 | 47         | I/O                 | I/O                  | I/O                 |
| 12           | I/O                 | I/O                  | I/O                 | 48         | I/O                 | I/O                  | I/O                 |
| 13           | I/O                 | I/O                  | I/O                 | 49         | I/O                 | I/O                  | I/O                 |
| 14           | I/O                 | I/O                  | I/O                 | 50         | I/O                 | I/O                  | I/O                 |
| 15           | I/O                 | I/O                  | I/O                 | 51         | I/O                 | I/O                  | I/O                 |
| 16           | I/O                 | I/O                  | I/O                 | 52         | I/O                 | I/O                  | I/O                 |
| 17           | I/O                 | I/O                  | I/O                 | 53         | I/O                 | I/O                  | I/O                 |
| 18           | I/O                 | I/O                  | I/O                 | 54         | PRB, I/O            | PRB, I/O             | PRB, I/O            |
| 19           | V <sub>CCR</sub>    | V <sub>CCR</sub>     | V <sub>CCR</sub>    | 55         | I/O                 | I/O                  | I/O                 |
| 20           | V <sub>CCA</sub>    | V <sub>CCA</sub>     | V <sub>CCA</sub>    | 56         | V <sub>CCA</sub>    | V <sub>CCA</sub>     | V <sub>CCA</sub>    |
| 21           | I/O                 | I/O                  | I/O                 | 57         | GND                 | GND                  | GND                 |
| 22           | I/O                 | I/O                  | I/O                 | 58         | V <sub>CCR</sub>    | V <sub>CCR</sub>     | V <sub>CCR</sub>    |
| 23           | I/O                 | I/O                  | I/O                 | 59         | I/O                 | I/O                  | I/O                 |
| 24           | I/O                 | I/O                  | I/O                 | 60         | HCLK                | HCLK                 | HCLK                |
| 25           | I/O                 | I/O                  | I/O                 | 61         | I/O                 | I/O                  | I/O                 |
| 26           | I/O                 | I/O                  | I/O                 | 62         | I/O                 | I/O                  | I/O                 |
| 27           | I/O                 | I/O                  | I/O                 | 63         | I/O                 | I/O                  | I/O                 |
| 28           | GND                 | GND                  | GND                 | 64         | I/O                 | I/O                  | I/O                 |
| 29           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    | 65         | I/O                 | I/O                  | I/O                 |
| 30           | V <sub>CCA</sub>    | V <sub>CCA</sub>     | V <sub>CCA</sub>    | 66         | I/O                 | I/O                  | I/O                 |
| 31           | I/O                 | I/O                  | I/O                 | 67         | I/O                 | I/O                  | I/O                 |
| 32           | I/O                 | I/O                  | I/O                 | 68         | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |
| 33           | I/O                 | I/O                  | I/O                 | 69         | I/O                 | I/O                  | I/O                 |
| 34           | I/O                 | I/O                  | I/O                 | 70         | I/O                 | I/O                  | I/O                 |
| 35           | I/O                 | I/O                  | I/O                 | 71         | TDO, I/O            | TDO, I/O             | TDO, I/O            |
| 36           | GND                 | GND                  | GND                 | 72         | ΙΟ                  | I/O                  | I/O                 |

# 176-Pin TQFP



Figure 2-4 • 176-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.



|            | 176-Pi              | n TQFP                           |                     |
|------------|---------------------|----------------------------------|---------------------|
| Pin Number | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 1          | GND                 | GND                              | GND                 |
| 2          | TDI, I/O            | TDI, I/O                         | TDI, I/O            |
| 3          | NC                  | I/O                              | I/O                 |
| 4          | I/O                 | I/O                              | I/O                 |
| 5          | I/O                 | I/O                              | I/O                 |
| 6          | I/O                 | I/O                              | I/O                 |
| 7          | I/O                 | I/O                              | I/O                 |
| 8          | I/O                 | I/O                              | I/O                 |
| 9          | I/O                 | I/O                              | I/O                 |
| 10         | TMS                 | TMS                              | TMS                 |
| 11         | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 12         | NC                  | I/O                              | I/O                 |
| 13         | I/O                 | I/O                              | I/O                 |
| 14         | I/O                 | I/O                              | I/O                 |
| 15         | I/O                 | I/O                              | I/O                 |
| 16         | I/O                 | I/O                              | I/O                 |
| 17         | I/O                 | I/O                              | I/O                 |
| 18         | I/O                 | I/O                              | I/O                 |
| 19         | I/O                 | I/O                              | I/O                 |
| 20         | I/O                 | I/O                              | I/O                 |
| 21         | GND                 | GND                              | GND                 |
| 22         | $V_{CCA}$           | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |
| 23         | GND                 | GND                              | GND                 |
| 24         | I/O                 | I/O                              | I/O                 |
| 25         | I/O                 | I/O                              | I/O                 |
| 26         | I/O                 | I/O                              | I/O                 |
| 27         | I/O                 | I/O                              | I/O                 |
| 28         | I/O                 | I/O                              | I/O                 |
| 29         | I/O                 | I/O                              | I/O                 |
| 30         | I/O                 | I/O                              | I/O                 |
| 31         | I/O                 | I/O                              | I/O                 |
| 32         | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 33         | V <sub>CCA</sub>    | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |
| 34         | I/O                 | I/O                              | I/O                 |

| 176-Pin TQFP |                     |                                  |                     |  |  |  |
|--------------|---------------------|----------------------------------|---------------------|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |  |  |  |
| 35           | I/O                 | I/O                              | I/O                 |  |  |  |
| 36           | I/O                 | I/O                              | I/O                 |  |  |  |
| 37           | I/O                 | I/O                              | I/O                 |  |  |  |
| 38           | I/O                 | I/O                              | I/O                 |  |  |  |
| 39           | I/O                 | I/O                              | I/O                 |  |  |  |
| 40           | NC                  | I/O                              | I/O                 |  |  |  |
| 41           | I/O                 | I/O                              | I/O                 |  |  |  |
| 42           | NC                  | I/O                              | I/O                 |  |  |  |
| 43           | I/O                 | I/O                              | I/O                 |  |  |  |
| 44           | GND                 | GND                              | GND                 |  |  |  |
| 45           | I/O                 | I/O                              | I/O                 |  |  |  |
| 46           | I/O                 | I/O                              | I/O                 |  |  |  |
| 47           | I/O                 | I/O                              | I/O                 |  |  |  |
| 48           | I/O                 | I/O                              | I/O                 |  |  |  |
| 49           | I/O                 | I/O                              | I/O                 |  |  |  |
| 50           | I/O                 | I/O                              | I/O                 |  |  |  |
| 51           | I/O                 | I/O                              | I/O                 |  |  |  |
| 52           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |  |  |
| 53           | I/O                 | I/O                              | I/O                 |  |  |  |
| 54           | NC                  | I/O                              | I/O                 |  |  |  |
| 55           | I/O                 | I/O                              | I/O                 |  |  |  |
| 56           | I/O                 | I/O                              | I/O                 |  |  |  |
| 57           | NC                  | I/O                              | I/O                 |  |  |  |
| 58           | I/O                 | I/O                              | I/O                 |  |  |  |
| 59           | I/O                 | I/O                              | I/O                 |  |  |  |
| 60           | I/O                 | I/O                              | I/O                 |  |  |  |
| 61           | I/O                 | I/O                              | I/O                 |  |  |  |
| 62           | I/O                 | I/O                              | I/O                 |  |  |  |
| 63           | I/O                 | I/O                              | I/O                 |  |  |  |
| 64           | PRB, I/O            | PRB, I/O                         | PRB, I/O            |  |  |  |
| 65           | GND                 | GND                              | GND                 |  |  |  |
| 66           | V <sub>CCA</sub>    | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |  |  |  |
| 67           | V <sub>CCR</sub>    | V <sub>CCR</sub>                 | V <sub>CCR</sub>    |  |  |  |
| 68           | I/O                 | I/O                              | I/O                 |  |  |  |

| 176-Pin TQFP |                     |                                  | 176-Pin TQFP        |            |                     |                                  |                     |  |
|--------------|---------------------|----------------------------------|---------------------|------------|---------------------|----------------------------------|---------------------|--|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function | Pin Number | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |  |
| 69           | HCLK                | HCLK                             | HCLK                | 103        | I/O                 | I/O                              | I/O                 |  |
| 70           | I/O                 | I/O                              | I/O                 | 104        | I/O                 | I/O                              | I/O                 |  |
| 71           | I/O                 | I/O                              | I/O                 | 105        | I/O                 | I/O                              | I/O                 |  |
| 72           | I/O                 | I/O                              | I/O                 | 106        | I/O                 | I/O                              | I/O                 |  |
| 73           | I/O                 | I/O                              | I/O                 | 107        | I/O                 | I/O                              | I/O                 |  |
| 74           | I/O                 | I/O                              | I/O                 | 108        | GND                 | GND                              | GND                 |  |
| 75           | I/O                 | I/O                              | I/O                 | 109        | V <sub>CCA</sub>    | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |  |
| 76           | I/O                 | I/O                              | I/O                 | 110        | GND                 | GND                              | GND                 |  |
| 77           | I/O                 | I/O                              | I/O                 | 111        | I/O                 | I/O                              | I/O                 |  |
| 78           | I/O                 | I/O                              | I/O                 | 112        | I/O                 | I/O                              | I/O                 |  |
| 79           | NC                  | I/O                              | I/O                 | 113        | I/O                 | I/O                              | I/O                 |  |
| 80           | I/O                 | I/O                              | I/O                 | 114        | I/O                 | I/O                              | I/O                 |  |
| 81           | NC                  | I/O                              | I/O                 | 115        | I/O                 | I/O                              | I/O                 |  |
| 82           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    | 116        | I/O                 | I/O                              | I/O                 |  |
| 83           | I/O                 | I/O                              | I/O                 | 117        | I/O                 | I/O                              | I/O                 |  |
| 84           | I/O                 | I/O                              | I/O                 | 118        | NC                  | I/O                              | I/O                 |  |
| 85           | I/O                 | I/O                              | I/O                 | 119        | I/O                 | I/O                              | I/O                 |  |
| 86           | I/O                 | I/O                              | I/O                 | 120        | NC                  | I/O                              | I/O                 |  |
| 87           | TDO, I/O            | TDO, I/O                         | TDO, I/O            | 121        | NC                  | I/O                              | I/O                 |  |
| 88           | I/O                 | I/O                              | I/O                 | 122        | V <sub>CCA</sub>    | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |  |
| 89           | GND                 | GND                              | GND                 | 123        | GND                 | GND                              | GND                 |  |
| 90           | NC                  | I/O                              | I/O                 | 124        | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |
| 91           | NC                  | I/O                              | I/O                 | 125        | I/O                 | I/O                              | I/O                 |  |
| 92           | I/O                 | I/O                              | I/O                 | 126        | I/O                 | I/O                              | I/O                 |  |
| 93           | I/O                 | I/O                              | I/O                 | 127        | I/O                 | I/O                              | I/O                 |  |
| 94           | I/O                 | I/O                              | I/O                 | 128        | I/O                 | I/O                              | I/O                 |  |
| 95           | I/O                 | I/O                              | I/O                 | 129        | I/O                 | I/O                              | I/O                 |  |
| 96           | I/O                 | I/O                              | I/O                 | 130        | I/O                 | I/O                              | I/O                 |  |
| 97           | I/O                 | I/O                              | I/O                 | 131        | NC                  | I/O                              | I/O                 |  |
| 98           | V <sub>CCA</sub>    | V <sub>CCA</sub>                 | V <sub>CCA</sub>    | 132        | NC                  | I/O                              | I/O                 |  |
| 99           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    | 133        | GND                 | GND                              | GND                 |  |
| 100          | I/O                 | I/O                              | I/O                 | 134        | I/O                 | I/O                              | I/O                 |  |
| 101          | I/O                 | I/O                              | I/O                 | 135        | I/O                 | I/O                              | I/O                 |  |
| 102          | I/O                 | I/O                              | I/O                 | 136        | I/O                 | I/O                              | I/O                 |  |

# 313-Pin PBGA



Figure 2-6 • 313-Pin PBGA (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 313-Pin PBGA  |                     | 313-Pin PBGA  |                     | 313-Pi        | n PBGA              | 313-Pi        | n PBGA              |
|---------------|---------------------|---------------|---------------------|---------------|---------------------|---------------|---------------------|
| Pin<br>Number | A54SX32<br>Function | Pin<br>Number | A54SX32<br>Function | Pin<br>Number | A54SX32<br>Function | Pin<br>Number | A54SX32<br>Function |
| H20           | I/O                 | L25           | I/O                 | R5            | I/O                 | V10           | I/O                 |
| H22           | V <sub>CCI</sub>    | M2            | I/O                 | R7            | I/O                 | V12           | I/O                 |
| H24           | I/O                 | M4            | I/O                 | R9            | I/O                 | V14           | I/O                 |
| J1            | I/O                 | M6            | I/O                 | R11           | I/O                 | V16           | NC                  |
| J3            | I/O                 | M8            | I/O                 | R13           | GND                 | V18           | I/O                 |
| J5            | I/O                 | M10           | I/O                 | R15           | I/O                 | V20           | I/O                 |
| J7            | NC                  | M12           | GND                 | R17           | I/O                 | V22           | V <sub>CCA</sub>    |
| J9            | I/O                 | M14           | GND                 | R19           | I/O                 | V24           | V <sub>CCI</sub>    |
| J11           | I/O                 | M16           | V <sub>CCI</sub>    | R21           | I/O                 | W1            | I/O                 |
| J13           | CLKA                | M18           | I/O                 | R23           | I/O                 | W3            | I/O                 |
| J15           | I/O                 | M20           | I/O                 | R25           | I/O                 | W5            | I/O                 |
| J17           | I/O                 | M22           | I/O                 | T2            | I/O                 | W7            | NC                  |
| J19           | I/O                 | M24           | I/O                 | T4            | I/O                 | W9            | I/O                 |
| J21           | GND                 | N1            | I/O                 | Т6            | I/O                 | W11           | I/O                 |
| J23           | I/O                 | N3            | V <sub>CCA</sub>    | Т8            | I/O                 | W13           | V <sub>CCI</sub>    |
| J25           | I/O                 | N5            | V <sub>CCR</sub>    | T10           | I/O                 | W15           | I/O                 |
| K2            | I/O                 | N7            | I/O                 | T12           | I/O                 | W17           | I/O                 |
| K4            | I/O                 | N9            | V <sub>CCI</sub>    | T14           | HCLK                | W19           | I/O                 |
| K6            | I/O                 | N11           | GND                 | T16           | I/O                 | W21           | I/O                 |
| K8            | V <sub>CCI</sub>    | N13           | GND                 | T18           | I/O                 | W23           | I/O                 |
| K10           | I/O                 | N15           | GND                 | T20           | I/O                 | W25           | I/O                 |
| K12           | I/O                 | N17           | I/O                 | T22           | I/O                 | Y2            | I/O                 |
| K14           | I/O                 | N19           | I/O                 | T24           | I/O                 | Y4            | I/O                 |
| K16           | I/O                 | N21           | I/O                 | U1            | I/O                 | Y6            | I/O                 |
| K18           | I/O                 | N23           | V <sub>CCR</sub>    | U3            | I/O                 | Y8            | I/O                 |
| K20           | V <sub>CCA</sub>    | N25           | V <sub>CCA</sub>    | U5            | V <sub>CCI</sub>    | Y10           | I/O                 |
| K22           | I/O                 | P2            | I/O                 | U7            | I/O                 | Y12           | I/O                 |
| K24           | I/O                 | P4            | I/O                 | U9            | I/O                 | Y14           | I/O                 |
| L1            | I/O                 | P6            | I/O                 | U11           | I/O                 | Y16           | I/O                 |
| L3            | I/O                 | P8            | I/O                 | U13           | I/O                 | Y18           | I/O                 |
| L5            | I/O                 | P10           | I/O                 | U15           | I/O                 | Y20           | NC                  |
| L7            | I/O                 | P12           | GND                 | U17           | I/O                 | Y22           | I/O                 |
| L9            | I/O                 | P14           | GND                 | U19           | I/O                 | Y24           | NC                  |
| L11           | I/O                 | P16           | I/O                 | U21           | I/O                 |               | -                   |
| L13           | GND                 | P18           | I/O                 | U23           | I/O                 |               |                     |
| L15           | I/O                 | P20           | NC                  | U25           | I/O                 |               |                     |
| L17           | I/O                 | P22           | I/O                 | V2            | V <sub>CCA</sub>    |               |                     |
| L19           | I/O                 | P24           | I/O                 | V4            | I/O                 |               |                     |
| L21           | I/O                 | R1            | I/O                 | V6            | I/O                 |               |                     |
| L23           | I/O                 | R3            | I/O                 | V8            | I/O                 |               |                     |

| 329-Pir       | n PBGA              |
|---------------|---------------------|
| Pin<br>Number | A54SX32<br>Function |
| T22           | I/O                 |
| T23           | I/O                 |
| U1            | I/O                 |
| U2            | I/O                 |
| U3            | V <sub>CCA</sub>    |
| U4            | I/O                 |
| U20           | I/O                 |
| U21           | V <sub>CCA</sub>    |
| U22           | I/O                 |
| U23           | I/O                 |
| V1            | V <sub>CCI</sub>    |
| V2            | I/O                 |
| V3            | I/O                 |

| 329-Pin PBGA  |                     |  |
|---------------|---------------------|--|
| Pin<br>Number | A54SX32<br>Function |  |
| V4            | I/O                 |  |
| V20           | I/O                 |  |
| V21           | I/O                 |  |
| V22           | I/O                 |  |
| V23           | I/O                 |  |
| W1            | I/O                 |  |
| W2            | I/O                 |  |
| W3            | I/O                 |  |
| W4            | I/O                 |  |
| W20           | I/O                 |  |
| W21           | I/O                 |  |
| W22           | I/O                 |  |

| 329-Pin PBGA  |                     |  |
|---------------|---------------------|--|
| Pin<br>Number | A54SX32<br>Function |  |
| W23           | NC                  |  |
| Y1            | NC                  |  |
| Y2            | I/O                 |  |
| Y3            | I/O                 |  |
| Y4            | GND                 |  |
| Y5            | I/O                 |  |
| Y6            | I/O                 |  |
| Y7            | I/O                 |  |
| Y8            | I/O                 |  |
| Y9            | I/O                 |  |
| Y10           | I/O                 |  |
| Y11           | I/O                 |  |

| 329-Pin PBGA  |                     |  |
|---------------|---------------------|--|
| Pin<br>Number | A54SX32<br>Function |  |
| Y12           | V <sub>CCA</sub>    |  |
| Y13           | V <sub>CCR</sub>    |  |
| Y14           | I/O                 |  |
| Y15           | I/O                 |  |
| Y16           | I/O                 |  |
| Y17           | I/O                 |  |
| Y18           | I/O                 |  |
| Y19           | I/O                 |  |
| Y20           | GND                 |  |
| Y21           | I/O                 |  |
| Y22           | I/O                 |  |
| Y23           | I/O                 |  |

# **Datasheet Information**

# List of Changes

The following table lists critical changes that were made in the current version of the document.

| <b>Previous Version</b> | Changes in Current Version (v3.2)                                                                                                            | Page |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|
| v3.1                    | The "Ordering Information" was updated to include RoHS information.                                                                          | 1-ii |
| (June 2003)             | The Product Plan was removed since all products have been released.                                                                          | N/A  |
|                         | Information concerning the TRST pin in the "Probe Circuit Control Pins" section was removed.                                                 | 1-6  |
|                         | The "Dedicated Test Mode" section is new.                                                                                                    | 1-6  |
|                         | The "Programming" section is new.                                                                                                            | 1-7  |
|                         | A note was added to the "Power-Up Sequencing" table.                                                                                         | 1-15 |
|                         | A note was added to the "Power-Down Sequencing" table. The 3.3 V comments were updated for the following devices: A54SX08, A54SX16, A54SX32. | 1-15 |
|                         | U11 and U13 were added to the "313-Pin PBGA" table.                                                                                          | 2-17 |
| v3.0.1                  | Storage temperature in Table 1-3 was updated.                                                                                                | 1-7  |
|                         | Table 1-1 was updated.                                                                                                                       | 1-5  |

# **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Datasheet Supplement." The definitions of these categories are as follows:

# **Product Brief**

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

# Advanced

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

# Unmarked (production)

This datasheet version contains information that is considered to be final.

# **Datasheet Supplement**

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

# International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR)

The products described in this datasheet are subject to the International Traffic in Arms Regulations (ITAR) or the Export Administration Regulations (EAR). They may require an approved export license prior to their export. An export can include a release or disclosure to a foreign national inside or outside the United States.