



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Active                                                                     |
| Number of LABs/CLBs            | 1452                                                                       |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 81                                                                         |
| Number of Gates                | 24000                                                                      |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                   |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                            |
| Package / Case                 | 100-TQFP                                                                   |
| Supplier Device Package        | 100-VQFP (14x14)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx16p-2vqg100 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-2). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional

flexibility while allowing mapping of synthesized functions into the SX FPGA. The clock source for the R-cell can be chosen from either the hardwired clock or the routed clock.



Figure 1-1 • SX Family Interconnect Elements



Figure 1-2 • R-Cell

The C-cell implements a range of combinatorial functions up to 5-inputs (Figure 1-3 on page 1-3). Inclusion of the DB input and its associated inverter function dramatically increases the number of combinatorial functions that can be implemented in a single module from 800 options in previous architectures to more than 4,000 in the SX architecture. An example of the improved flexibility

enabled by the inversion capability is the ability to integrate a 3-input exclusive-OR function into a single C-cell. This facilitates construction of 9-bit parity-tree functions with 2 ns propagation delays. At the same time, the C-cell structure is extremely synthesis friendly, simplifying the overall design and reducing synthesis time.

1-2 v3.2

## **Boundary Scan Testing (BST)**

All SX devices are IEEE 1149.1 compliant. SX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins in conjunction with the program fuse. The functionality of each pin is described in Table 1-2. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of  $10~\mathrm{k}\Omega$ . TMS can be pulled LOW to initiate the test sequence.

The program fuse determines whether the device is in dedicated or flexible mode. The default (fuse not blown) is flexible mode.

*Table 1-2* ● **Boundary Scan Pin Functionality** 

| Program Fuse Blown<br>(Dedicated Test Mode) | Program Fuse Not Blown<br>(Flexible Mode)           |
|---------------------------------------------|-----------------------------------------------------|
| TCK, TDI, TDO are dedicated BST pins.       | TCK, TDI, TDO are flexible and may be used as I/Os. |
| No need for pull-up resistor for TMS        | Use a pull-up resistor of 10 k $\Omega$ on TMS.     |

### **Dedicated Test Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, users need to reserve the JTAG pins in Actel's Designer software by checking the "Reserve JTAG" box in "Device Selection Wizard" (Figure 1-7). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the Table 1-5 on page 1-8 for detailed specifications.

Figure 1-7 • Device Selection Wizard

## **Development Tool Support**

The SX family of FPGAs is fully supported by both the Actel Libero® Integrated Design Environment (IDE) and Designer FPGA Development software. Actel Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify® for Actel from Synplicity<sup>®</sup>, ViewDraw<sup>®</sup> for Actel from Mentor Graphics<sup>®</sup>, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics, WaveFormer Lite™ SynaptiCAD™, and Designer software from Actel. Refer to the Libero IDE flow diagram (located on the Actel website) for more information.

Actel Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can select and lock package pins while only minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators, and the simulation results can be cross-probed with Silicon Explorer II, Actel integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Actel Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys<sup>®</sup>, and Cadence® Design Systems. The Designer software is available for both the Windows® and UNIX® operating systems.

#### **Probe Circuit Control Pins**

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-8 on page 1-7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

### **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the Probe Circuitry.

1-6 v3.2

## A54SX16P AC Specifications for (PCI Operation)

Table 1-7 • A54SX16P AC Specifications for (PCI Operation)

| Symbol              | Parameter              | Condition                        | Min.                                 | Max.                | Units |
|---------------------|------------------------|----------------------------------|--------------------------------------|---------------------|-------|
| I <sub>OH(AC)</sub> | Switching Current High | $0 < V_{OUT} \le 1.4^{1}$        | -44                                  |                     | mA    |
|                     |                        | $1.4 \le V_{OUT} < 2.4^{1, 2}$   | -44 + (V <sub>OUT</sub> - 1.4)/0.024 |                     | mA    |
|                     |                        | $3.1 < V_{OUT} < V_{CC}^{1, 3}$  |                                      | EQ 1-1 on page 1-11 |       |
|                     | (Test Point)           | $V_{OUT} = 3.1^3$                |                                      | -142                | mA    |
| I <sub>OL(AC)</sub> | Switching Current High | $V_{OUT} \ge 2.2^1$              | 95                                   |                     | mA    |
|                     |                        | $2.2 > V_{OUT} > 0.55^{1}$       | V <sub>OUT</sub> /0.023              |                     |       |
|                     |                        | $0.71 > V_{OUT} > 0^{1, 3}$      |                                      | EQ 1-2 on page 1-11 | mA    |
|                     | (Test Point)           | $V_{OUT} = 0.71^3$               |                                      | 206                 | mA    |
| I <sub>CL</sub>     | Low Clamp Current      | $-5 < V_{IN} \le -1$             | -25 + (V <sub>IN</sub> + 1)/0.015    |                     | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate  | 0.4 V to 2.4 V load <sup>4</sup> | 1                                    | 5                   | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate  | 2.4 V to 0.4 V load <sup>4</sup> | 1                                    | 5                   | V/ns  |

#### Notes:

- 1. Refer to the V/I curves in Figure 1-9 on page 1-11. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half-size output drivers may be used on these signals. This specification does not apply to CLK and RST#, which are system outputs. "Switching Current High" specifications are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD#, which are open drain outputs.
- 2. Note that this segment of the minimum current curve is drawn from the AC drive point directly to the DC drive point rather than toward the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional N-channel pull-up.
- 3. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A and B) are provided with the respective diagrams in Figure 1-9 on page 1-11. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
- 4. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not required prior to revision 2.1 of the specification, there may be components in the market for some time that have faster edge rates; therefore, motherboard designers must bear in mind that rise and fall times faster than this specification could occur, and should ensure that signal integrity modeling accounts for this. Rise slew rate does not apply to open drain outputs.



1-10 v3.2



EQ 1-2

Figure 1-9 shows the 5.0 V PCI V/I curve and the minimum and maximum PCI drive characteristics of the A54SX16P device.



Figure 1-9 • 5.0 V PCI Curve for A54SX16P Device

$$I_{OH} = 11.9 \times (V_{OUT} - 5.25) \times (V_{OUT} + 2.45)$$

$$I_{OL} = 78.5 \times V_{OUT} \times (4.4 - V_{OUT})$$
for  $V_{CC} > V_{OUT} > 3.1 \text{ V}$ 

$$EQ 1-1$$

## A54SX16P AC Specifications (3.3 V PCI Operation)

Table 1-9 • A54SX16P AC Specifications (3.3 V PCI Operation)

| Symbol              | Parameter                          | Condition                                     | Min.                                                | Max.                | Units |
|---------------------|------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------------------|-------|
|                     | Switching Current High             | $0 < V_{OUT} \le 0.3 V_{CC}^{1}$              |                                                     |                     | mA    |
|                     |                                    | $0.3V_{CC} \le V_{OUT} < 0.9V_{CC}^{1}$       | –12V <sub>CC</sub>                                  |                     | mA    |
| I <sub>OH(AC)</sub> |                                    | $0.7V_{CC} < V_{OUT} < V_{CC}^{1, 2}$         | -17.1 + (V <sub>CC</sub> - V <sub>OUT</sub> )       | EQ 1-3 on page 1-14 |       |
|                     | (Test Point)                       | $V_{OUT} = 0.7V_{CC}^2$                       |                                                     | -32V <sub>CC</sub>  | mA    |
|                     | Switching Current High             | $V_{CC} > V_{OUT} \ge 0.6 V_{CC}^{1}$         |                                                     |                     | mA    |
| 1                   |                                    | $0.6V_{CC} > V_{OUT} > 0.1V_{CC}^{1}$         | 16V <sub>CC</sub>                                   |                     | mA    |
| I <sub>OL(AC)</sub> |                                    | $0.18V_{CC} > V_{OUT} > 0^{1, 2}$             | 26.7V <sub>OUT</sub>                                | EQ 1-4 on page 1-14 | mA    |
|                     | (Test Point)                       | $V_{OUT} = 0.18V_{CC}^2$                      |                                                     | 38V <sub>CC</sub>   |       |
| I <sub>CL</sub>     | Low Clamp Current                  | $-3 < V_{IN} \le -1$                          | -25 + (V <sub>IN</sub> + 1)/0.015                   |                     | mA    |
| I <sub>CH</sub>     | High Clamp Current                 | $-3 < V_{IN} \le -1$                          | 25 + (V <sub>IN</sub> – V <sub>OUT</sub> – 1)/0.015 |                     | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate <sup>3</sup> | 0.2V <sub>CC</sub> to 0.6V <sub>CC</sub> load | 1                                                   | 4                   | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate <sup>3</sup> | 0.6V <sub>CC</sub> to 0.2V <sub>CC</sub> load | 1                                                   | 4                   | V/ns  |

#### Notes:

- 1. Refer to the V/I curves in Figure 1-10 on page 1-14. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST# which are system outputs. "Switching Current High" specification are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD# which are open drain outputs.
- 2. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (C and D) are provided with the respective diagrams in Figure 1-10 on page 1-14. The equation defined maxima should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.
- 3. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per the latest revision of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is required (the maximum is no longer simply a guideline). Rise slew rate does not apply to open drain outputs.



Table 1-13 shows capacitance values for various devices.

Table 1-13 • Capacitance Values for Devices

|                        | A545X08 | A54SX16 | A54SX16P | A54SX32 |
|------------------------|---------|---------|----------|---------|
| C <sub>EQM</sub> (pF)  | 4.0     | 4.0     | 4.0      | 4.0     |
| C <sub>EQI</sub> (pF)  | 3.4     | 3.4     | 3.4      | 3.4     |
| C <sub>EQO</sub> (pF)  | 4.7     | 4.7     | 4.7      | 4.7     |
| C <sub>EQCR</sub> (pF) | 1.6     | 1.6     | 1.6      | 1.6     |
| C <sub>EQHV</sub>      | 0.615   | 0.615   | 0.615    | 0.615   |
| C <sub>EQHF</sub>      | 60      | 96      | 96       | 140     |
| r <sub>1</sub> (pF)    | 87      | 138     | 138      | 171     |
| r <sub>2</sub> (pF)    | 87      | 138     | 138      | 171     |

# **Guidelines for Calculating Power Consumption**

The power consumption guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are shown in Table 1-14.

## **Sample Power Calculation**

One of the designs used to characterize the SX family was a 528 bit serial-in, serial-out shift register. The design utilized 100 percent of the dedicated flip-flops of an A54SX16P device. A pattern of 0101... was clocked into the device at frequencies ranging from 1 MHz to 200 MHz. Shifting in a series of 0101... caused 50 percent of the flip-flops to toggle from low to high at every clock cycle.

Table 1-14 • Power Consumption Guidelines

| Description                                               | Power Consumption Guideline |
|-----------------------------------------------------------|-----------------------------|
| Logic Modules (m)                                         | 20% of modules              |
| Inputs Switching (n)                                      | # inputs/4                  |
| Outputs Switching (p)                                     | # outputs/4                 |
| First Routed Array Clock Loads (q <sub>1</sub> )          | 20% of register cells       |
| Second Routed Array Clock Loads (q <sub>2</sub> )         | 20% of register cells       |
| Load Capacitance (C <sub>L</sub> )                        | 35 pF                       |
| Average Logic Module Switching Rate (f <sub>m</sub> )     | f/10                        |
| Average Input Switching Rate (f <sub>n</sub> )            | f/5                         |
| Average Output Switching Rate (f <sub>p</sub> )           | f/10                        |
| Average First Routed Array Clock Rate (f <sub>q1</sub> )  | f/2                         |
| Average Second Routed Array Clock Rate (f <sub>q2</sub> ) | f/2                         |
| Average Dedicated Array Clock Rate (f <sub>s1</sub> )     | f                           |
| Dedicated Clock Array Clock Loads (s <sub>1</sub> )       | 20% of regular modules      |

EQ 1-9

Follow the steps below to estimate power consumption. The values provided for the sample calculation below are for the shift register design above. This method for estimating power consumption is conservative and the actual power consumption of your design may be less than the estimated power consumption.

The total power dissipation for the SX family is the sum of the AC power dissipation and the DC power dissipation.

$$P_{Total} = P_{AC}$$
 (dynamic power) +  $P_{DC}$  (static power)

**AC Power Dissipation** 

EQ 1-10

$$\begin{split} P_{AC} &= V_{CCA}^2 \times [(m \times C_{EQM} \times f_m)_{Module} + \\ (n \times C_{EQI} \times f_n)_{Input \ Buffer} + (p \times (C_{EQO} + C_L) \times f_p)_{Output \ Buffer} + \\ (0.5 \ (q_1 \times C_{EQCR} \times f_{q1}) + (r_1 \times f_{q1}))_{RCLKA} + \\ (0.5 \ (q_2 \times C_{EQCR} \times f_{q2}) + (r_2 \times f_{q2}))_{RCLKB} + \\ (0.5 \ (s_1 \times C_{EOHV} \times f_{s1}) + (C_{EOHF} \times f_{s1}))_{HCLK}] \end{split}$$

EQ 1-11

#### Step 1: Define Terms Used in Formula

|                                                                     | $V_{CCA}$      | 3.3       |
|---------------------------------------------------------------------|----------------|-----------|
| Module                                                              |                |           |
| Number of logic modules switching at $f_m$ (Used 50%)               | m              | 264       |
| Average logic modules switching rate $f_m$ (MHz) (Guidelines: f/10) | f <sub>m</sub> | 20        |
| Module capacitance C <sub>EQM</sub> (pF)                            | $C_{EQM}$      | 4.0       |
| Input Buffer                                                        |                |           |
| Number of input buffers switching at $f_n$                          | n              | 1         |
| Average input switching rate f <sub>n</sub> (MHz) (Guidelines: f/5) | f <sub>n</sub> | 40        |
| Input buffer capacitance C <sub>EQI</sub> (pF)                      | $C_{EQI}$      | 3.4       |
| Output Buffer                                                       |                |           |
| Number of output buffers switching at $f_p$                         | p              | 1         |
| Average output buffers switching rate fp(MHz) (Guidelines: f/10)    | $f_p$          | 20        |
| Output buffers buffer capacitance C <sub>EQO</sub> (pF)             | $C_{EQO}$      | 4.7       |
| Output Load capacitance C <sub>L</sub> (pF)                         | $C_L$          | 35        |
| RCLKA                                                               |                |           |
| Number of Clock loads q <sub>1</sub>                                | $q_1$          | 528       |
| Capacitance of routed array clock (pF)                              | $C_{EQCR}$     | 1.6       |
| Average clock rate (MHz)                                            | $f_{q1}$       | 200       |
| Fixed capacitance (pF)                                              | r <sub>1</sub> | 138       |
| RCLKB                                                               |                |           |
| Number of Clock loads q <sub>2</sub>                                | $q_2$          | 0         |
| Capacitance of routed array clock (pF)                              | $C_{EQCR}$     | 1.6       |
| Average clock rate (MHz)                                            | $f_{q2}$       | 0         |
| Fixed capacitance (pF)                                              | r <sub>2</sub> | 138       |
| HCLK                                                                |                |           |
| Number of Clock loads                                               | s <sub>1</sub> | 0         |
| Variable capacitance of dedicated array clock (pF)                  | $C_{EQHV}$     | 0.61<br>5 |
| Fixed capacitance of dedicated array clock (pF)                     | $C_{EQHF}$     | 96        |
| Average clock rate (MHz)                                            | $f_{s1}$       | 0         |

#### **Step 2: Calculate Dynamic Power Consumption**

| $V_{CCA} \times V_{CCA}$                                             | 10.89    |
|----------------------------------------------------------------------|----------|
| $m \times f_m \times C_{EQM}$                                        | 0.02112  |
| $n \times f_n \times C_{EQI}$                                        | 0.000136 |
| $p \times f_p \times (C_{EQO} + C_L)$                                | 0.000794 |
| $0.5 (q_1 \times C_{EQCR} \times f_{q1}) + (r_1 \times f_{q1})$      | 0.11208  |
| $0.5(q_2 \times C_{EQCR} \times f_{q2}) + (r_2 \times f_{q2})$       | 0        |
| $0.5 (s_1 \times C_{EQHV} \times f_{s1}) + (C_{EQHF} \times f_{s1})$ | 0        |
| $P_{AC} = 1.461 \text{ W}$                                           |          |

## Step 3: Calculate DC Power Dissipation DC Power Dissipation

$$\begin{split} P_{DC} &= (I_{standby}) \times V_{CCA} + (I_{standby}) \times V_{CCR} + (I_{standby}) \times \\ V_{CCI} &+ X \times V_{OL} \times I_{OL} + Y(V_{CCI} - V_{OH}) \times V_{OH} \end{split}$$

EQ 1-12

For a rough estimate of DC Power Dissipation, only use  $P_{DC} = (I_{standby}) \times V_{CCA}$ . The rest of the formula provides a very small number that can be considered negligible.

$$P_{DC} = (I_{standby}) \times V_{CCA}$$
  
 $P_{DC} = .55 \text{ mA} \times 3.3 \text{ V}$   
 $P_{DC} = 0.001815 \text{ W}$ 

### **Step 4: Calculate Total Power Consumption**

$$P_{Total} = P_{AC} + P_{DC}$$
  
 $P_{Total} = 1.461 + 0.001815$   
 $P_{Total} = 1.4628 W$ 

## **Step 5: Compare Estimated Power Consumption against Characterized Power Consumption**

The estimated total power consumption for this design is 1.46 W. The characterized power consumption for this design at 200 MHz is 1.0164 W.

1-18 v3.2



Figure 1-11 shows the characterized power dissipation numbers for the shift register design using frequencies ranging from 1 MHz to 200 MHz.



Figure 1-11 • Power Dissipation

## Junction Temperature (T<sub>J</sub>)

The temperature that you select in Designer Series software is the junction temperature, not ambient temperature. This is an important distinction because the heat generated from dynamic power consumption is usually hotter than the ambient temperature. Use the equation below to calculate junction temperature.

Junction Temperature =  $\Delta T + T_a$ 

EQ 1-13

Where:

T<sub>a</sub> = Ambient Temperature

 $\Delta T$  = Temperature gradient between junction (silicon) and ambient

 $\Delta T = \theta_{ja} \times P$ 

P = Power calculated from Estimating Power Consumption section

 $\theta_{ja}$  = Junction to ambient of package.  $\theta_{ja}$  numbers are located in the "Package Thermal Characteristics" section

## **Package Thermal Characteristics**

The device junction to case thermal characteristic is  $\theta_{jc}$ , and the junction to ambient air characteristic is  $\theta_{ja}$ . The thermal characteristics for  $\theta_{ja}$  are shown with two different air flow rates.

The maximum junction temperature is 150 °C.

A sample calculation of the absolute maximum power dissipation allowed for a TQFP 176-pin package at commercial temperature and still air is as follows:

Maximum Power Allowed = 
$$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}}$$
 =  $\frac{150^{\circ}\text{C} - 70^{\circ}\text{C}}{28^{\circ}\text{C/W}}$  = 2.86 W

v3.2

EQ 1-14

1-19

## **SX Timing Model**



**Note:** Values shown for A54SX08-3, worst-case commercial conditions.

Figure 1-12 • SX Timing Model

#### **Hardwired Clock Routed Clock** External Setup = $t_{INY} + t_{IRD1} + t_{SUD} - t_{RCKH}$ External Setup = $t_{INY} + t_{IRD1} + t_{SUD} - t_{HCKH}$ = 1.5 + 0.3 + 0.5 - 1.0 = 1.3 ns= 1.5 + 0.3 + 0.5 - 1.5 = 0.8 nsEQ 1-15 EQ 1-17 Clock-to-Out (Pin-to-Pin) Clock-to-Out (Pin-to-Pin) $= t_{HCKH} + t_{RCO} + t_{RD1} + t_{DHL}$ = $t_{RCKH} + t_{RCO} + t_{RD1} + t_{DHL}$ = 1.0 + 0.8 + 0.3 + 1.6 = 3.7 ns= 1.52 + 0.8 + 0.3 + 1.6 = 4.2 nsEQ 1-16 EQ 1-18

Table 1-19 • A54SX16P Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                            | '-3' S | peed | '-2' \$ | peed | '-1' \$ | peed | 'Std' | Speed |       |
|-------------------|----------------------------|--------|------|---------|------|---------|------|-------|-------|-------|
| Parameter         | Description                | Min.   | Max. | Min.    | Max. | Min.    | Max. | Min.  | Max.  | Units |
| TTL/PCI Out       | out Module Timing          |        |      |         |      |         |      |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |        | 1.5  |         | 1.7  |         | 2.0  |       | 2.3   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |        | 1.9  |         | 2.2  |         | 2.4  |       | 2.9   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |        | 2.3  |         | 2.6  |         | 3.0  |       | 3.5   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |        | 1.5  |         | 1.7  |         | 1.9  |       | 2.3   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |        | 2.7  |         | 3.1  |         | 3.5  |       | 4.1   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |        | 2.9  |         | 3.3  |         | 3.7  |       | 4.4   | ns    |
| PCI Output        | Module Timing <sup>3</sup> |        |      |         |      |         |      |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |        | 1.8  |         | 2.0  |         | 2.3  |       | 2.7   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |        | 1.7  |         | 2.0  |         | 2.2  |       | 2.6   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |        | 8.0  |         | 1.0  |         | 1.1  |       | 1.3   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |        | 1.2  |         | 1.2  |         | 1.5  |       | 1.8   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |        | 1.0  |         | 1.1  |         | 1.3  |       | 1.5   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |        | 1.1  |         | 1.3  |         | 1.5  |       | 1.7   | ns    |
| TTL Output        | Module Timing              |        |      |         |      |         |      |       |       |       |
| t <sub>DLH</sub>  | Data-to-Pad LOW to HIGH    |        | 2.1  |         | 2.5  |         | 2.8  |       | 3.3   | ns    |
| t <sub>DHL</sub>  | Data-to-Pad HIGH to LOW    |        | 2.0  |         | 2.3  |         | 2.6  |       | 3.1   | ns    |
| t <sub>ENZL</sub> | Enable-to-Pad, Z to L      |        | 2.5  |         | 2.9  |         | 3.2  |       | 3.8   | ns    |
| t <sub>ENZH</sub> | Enable-to-Pad, Z to H      |        | 3.0  |         | 3.5  |         | 3.9  |       | 4.6   | ns    |
| t <sub>ENLZ</sub> | Enable-to-Pad, L to Z      |        | 2.3  |         | 2.7  |         | 3.1  |       | 3.6   | ns    |
| t <sub>ENHZ</sub> | Enable-to-Pad, H to Z      |        | 2.9  |         | 3.3  |         | 3.7  |       | 4.4   | ns    |

## Note:

3. Delays based on 10 pF loading.

1-30 v3.2

<sup>1.</sup> For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.

<sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## Pin Description

#### CLKA/B Clock A and B

These pins are 3.3 V / 5.0 V PCI/TTL clock inputs for clock distribution networks. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. (For A54SX72A, these clocks can be configured as bidirectional.)

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (hardwired) Array Clock

This pin is the 3.3 V / 5.0 V PCI/TTL clock input for sequential modules. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### I/O Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL, LVTTL, 3.3 V PCI or 5.0 V PCI specifications. Unused I/O pins are automatically tristated by the Designer Series software.

#### NC No Connection

This pin is not connected to circuitry within the device.

### PRA, I/O Probe A

The Probe A pin is used to output data from any userdefined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### PRB. I/O Probe B

The Probe B pin is used to output data from any node within the device. This diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### TCK Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDI Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDO Test Data Output

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to Table 1-2 on page 1-6). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

#### V<sub>CCI</sub> Supply Voltage

Supply voltage for I/Os. See Table 1-1 on page 1-5.

#### **V<sub>CCA</sub>** Supply Voltage

Supply voltage for Array. See Table 1-1 on page 1-5.

### V<sub>CCR</sub> Supply Voltage

Supply voltage for input tolerance (required for internal biasing). See Table 1-1 on page 1-5.

## **Package Pin Assignments**

## 84-Pin PLCC



Figure 2-1 • 84-Pin PLCC (Top View)

### **Note**

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

v3.2 2-1

## 208-Pin PQFP



Figure 2-2 • 208-Pin PQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

v3.2 2-3

| 208-Pin PQFP |                     |                                  |                     |  |  |
|--------------|---------------------|----------------------------------|---------------------|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |  |  |
| 1            | GND                 | GND                              | GND                 |  |  |
| 2            | TDI, I/O            | TDI, I/O                         | TDI, I/O            |  |  |
| 3            | I/O                 | 1/0                              | I/O                 |  |  |
| 4            | NC                  | 1/0                              | I/O                 |  |  |
| 5            | I/O                 | 1/0                              | I/O                 |  |  |
| 6            | NC                  | 1/0                              | I/O                 |  |  |
| 7            | I/O                 | 1/0                              | I/O                 |  |  |
| 8            | I/O                 | 1/0                              | I/O                 |  |  |
| 9            | I/O                 | 1/0                              | I/O                 |  |  |
| 10           | I/O                 | 1/0                              | I/O                 |  |  |
| 11           | TMS                 | TMS                              | TMS                 |  |  |
| 12           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |  |  |
| 13           | I/O                 | 1/0                              | I/O                 |  |  |
| 14           | NC                  | 1/0                              | I/O                 |  |  |
| 15           | I/O                 | I/O                              | I/O                 |  |  |
| 16           | I/O                 | I/O                              | I/O                 |  |  |
| 17           | NC                  | 1/0                              | I/O                 |  |  |
| 18           | I/O                 | 1/0                              | I/O                 |  |  |
| 19           | I/O                 | 1/0                              | I/O                 |  |  |
| 20           | NC                  | 1/0                              | I/O                 |  |  |
| 21           | I/O                 | I/O                              | I/O                 |  |  |
| 22           | I/O                 | I/O                              | I/O                 |  |  |
| 23           | NC                  | 1/0                              | I/O                 |  |  |
| 24           | I/O                 | I/O                              | I/O                 |  |  |
| 25           | $V_{CCR}$           | $V_{CCR}$                        | $V_{CCR}$           |  |  |
| 26           | GND                 | GND                              | GND                 |  |  |
| 27           | $V_{CCA}$           | V <sub>CCA</sub>                 | $V_{CCA}$           |  |  |
| 28           | GND                 | GND                              | GND                 |  |  |
| 29           | I/O                 | 1/0                              | I/O                 |  |  |
| 30           | I/O                 | 1/0                              | I/O                 |  |  |
| 31           | NC                  | 1/0                              | I/O                 |  |  |
| 32           | I/O                 | I/O                              | I/O                 |  |  |
| 33           | I/O                 | I/O                              | I/O                 |  |  |
| 34           | I/O                 | I/O                              | I/O                 |  |  |
| 35           | NC                  | I/O                              | I/O                 |  |  |
| 36           | I/O                 | I/O                              | I/O                 |  |  |

| 208-Pin PQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 37           | I/O                 | I/O                              | I/O                 |
| 38           | I/O                 | I/O                              | I/O                 |
| 39           | NC                  | I/O                              | I/O                 |
| 40           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 41           | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |
| 42           | I/O                 | I/O                              | I/O                 |
| 43           | I/O                 | I/O                              | I/O                 |
| 44           | I/O                 | I/O                              | I/O                 |
| 45           | I/O                 | I/O                              | I/O                 |
| 46           | I/O                 | I/O                              | I/O                 |
| 47           | I/O                 | I/O                              | I/O                 |
| 48           | NC                  | I/O                              | I/O                 |
| 49           | I/O                 | I/O                              | I/O                 |
| 50           | NC                  | I/O                              | I/O                 |
| 51           | I/O                 | I/O                              | I/O                 |
| 52           | GND                 | GND                              | GND                 |
| 53           | I/O                 | 1/0                              | I/O                 |
| 54           | I/O                 | 1/0                              | I/O                 |
| 55           | I/O                 | I/O                              | I/O                 |
| 56           | I/O                 | I/O                              | I/O                 |
| 57           | I/O                 | I/O                              | I/O                 |
| 58           | I/O                 | I/O                              | I/O                 |
| 59           | I/O                 | I/O                              | I/O                 |
| 60           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 61           | NC                  | I/O                              | I/O                 |
| 62           | I/O                 | I/O                              | I/O                 |
| 63           | I/O                 | I/O                              | I/O                 |
| 64           | NC                  | I/O                              | I/O                 |
| 65*          | I/O                 | I/O                              | NC*                 |
| 66           | I/O                 | I/O                              | I/O                 |
| 67           | NC                  | I/O                              | I/O                 |
| 68           | I/O                 | I/O                              | I/O                 |
| 69           | I/O                 | I/O                              | I/O                 |
| 70           | NC                  | I/O                              | I/O                 |
| 71           | I/O                 | I/O                              | I/O                 |
| 72           | I/O                 | I/O                              | I/O                 |

**Note:** \* Note that Pin 65 in the A54SX32—PQ208 is a no connect (NC).

2-4 v3.2

| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 69           | HCLK                | HCLK                             | HCLK                |
| 70           | I/O                 | I/O                              | I/O                 |
| 71           | I/O                 | 1/0                              | I/O                 |
| 72           | I/O                 | I/O                              | I/O                 |
| 73           | I/O                 | I/O                              | I/O                 |
| 74           | I/O                 | I/O                              | I/O                 |
| 75           | I/O                 | I/O                              | I/O                 |
| 76           | I/O                 | I/O                              | I/O                 |
| 77           | I/O                 | I/O                              | I/O                 |
| 78           | I/O                 | I/O                              | I/O                 |
| 79           | NC                  | 1/0                              | I/O                 |
| 80           | I/O                 | 1/0                              | I/O                 |
| 81           | NC                  | 1/0                              | I/O                 |
| 82           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 83           | I/O                 | I/O                              | I/O                 |
| 84           | I/O                 | I/O                              | I/O                 |
| 85           | I/O                 | 1/0                              | I/O                 |
| 86           | I/O                 | 1/0                              | I/O                 |
| 87           | TDO, I/O            | TDO, I/O                         | TDO, I/O            |
| 88           | I/O                 | I/O                              | I/O                 |
| 89           | GND                 | GND                              | GND                 |
| 90           | NC                  | 1/0                              | I/O                 |
| 91           | NC                  | I/O                              | I/O                 |
| 92           | I/O                 | I/O                              | I/O                 |
| 93           | I/O                 | 1/0                              | I/O                 |
| 94           | I/O                 | I/O                              | I/O                 |
| 95           | I/O                 | I/O                              | I/O                 |
| 96           | I/O                 | I/O                              | I/O                 |
| 97           | I/O                 | I/O                              | I/O                 |
| 98           | $V_{CCA}$           | V <sub>CCA</sub>                 | $V_{CCA}$           |
| 99           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 100          | I/O                 | I/O                              | I/O                 |
| 101          | I/O                 | I/O                              | I/O                 |
| 102          | I/O                 | 1/0                              | I/O                 |

| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 103          | I/O                 | 1/0                              | I/O                 |
| 104          | I/O                 | 1/0                              | 1/0                 |
| 105          | I/O                 | 1/0                              | I/O                 |
| 106          | I/O                 | 1/0                              | I/O                 |
| 107          | I/O                 | I/O                              | 1/0                 |
| 108          | GND                 | GND                              | GND                 |
| 109          | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |
| 110          | GND                 | GND                              | GND                 |
| 111          | I/O                 | I/O                              | 1/0                 |
| 112          | I/O                 | I/O                              | 1/0                 |
| 113          | I/O                 | I/O                              | I/O                 |
| 114          | I/O                 | I/O                              | I/O                 |
| 115          | I/O                 | I/O                              | 1/0                 |
| 116          | I/O                 | I/O                              | I/O                 |
| 117          | I/O                 | I/O                              | I/O                 |
| 118          | NC                  | I/O                              | 1/0                 |
| 119          | I/O                 | I/O                              | 1/0                 |
| 120          | NC                  | 1/0                              | I/O                 |
| 121          | NC                  | 1/0                              | I/O                 |
| 122          | $V_{CCA}$           | V <sub>CCA</sub>                 | V <sub>CCA</sub>    |
| 123          | GND                 | GND                              | GND                 |
| 124          | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 125          | I/O                 | I/O                              | 1/0                 |
| 126          | I/O                 | I/O                              | 1/0                 |
| 127          | I/O                 | I/O                              | 1/0                 |
| 128          | I/O                 | I/O                              | 1/0                 |
| 129          | I/O                 | I/O                              | 1/0                 |
| 130          | I/O                 | I/O                              | 1/0                 |
| 131          | NC                  | I/O                              | I/O                 |
| 132          | NC                  | I/O                              | 1/0                 |
| 133          | GND                 | GND                              | GND                 |
| 134          | I/O                 | I/O                              | I/O                 |
| 135          | I/O                 | I/O                              | I/O                 |
| 136          | I/O                 | 1/0                              | I/O                 |

2-12 v3.2



| 313-Pin PBGA |                  |  |
|--------------|------------------|--|
| Pin          | A54SX32          |  |
| Number       | Function         |  |
| A1           | GND              |  |
| A3           | NC               |  |
| A5           | 1/0              |  |
| A7           | 1/0              |  |
| A9           | 1/0              |  |
| A11          | I/O              |  |
| A13          | $V_{CCR}$        |  |
| A15          | I/O              |  |
| A17          | 1/0              |  |
| A19          | 1/0              |  |
| A21          | I/O              |  |
| A23          | NC               |  |
| A25          | GND              |  |
| AA1          | I/O              |  |
| AA3          | I/O              |  |
| AA5          | NC               |  |
| AA7          | I/O              |  |
| AA9          | NC               |  |
| AA11         | I/O              |  |
| AA13         | 1/0              |  |
| AA15         | I/O              |  |
| AA17         | 1/0              |  |
| AA19         | I/O              |  |
| AA21         | 1/0              |  |
| AA23         | NC               |  |
| AA25         | I/O              |  |
| AB2          | NC               |  |
| AB4          | NC               |  |
| AB6          | 1/0              |  |
| AB8          | I/O              |  |
| AB10         | 1/0              |  |
| AB12         | I/O              |  |
| AB14         | 1/0              |  |
| AB16         | 1/0              |  |
| AB18         | V <sub>CCI</sub> |  |
| AB20         | NC               |  |
| AB22         | I/O              |  |
| AB24         | I/O              |  |
| AC1          | I/O              |  |
| AC3          | I/O              |  |

| 313-Pin PBGA  |                  |  |
|---------------|------------------|--|
|               |                  |  |
| Pin<br>Number | Function         |  |
| AC5           | I/O              |  |
| AC7           | 1/0              |  |
| AC9           | I/O              |  |
| AC11          | I/O              |  |
| AC13          | $V_{CCR}$        |  |
| AC15          | I/O              |  |
| AC17          | I/O              |  |
| AC19          | I/O              |  |
| AC21          | 1/0              |  |
| AC23          | 1/0              |  |
| AC25          | NC               |  |
| AD2           | GND              |  |
| AD4           | I/O              |  |
| AD6           | V <sub>CCI</sub> |  |
| AD8           | 1/0              |  |
| AD10          | I/O              |  |
| AD12          | PRB, I/O         |  |
| AD14          | 1/0              |  |
| AD16          | 1/0              |  |
| AD18          | 1/0              |  |
| AD20          | 1/0              |  |
| AD22          | NC               |  |
| AD24          | 1/0              |  |
| AE1           | NC NC            |  |
| AE3           | 1/0              |  |
| AE5           | 1/0              |  |
| AE7           | 1/0              |  |
| AE9           | 1/0              |  |
| AE11          | 1/0              |  |
| AE13          | V <sub>CCA</sub> |  |
| AE15          | I/O              |  |
| AE17          | 1/0              |  |
| AE19          | 1/0              |  |
| AE21          | 1/0              |  |
| AE23          | TDO, I/O         |  |
| AE25          | GND              |  |
| B2            | TCK, I/O         |  |
| B4            | /O               |  |
| B6            | 1/0              |  |
| B8            | 1/0              |  |
| Dδ            | 1/0              |  |

| 313-Pin PBGA |                  |  |
|--------------|------------------|--|
| Pin          | A54SX32          |  |
| Number       | Function         |  |
| B10          | I/O              |  |
| B12          | I/O              |  |
| B14          | I/O              |  |
| B16          | 1/0              |  |
| B18          | I/O              |  |
| B20          | I/O              |  |
| B22          | I/O              |  |
| B24          | 1/0              |  |
| C1           | TDI, I/O         |  |
| C3           | 1/0              |  |
| C5           | NC               |  |
| C7           | 1/0              |  |
| C9           | I/O              |  |
| C11          | I/O              |  |
| C13          | V <sub>CCI</sub> |  |
| C15          | I/O              |  |
| C17          | I/O              |  |
| C19          | V <sub>CCI</sub> |  |
| C21          | I/O              |  |
| C23          | I/O              |  |
| C25          | NC               |  |
| D2           | 1/0              |  |
| D4           | NC               |  |
| D6           | 1/0              |  |
| D8           | I/O              |  |
| D10          | I/O              |  |
| D12          | I/O              |  |
| D14          | I/O              |  |
| D16          | I/O              |  |
| D18          | I/O              |  |
| D20          | I/O              |  |
| D22          | I/O              |  |
| D24          | NC               |  |
| E1           | I/O              |  |
| E3           | NC               |  |
| E5           | I/O              |  |
| E7           | I/O              |  |
| E9           | I/O              |  |
| E11          | I/O              |  |
| E13          | $V_{CCA}$        |  |

| 313-Pin PBGA |                  |  |
|--------------|------------------|--|
| Pin          | A54SX32          |  |
| Number       | Function         |  |
| E15          | I/O              |  |
| E17          | I/O              |  |
| E19          | I/O              |  |
| E21          | I/O              |  |
| E23          | I/O              |  |
| E25          | I/O              |  |
| F2           | I/O              |  |
| F4           | I/O              |  |
| F6           | NC               |  |
| F8           | I/O              |  |
| F10          | NC               |  |
| F12          | I/O              |  |
| F14          | I/O              |  |
| F16          | NC               |  |
| F18          | I/O              |  |
| F20          | I/O              |  |
| F22          | I/O              |  |
| F24          | I/O              |  |
| G1           | I/O              |  |
| G3           | TMS              |  |
| G5           | I/O              |  |
| G7           | I/O              |  |
| G9           | V <sub>CCI</sub> |  |
| G11          | I/O              |  |
| G13          | CLKB             |  |
| G15          | I/O              |  |
| G17          | I/O              |  |
| G19          | I/O              |  |
| G21          | I/O              |  |
| G23          | I/O              |  |
| G25          | I/O              |  |
| H2           | 1/0              |  |
| H4           | 1/0              |  |
| H6           | 1/0              |  |
| H8           | I/O              |  |
| H10          | I/O              |  |
| H12          | PRA, I/O         |  |
| H14          | 1/0              |  |
| H16          | I/O              |  |
| H18          | NC               |  |
| ПО           | IVC              |  |

v3.2 2-17

| 313-Pin PBGA |                  |  |
|--------------|------------------|--|
| Pin          | A54SX32          |  |
| Number       | Function         |  |
| H20          | I/O              |  |
| H22          | $V_{CCI}$        |  |
| H24          | I/O              |  |
| J1           | I/O              |  |
| J3           | 1/0              |  |
| J5           | I/O              |  |
| J7           | NC               |  |
| J9           | I/O              |  |
| J11          | 1/0              |  |
| J13          | CLKA             |  |
| J15          | I/O              |  |
| J17          | I/O              |  |
| J19          | 1/0              |  |
| J21          | GND              |  |
| J23          | I/O              |  |
| J25          | I/O              |  |
| K2           | I/O              |  |
| K4           | I/O              |  |
| K6           | I/O              |  |
| K8           | V <sub>CCI</sub> |  |
| K10          | I/O              |  |
| K12          | I/O              |  |
| K14          | I/O              |  |
| K16          | I/O              |  |
| K18          | I/O              |  |
| K20          | V <sub>CCA</sub> |  |
| K22          | I/O              |  |
| K24          | I/O              |  |
| L1           | I/O              |  |
| L3           | I/O              |  |
| L5           | I/O              |  |
| L7           | I/O              |  |
| L9           | I/O              |  |
| L11          | I/O              |  |
| L13          | GND              |  |
| L15          | I/O              |  |
| L17          | I/O              |  |
| L19          | I/O              |  |
| L21          | I/O              |  |
| L23          | I/O              |  |

| 313-Pin PBGA Pin A54SX32 |  |  |
|--------------------------|--|--|
| A54SX32<br>Function      |  |  |
| I/O                      |  |  |
| 1/0                      |  |  |
| I/O                      |  |  |
| 1/0                      |  |  |
| I/O                      |  |  |
| I/O                      |  |  |
| GND                      |  |  |
| GND                      |  |  |
| V <sub>CCI</sub>         |  |  |
| I/O                      |  |  |
| $V_{CCA}$                |  |  |
| $V_{CCR}$                |  |  |
| I/O                      |  |  |
| V <sub>CCI</sub>         |  |  |
| GND                      |  |  |
| GND                      |  |  |
| GND                      |  |  |
| I/O                      |  |  |
| I/O                      |  |  |
| I/O                      |  |  |
| $V_{CCR}$                |  |  |
| V <sub>CCA</sub>         |  |  |
| I/O                      |  |  |
| GND                      |  |  |
| GND                      |  |  |
| I/O                      |  |  |
| I/O                      |  |  |
| NC                       |  |  |
| I/O                      |  |  |
|                          |  |  |

| 313-Pin PBGA  |                     |  |
|---------------|---------------------|--|
| Pin<br>Number | A54SX32<br>Function |  |
| R5            | I/O                 |  |
| R7            | I/O                 |  |
| R9            | 1/0                 |  |
| R11           | 1/0                 |  |
| R13           | GND                 |  |
| R15           | 1/0                 |  |
| R17           | 1/0                 |  |
| R19           | 1/0                 |  |
| R21           | 1/0                 |  |
| R23           | I/O                 |  |
| R25           | I/O                 |  |
| T2            | I/O                 |  |
| T4            | I/O                 |  |
| T6            | I/O                 |  |
| Т8            | I/O                 |  |
| T10           | I/O                 |  |
| T12           | I/O                 |  |
| T14           | HCLK                |  |
| T16           | I/O                 |  |
| T18           | I/O                 |  |
| T20           | I/O                 |  |
| T22           | I/O                 |  |
| T24           | I/O                 |  |
| U1            | I/O                 |  |
| U3            | I/O                 |  |
| U5            | V <sub>CCI</sub>    |  |
| U7            | I/O                 |  |
| U9            | I/O                 |  |
| U11           | I/O                 |  |
| U13           | I/O                 |  |
| U15           | I/O                 |  |
| U17           | I/O                 |  |
| U19           | I/O                 |  |
| U21           | I/O                 |  |
| U23           | I/O                 |  |
| U25           | I/O                 |  |
| V2            | V <sub>CCA</sub>    |  |
| V4            | I/O                 |  |
| V6            | I/O                 |  |
| V8            | I/O                 |  |

| 313-Pin PBGA |                  |  |
|--------------|------------------|--|
| Pin          | A54SX32          |  |
| Number       | Function         |  |
| V10          | I/O              |  |
| V12          | I/O              |  |
| V14          | I/O              |  |
| V16          | NC               |  |
| V18          | I/O              |  |
| V20          | I/O              |  |
| V22          | $V_{CCA}$        |  |
| V24          | V <sub>CCI</sub> |  |
| W1           | I/O              |  |
| W3           | I/O              |  |
| W5           | I/O              |  |
| W7           | NC               |  |
| W9           | I/O              |  |
| W11          | I/O              |  |
| W13          | V <sub>CCI</sub> |  |
| W15          | I/O              |  |
| W17          | I/O              |  |
| W19          | I/O              |  |
| W21          | I/O              |  |
| W23          | I/O              |  |
| W25          | I/O              |  |
| Y2           | I/O              |  |
| Y4           | I/O              |  |
| Y6           | I/O              |  |
| Y8           | I/O              |  |
| Y10          | I/O              |  |
| Y12          | I/O              |  |
| Y14          | I/O              |  |
| Y16          | 1/0              |  |
| Y18          | 1/0              |  |
| Y20          | NC               |  |
| Y22          | I/O              |  |
| Y24          | NC               |  |

2-18 v3.2

| 144-Pin FBGA  |                     |  |
|---------------|---------------------|--|
| Pin<br>Number | A54SX08<br>Function |  |
| A1            | I/O                 |  |
| A2            | I/O                 |  |
| А3            | I/O                 |  |
| A4            | I/O                 |  |
| A5            | $V_{CCA}$           |  |
| A6            | GND                 |  |
| A7            | CLKA                |  |
| A8            | I/O                 |  |
| A9            | I/O                 |  |
| A10           | I/O                 |  |
| A11           | I/O                 |  |
| A12           | I/O                 |  |
| B1            | I/O                 |  |
| B2            | GND                 |  |
| В3            | I/O                 |  |
| B4            | I/O                 |  |
| B5            | I/O                 |  |
| В6            | I/O                 |  |
| В7            | CLKB                |  |
| B8            | I/O                 |  |
| B9            | I/O                 |  |
| B10           | 1/0                 |  |
| B11           | GND                 |  |
| B12           | 1/0                 |  |
| C1            | I/O                 |  |
| C2            | I/O                 |  |
| C3            | TCK, I/O            |  |
| C4            | I/O                 |  |
| C5            | I/O                 |  |
| C6            | PRA, I/O            |  |
| C7            | I/O                 |  |
| C8            | I/O                 |  |
| C9            | I/O                 |  |
| C10           | I/O                 |  |
| C11           | I/O                 |  |
| C12           | I/O                 |  |
|               |                     |  |

| 144-Pin FBGA  |                     |
|---------------|---------------------|
| Pin<br>Number | A545X08<br>Function |
| D1            | 1/0                 |
| D2            | V <sub>CCI</sub>    |
| D3            | TDI, I/O            |
| D4            | I/O                 |
| D5            | I/O                 |
| D6            | I/O                 |
| D7            | I/O                 |
| D8            | 1/0                 |
| D9            | 1/0                 |
| D10           | 1/0                 |
| D11           | I/O                 |
| D12           | I/O                 |
| E1            | I/O                 |
| E2            | I/O                 |
| E3            | I/O                 |
| E4            | I/O                 |
| E5            | TMS                 |
| E6            | V <sub>CCI</sub>    |
| E7            | V <sub>CCI</sub>    |
| E8            | V <sub>CCI</sub>    |
| E9            | $V_{CCA}$           |
| E10           | 1/0                 |
| E11           | GND                 |
| E12           | 1/0                 |
| F1            | 1/0                 |
| F2            | 1/0                 |
| F3            | $V_{CCR}$           |
| F4            | 1/0                 |
| F5            | GND                 |
| F6            | GND                 |
| F7            | GND                 |
| F8            | V <sub>CCI</sub>    |
| F9            | I/O                 |
| F10           | GND                 |
| F11           | 1/0                 |
| F12           | 1/0                 |

| 144-Pin FBGA  |                                                                     |
|---------------|---------------------------------------------------------------------|
| Pin<br>Number | A54SX08<br>Function                                                 |
| G1            | I/O                                                                 |
| G2            | GND                                                                 |
| G3            | I/O                                                                 |
| G4            | I/O                                                                 |
| G5            | GND                                                                 |
| G6            | GND                                                                 |
| G7            | GND                                                                 |
| G8            | V <sub>CCI</sub>                                                    |
| G9            | I/O                                                                 |
| G10           | I/O                                                                 |
| G11           | I/O                                                                 |
| G12           | I/O                                                                 |
| H1            | I/O                                                                 |
| H2            | I/O                                                                 |
| Н3            | I/O                                                                 |
| H4            | I/O                                                                 |
| H5            | V <sub>CCA</sub> V <sub>CCA</sub> V <sub>CCI</sub> V <sub>CCI</sub> |
| H6            | $V_{CCA}$                                                           |
| H7            | V <sub>CCI</sub>                                                    |
| Н8            | V <sub>CCI</sub>                                                    |
| H9            | V <sub>CCA</sub>                                                    |
| H10           | 1/0                                                                 |
| H11           | 1/0                                                                 |
| H12           | $V_{CCR}$                                                           |
| J1            | 1/0                                                                 |
| J2            | I/O                                                                 |
| J3            | I/O                                                                 |
| J4            | I/O                                                                 |
| J5            | 1/0                                                                 |
| J6            | PRB, I/O                                                            |
| J7            | I/O                                                                 |
| J8            | I/O                                                                 |
| J9            | I/O                                                                 |
| J10           | I/O                                                                 |
| J11           | I/O                                                                 |
| J12           | $V_{CCA}$                                                           |

| 144-Pin FBGA  |                     |
|---------------|---------------------|
| Pin<br>Number | A54SX08<br>Function |
| K1            | I/O                 |
| K2            | I/O                 |
| K3            | I/O                 |
| K4            | I/O                 |
| K5            | I/O                 |
| K6            | I/O                 |
| K7            | GND                 |
| K8            | I/O                 |
| К9            | I/O                 |
| K10           | GND                 |
| K11           | I/O                 |
| K12           | I/O                 |
| L1            | GND                 |
| L2            | I/O                 |
| L3            | I/O                 |
| L4            | I/O                 |
| L5            | I/O                 |
| L6            | I/O                 |
| L7            | HCLK                |
| L8            | I/O                 |
| L9            | I/O                 |
| L10           | 1/0                 |
| L11           | 1/0                 |
| L12           | I/O                 |
| M1            | I/O                 |
| M2            | 1/0                 |
| M3            | I/O                 |
| M4            | I/O                 |
| M5            | 1/0                 |
| M6            | 1/0                 |
| M7            | $V_{CCA}$           |
| M8            | I/O                 |
| M9            | I/O                 |
| M10           | I/O                 |
| M11           | TDO, I/O            |
| M12           | I/O                 |

2-24 v3.2