



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Active                                                                     |
| Number of LABs/CLBs            | 2880                                                                       |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 113                                                                        |
| Number of Gates                | 48000                                                                      |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                   |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 144-LQFP                                                                   |
| Supplier Device Package        | 144-TQFP (20x20)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx32-2tqg144i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Chip Architecture**

The SX family chip architecture provides a unique approach to module organization and chip routing that delivers the best register/logic mix for a wide variety of new and emerging applications.

## **Module Organization**

Actel has arranged all C-cell and R-cell logic modules into horizontal banks called *clusters*. There are two types of *clusters*: Type 1 contains two C-cells and one R-cell, while Type 2 contains one C-cell and two R-cells.

To increase design efficiency and device performance, Actel has further organized these modules into *SuperClusters* (Figure 1-4). SuperCluster 1 is a two-wide grouping of Type 1 clusters. SuperCluster 2 is a two-wide group containing one Type 1 cluster and one Type 2 cluster. SX devices feature more SuperCluster 1 modules than SuperCluster 2 modules because designers typically require significantly more combinatorial logic than flip-flops.



Figure 1-3 • C-Cell



Figure 1-4 • Cluster Organization

## **Boundary Scan Testing (BST)**

All SX devices are IEEE 1149.1 compliant. SX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins in conjunction with the program fuse. The functionality of each pin is described in Table 1-2. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of  $10~\mathrm{k}\Omega$ . TMS can be pulled LOW to initiate the test sequence.

The program fuse determines whether the device is in dedicated or flexible mode. The default (fuse not blown) is flexible mode.

*Table 1-2* ● **Boundary Scan Pin Functionality** 

| Program Fuse Blown<br>(Dedicated Test Mode) | Program Fuse Not Blown<br>(Flexible Mode)           |  |  |  |  |  |
|---------------------------------------------|-----------------------------------------------------|--|--|--|--|--|
| TCK, TDI, TDO are dedicated BST pins.       | TCK, TDI, TDO are flexible and may be used as I/Os. |  |  |  |  |  |
| No need for pull-up resistor for TMS        | Use a pull-up resistor of 10 k $\Omega$ on TMS.     |  |  |  |  |  |

## **Dedicated Test Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, users need to reserve the JTAG pins in Actel's Designer software by checking the "Reserve JTAG" box in "Device Selection Wizard" (Figure 1-7). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the Table 1-5 on page 1-8 for detailed specifications.

Figure 1-7 • Device Selection Wizard

## **Development Tool Support**

The SX family of FPGAs is fully supported by both the Actel Libero® Integrated Design Environment (IDE) and Designer FPGA Development software. Actel Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify® for Actel from Synplicity<sup>®</sup>, ViewDraw<sup>®</sup> for Actel from Mentor Graphics<sup>®</sup>, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics, WaveFormer Lite™ SynaptiCAD™, and Designer software from Actel. Refer to the Libero IDE flow diagram (located on the Actel website) for more information.

Actel Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can select and lock package pins while only minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators, and the simulation results can be cross-probed with Silicon Explorer II, Actel integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Actel Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys<sup>®</sup>, and Cadence® Design Systems. The Designer software is available for both the Windows® and UNIX® operating systems.

### **Probe Circuit Control Pins**

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-8 on page 1-7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

## **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the Probe Circuitry.

1-6 v3.2

Table 1-13 shows capacitance values for various devices.

Table 1-13 • Capacitance Values for Devices

|                        | A545X08 | A54SX16 | A54SX16P | A54SX32 |
|------------------------|---------|---------|----------|---------|
| C <sub>EQM</sub> (pF)  | 4.0     | 4.0     | 4.0      | 4.0     |
| C <sub>EQI</sub> (pF)  | 3.4     | 3.4     | 3.4      | 3.4     |
| C <sub>EQO</sub> (pF)  | 4.7     | 4.7 4.7 |          | 4.7     |
| C <sub>EQCR</sub> (pF) | 1.6     | 1.6     | 1.6      | 1.6     |
| C <sub>EQHV</sub>      | 0.615   | 0.615   | 0.615    | 0.615   |
| C <sub>EQHF</sub>      | 60      | 96      | 96       | 140     |
| r <sub>1</sub> (pF)    | 87      | 138     | 138      | 171     |
| r <sub>2</sub> (pF)    | 87      | 138     | 138      | 171     |

# **Guidelines for Calculating Power Consumption**

The power consumption guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are shown in Table 1-14.

## **Sample Power Calculation**

One of the designs used to characterize the SX family was a 528 bit serial-in, serial-out shift register. The design utilized 100 percent of the dedicated flip-flops of an A54SX16P device. A pattern of 0101... was clocked into the device at frequencies ranging from 1 MHz to 200 MHz. Shifting in a series of 0101... caused 50 percent of the flip-flops to toggle from low to high at every clock cycle.

Table 1-14 • Power Consumption Guidelines

| Description                                               | Power Consumption Guideline |
|-----------------------------------------------------------|-----------------------------|
| Logic Modules (m)                                         | 20% of modules              |
| Inputs Switching (n)                                      | # inputs/4                  |
| Outputs Switching (p)                                     | # outputs/4                 |
| First Routed Array Clock Loads (q <sub>1</sub> )          | 20% of register cells       |
| Second Routed Array Clock Loads (q <sub>2</sub> )         | 20% of register cells       |
| Load Capacitance (C <sub>L</sub> )                        | 35 pF                       |
| Average Logic Module Switching Rate (f <sub>m</sub> )     | f/10                        |
| Average Input Switching Rate (f <sub>n</sub> )            | f/5                         |
| Average Output Switching Rate (f <sub>p</sub> )           | f/10                        |
| Average First Routed Array Clock Rate (f <sub>q1</sub> )  | f/2                         |
| Average Second Routed Array Clock Rate (f <sub>q2</sub> ) | f/2                         |
| Average Dedicated Array Clock Rate (f <sub>s1</sub> )     | f                           |
| Dedicated Clock Array Clock Loads (s <sub>1</sub> )       | 20% of regular modules      |

EQ 1-9

Follow the steps below to estimate power consumption. The values provided for the sample calculation below are for the shift register design above. This method for estimating power consumption is conservative and the actual power consumption of your design may be less than the estimated power consumption.

The total power dissipation for the SX family is the sum of the AC power dissipation and the DC power dissipation.

$$P_{Total} = P_{AC}$$
 (dynamic power) +  $P_{DC}$  (static power)

**AC Power Dissipation** 

EQ 1-10

$$\begin{split} P_{AC} &= V_{CCA}^2 \times [(m \times C_{EQM} \times f_m)_{Module} + \\ (n \times C_{EQI} \times f_n)_{Input \ Buffer} + (p \times (C_{EQO} + C_L) \times f_p)_{Output \ Buffer} + \\ (0.5 \ (q_1 \times C_{EQCR} \times f_{q1}) + (r_1 \times f_{q1}))_{RCLKA} + \\ (0.5 \ (q_2 \times C_{EQCR} \times f_{q2}) + (r_2 \times f_{q2}))_{RCLKB} + \\ (0.5 \ (s_1 \times C_{EOHV} \times f_{s1}) + (C_{EOHF} \times f_{s1}))_{HCLK}] \end{split}$$

EQ 1-11

### Step 1: Define Terms Used in Formula

|                                                                     | $V_{CCA}$      | 3.3       |
|---------------------------------------------------------------------|----------------|-----------|
| Module                                                              |                |           |
| Number of logic modules switching at $f_m$ (Used 50%)               | m              | 264       |
| Average logic modules switching rate $f_m$ (MHz) (Guidelines: f/10) | f <sub>m</sub> | 20        |
| Module capacitance C <sub>EQM</sub> (pF)                            | $C_{EQM}$      | 4.0       |
| Input Buffer                                                        |                |           |
| Number of input buffers switching at $f_n$                          | n              | 1         |
| Average input switching rate f <sub>n</sub> (MHz) (Guidelines: f/5) | f <sub>n</sub> | 40        |
| Input buffer capacitance C <sub>EQI</sub> (pF)                      | $C_{EQI}$      | 3.4       |
| Output Buffer                                                       |                |           |
| Number of output buffers switching at $f_p$                         | p              | 1         |
| Average output buffers switching rate fp(MHz) (Guidelines: f/10)    | $f_p$          | 20        |
| Output buffers buffer capacitance C <sub>EQO</sub> (pF)             | $C_{EQO}$      | 4.7       |
| Output Load capacitance C <sub>L</sub> (pF)                         | $C_L$          | 35        |
| RCLKA                                                               |                |           |
| Number of Clock loads q <sub>1</sub>                                | $q_1$          | 528       |
| Capacitance of routed array clock (pF)                              | $C_{EQCR}$     | 1.6       |
| Average clock rate (MHz)                                            | $f_{q1}$       | 200       |
| Fixed capacitance (pF)                                              | r <sub>1</sub> | 138       |
| RCLKB                                                               |                |           |
| Number of Clock loads q <sub>2</sub>                                | $q_2$          | 0         |
| Capacitance of routed array clock (pF)                              | $C_{EQCR}$     | 1.6       |
| Average clock rate (MHz)                                            | $f_{q2}$       | 0         |
| Fixed capacitance (pF)                                              | r <sub>2</sub> | 138       |
| HCLK                                                                |                |           |
| Number of Clock loads                                               | s <sub>1</sub> | 0         |
| Variable capacitance of dedicated array clock (pF)                  | $C_{EQHV}$     | 0.61<br>5 |
| Fixed capacitance of dedicated array clock (pF)                     | $C_{EQHF}$     | 96        |
| Average clock rate (MHz)                                            | $f_{s1}$       | 0         |

### **Step 2: Calculate Dynamic Power Consumption**

| $V_{CCA} \times V_{CCA}$                                             | 10.89    |
|----------------------------------------------------------------------|----------|
| $m \times f_m \times C_{EQM}$                                        | 0.02112  |
| $n \times f_n \times C_{EQI}$                                        | 0.000136 |
| $p \times f_p \times (C_{EQO} + C_L)$                                | 0.000794 |
| $0.5 (q_1 \times C_{EQCR} \times f_{q1}) + (r_1 \times f_{q1})$      | 0.11208  |
| $0.5(q_2 \times C_{EQCR} \times f_{q2}) + (r_2 \times f_{q2})$       | 0        |
| $0.5 (s_1 \times C_{EQHV} \times f_{s1}) + (C_{EQHF} \times f_{s1})$ | 0        |
| $P_{AC} = 1.461 \text{ W}$                                           |          |

## Step 3: Calculate DC Power Dissipation DC Power Dissipation

$$\begin{split} P_{DC} &= (I_{standby}) \times V_{CCA} + (I_{standby}) \times V_{CCR} + (I_{standby}) \times \\ V_{CCI} &+ X \times V_{OL} \times I_{OL} + Y(V_{CCI} - V_{OH}) \times V_{OH} \end{split}$$

EQ 1-12

For a rough estimate of DC Power Dissipation, only use  $P_{DC} = (I_{standby}) \times V_{CCA}$ . The rest of the formula provides a very small number that can be considered negligible.

$$P_{DC} = (I_{standby}) \times V_{CCA}$$
  
 $P_{DC} = .55 \text{ mA} \times 3.3 \text{ V}$   
 $P_{DC} = 0.001815 \text{ W}$ 

## **Step 4: Calculate Total Power Consumption**

$$P_{Total} = P_{AC} + P_{DC}$$
  
 $P_{Total} = 1.461 + 0.001815$   
 $P_{Total} = 1.4628 W$ 

## **Step 5: Compare Estimated Power Consumption against Characterized Power Consumption**

The estimated total power consumption for this design is 1.46 W. The characterized power consumption for this design at 200 MHz is 1.0164 W.

1-18 v3.2



Figure 1-13 • Output Buffer Delays



Figure 1-14 • AC Test Loads



Figure 1-15 • Input Buffer Delays

Figure 1-16 • C-Cell Delays

1-22 v3.2

## **Register Cell Timing Characteristics**



Figure 1-17 • Flip-Flops

## **Timing Characteristics**

Timing characteristics for SX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all SX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the DirectTime Analyzer utility or performing simulation with post-layout delays.

## **Critical Nets and Typical Nets**

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical.

## **Long Tracks**

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically up to 6 percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout (FO = 24) routing delays in the datasheet specifications section.

## **Timing Derating**

SX devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

Table 1-17 • A54SX08 Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                           |                                                         | '-3' 9 | Speed | '–2' Speed |      | '-1' Speed |      | 'Std' Speed |      |       |
|-------------------------------------------|---------------------------------------------------------|--------|-------|------------|------|------------|------|-------------|------|-------|
| Parameter                                 | Description                                             | Min.   | Мах.  | Min.       | Мах. | Min.       | Мах. | Min.        | Мах. | Units |
| Dedicated (Hardwired) Array Clock Network |                                                         |        |       |            |      |            |      |             |      |       |
| t <sub>HCKH</sub>                         | Input LOW to HIGH (pad to R-Cell input)                 |        | 1.0   |            | 1.1  |            | 1.3  |             | 1.5  | ns    |
| $t_{HCKL}$                                | Input HIGH to LOW (pad to R-Cell input)                 |        | 1.0   |            | 1.2  |            | 1.4  |             | 1.6  | ns    |
| $t_{HPWH}$                                | Minimum Pulse Width HIGH                                | 1.4    |       | 1.6        |      | 1.8        |      | 2.1         |      | ns    |
| $t_{HPWL}$                                | Minimum Pulse Width LOW                                 | 1.4    |       | 1.6        |      | 1.8        |      | 2.1         |      | ns    |
| t <sub>HCKSW</sub>                        | Maximum Skew                                            |        | 0.1   |            | 0.2  |            | 0.2  |             | 0.2  | ns    |
| t <sub>HP</sub>                           | Minimum Period                                          | 2.7    |       | 3.1        |      | 3.6        |      | 4.2         |      | ns    |
| $f_{\text{HMAX}}$                         | Maximum Frequency                                       |        | 350   |            | 320  |            | 280  |             | 240  | MHz   |
| Routed Arra                               | ay Clock Networks                                       |        |       |            |      |            |      |             |      |       |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |        | 1.3   |            | 1.5  |            | 1.7  |             | 2.0  | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (light load)<br>(pad to R-Cell Input) |        | 1.4   |            | 1.6  |            | 1.8  |             | 2.1  | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |        | 1.4   |            | 1.7  |            | 1.9  |             | 2.2  | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |        | 1.5   |            | 1.7  |            | 2.0  |             | 2.3  | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |        | 1.5   |            | 1.7  |            | 1.9  |             | 2.2  | ns    |
| $t_{RCKL}$                                | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |        | 1.5   |            | 1.8  |            | 2.0  |             | 2.3  | ns    |
| t <sub>RPWH</sub>                         | Min. Pulse Width HIGH                                   | 2.1    |       | 2.4        |      | 2.7        |      | 3.2         |      | ns    |
| t <sub>RPWL</sub>                         | Min. Pulse Width LOW                                    | 2.1    |       | 2.4        |      | 2.7        |      | 3.2         |      | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (light load)                               |        | 0.1   |            | 0.2  |            | 0.2  |             | 0.2  | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (50% load)                                 |        | 0.3   |            | 0.3  |            | 0.4  |             | 0.4  | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (100% load)                                |        | 0.3   |            | 0.3  |            | 0.4  |             | 0.4  | ns    |
| TTL Output                                | Module Timing1                                          |        |       |            |      |            |      |             |      |       |
| t <sub>DLH</sub>                          | Data-to-Pad LOW to HIGH                                 |        | 1.6   |            | 1.9  |            | 2.1  |             | 2.5  | ns    |
| $t_{DHL}$                                 | Data-to-Pad HIGH to LOW                                 |        | 1.6   |            | 1.9  |            | 2.1  |             | 2.5  | ns    |
| t <sub>ENZL</sub>                         | Enable-to-Pad, Z to L                                   |        | 2.1   |            | 2.4  |            | 2.8  |             | 3.2  | ns    |
| t <sub>ENZH</sub>                         | Enable-to-Pad, Z to H                                   |        | 2.3   |            | 2.7  |            | 3.1  |             | 3.6  | ns    |
| t <sub>ENLZ</sub>                         | Enable-to-Pad, L to Z                                   |        | 1.4   |            | 1.7  |            | 1.9  |             | 2.2  | ns    |

## Note:

- 1. For dual-module macros, use  $t_{PD}+t_{RD1}+t_{PDn}$ ,  $t_{RCO}+t_{RD1}+t_{PDn}$ , or  $t_{PD1}+t_{RD1}+t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## **A54SX16 Timing Characteristics**

Table 1-18 • A54SX16 Timing Characteristics (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                        | (Norse case commercial conditions, t |      | Speed |      | Speed | '-1' \$ | Speed | 'Std' | Speed |       |
|----------------------------------------|--------------------------------------|------|-------|------|-------|---------|-------|-------|-------|-------|
| Parameter                              | Description                          | Min. | Max.  | Min. | Max.  | Min.    | Max.  | Min.  | Max.  | Units |
| C-Cell Propagation Delays <sup>1</sup> |                                      |      |       |      |       |         |       |       |       |       |
| t <sub>PD</sub>                        | Internal Array Module                |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| Predicted R                            | outing Delays <sup>2</sup>           |      |       |      |       |         |       |       |       |       |
| t <sub>DC</sub>                        | FO = 1 Routing Delay, Direct Connect |      | 0.1   |      | 0.1   |         | 0.1   |       | 0.1   | ns    |
| t <sub>FC</sub>                        | FO = 1 Routing Delay, Fast Connect   |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>RD1</sub>                       | FO = 1 Routing Delay                 |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>RD2</sub>                       | FO = 2 Routing Delay                 |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| t <sub>RD3</sub>                       | FO = 3 Routing Delay                 |      | 8.0   |      | 0.9   |         | 1.0   |       | 1.2   | ns    |
| t <sub>RD4</sub>                       | FO = 4 Routing Delay                 |      | 1.0   |      | 1.2   |         | 1.4   |       | 1.6   | ns    |
| t <sub>RD8</sub>                       | FO = 8 Routing Delay                 |      | 1.9   |      | 2.2   |         | 2.5   |       | 2.9   | ns    |
| t <sub>RD12</sub>                      | FO = 12 Routing Delay                |      | 2.8   |      | 3.2   |         | 3.7   |       | 4.3   | ns    |
| R-Cell Timir                           | ıg                                   |      |       |      |       |         |       |       |       |       |
| t <sub>RCO</sub>                       | Sequential Clock-to-Q                |      | 0.8   |      | 1.1   |         | 1.2   |       | 1.4   | ns    |
| t <sub>CLR</sub>                       | Asynchronous Clear-to-Q              |      | 0.5   |      | 0.6   |         | 0.7   |       | 8.0   | ns    |
| t <sub>PRESET</sub>                    | Asynchronous Preset-to-Q             |      | 0.7   |      | 8.0   |         | 0.9   |       | 1.0   | ns    |
| t <sub>SUD</sub>                       | Flip-Flop Data Input Set-Up          | 0.5  |       | 0.5  |       | 0.7     |       | 8.0   |       | ns    |
| t <sub>HD</sub>                        | Flip-Flop Data Input Hold            | 0.0  |       | 0.0  |       | 0.0     |       | 0.0   |       | ns    |
| t <sub>WASYN</sub>                     | Asynchronous Pulse Width             | 1.4  |       | 1.6  |       | 1.8     |       | 2.1   |       | ns    |
| Input Modu                             | ile Propagation Delays               |      |       |      |       |         |       |       |       |       |
| t <sub>INYH</sub>                      | Input Data Pad-to-Y HIGH             |      | 1.5   |      | 1.7   |         | 1.9   |       | 2.2   | ns    |
| t <sub>INYL</sub>                      | Input Data Pad-to-Y LOW              |      | 1.5   |      | 1.7   |         | 1.9   |       | 2.2   | ns    |
| Predicted In                           | nput Routing Delays <sup>2</sup>     |      |       |      |       |         |       |       |       |       |
| t <sub>IRD1</sub>                      | FO = 1 Routing Delay                 |      | 0.3   |      | 0.4   |         | 0.4   |       | 0.5   | ns    |
| t <sub>IRD2</sub>                      | FO = 2 Routing Delay                 |      | 0.6   |      | 0.7   |         | 8.0   |       | 0.9   | ns    |
| t <sub>IRD3</sub>                      | FO = 3 Routing Delay                 |      | 8.0   |      | 0.9   |         | 1.0   |       | 1.2   | ns    |
| t <sub>IRD4</sub>                      | FO = 4 Routing Delay                 |      | 1.0   |      | 1.2   |         | 1.4   |       | 1.6   | ns    |
| t <sub>IRD8</sub>                      | FO = 8 Routing Delay                 |      | 1.9   |      | 2.2   |         | 2.5   |       | 2.9   | ns    |
| t <sub>IRD12</sub>                     | FO = 12 Routing Delay                |      | 2.8   |      | 3.2   |         | 3.7   |       | 4.3   | ns    |

#### Notes:

- 1. For dual-module macros, use  $t_{PD}+t_{RD1}+t_{PDn},\ t_{RCO}+t_{RD1}+t_{PDn},\ or\ t_{PD1}+t_{RD1}+t_{SUD},\ whichever\ is\ appropriate.$
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
- 3. Delays based on 35 pF loading, except  $t_{ENZL}$  and  $t_{ENZH}$ . For  $t_{ENZL}$  and  $t_{ENZH}$ , the loading is 5 pF.

1-26 v3.2



Table 1-18 • A54SX16 Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                           |                                                         | '-3' 9 | peed | '-2' 9 | Speed | '-1' 9 | peed | 'Std' | Speed |       |
|-------------------------------------------|---------------------------------------------------------|--------|------|--------|-------|--------|------|-------|-------|-------|
| Parameter                                 | Description                                             | Min.   | Max. | Min.   | Мах.  | Min.   | Мах. | Min.  | Мах.  | Units |
| Dedicated (Hardwired) Array Clock Network |                                                         |        |      |        |       |        |      |       |       |       |
| t <sub>HCKH</sub>                         | Input LOW to HIGH (pad to R-Cell input)                 |        | 1.2  |        | 1.4   |        | 1.5  |       | 1.8   | ns    |
| t <sub>HCKL</sub>                         | Input HIGH to LOW (pad to R-Cell input)                 |        | 1.2  |        | 1.4   |        | 1.6  |       | 1.9   | ns    |
| t <sub>HPWH</sub>                         | Minimum Pulse Width HIGH                                | 1.4    |      | 1.6    |       | 1.8    |      | 2.1   |       | ns    |
| t <sub>HPWL</sub>                         | Minimum Pulse Width LOW                                 | 1.4    |      | 1.6    |       | 1.8    |      | 2.1   |       | ns    |
| t <sub>HCKSW</sub>                        | Maximum Skew                                            |        | 0.2  |        | 0.2   |        | 0.3  |       | 0.3   | ns    |
| t <sub>HP</sub>                           | Minimum Period                                          | 2.7    |      | 3.1    |       | 3.6    |      | 4.2   |       | ns    |
| f <sub>HMAX</sub>                         | Maximum Frequency                                       |        | 350  |        | 320   |        | 280  |       | 240   | MHz   |
| Routed Arra                               | ay Clock Networks                                       |        |      |        |       |        |      |       |       |       |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |        | 1.6  |        | 1.8   |        | 2.1  |       | 2.5   | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (light load)<br>(pad to R-Cell input) |        | 1.8  |        | 2.0   |        | 2.3  |       | 2.7   | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |        | 1.8  |        | 2.1   |        | 2.5  |       | 2.8   | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |        | 2.0  |        | 2.2   |        | 2.5  |       | 3.0   | ns    |
| t <sub>RCKH</sub>                         | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |        | 1.8  |        | 2.1   |        | 2.4  |       | 2.8   | ns    |
| t <sub>RCKL</sub>                         | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |        | 2.0  |        | 2.2   |        | 2.5  |       | 3.0   | ns    |
| t <sub>RPWH</sub>                         | Min. Pulse Width HIGH                                   | 2.1    |      | 2.4    |       | 2.7    |      | 3.2   |       | ns    |
| t <sub>RPWL</sub>                         | Min. Pulse Width LOW                                    | 2.1    |      | 2.4    |       | 2.7    |      | 3.2   |       | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (light load)                               |        | 0.5  |        | 0.5   |        | 0.5  |       | 0.7   | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (50% load)                                 |        | 0.5  |        | 0.6   |        | 0.7  |       | 8.0   | ns    |
| t <sub>RCKSW</sub>                        | Maximum Skew (100% load)                                |        | 0.5  |        | 0.6   |        | 0.7  |       | 8.0   | ns    |
| TTL Output                                | Module Timing <sup>3</sup>                              |        |      |        |       |        |      |       |       |       |
| t <sub>DLH</sub>                          | Data-to-Pad LOW to HIGH                                 |        | 1.6  |        | 1.9   |        | 2.1  |       | 2.5   | ns    |
| t <sub>DHL</sub>                          | Data-to-Pad HIGH to LOW                                 |        | 1.6  |        | 1.9   |        | 2.1  |       | 2.5   | ns    |
| t <sub>ENZL</sub>                         | Enable-to-Pad, Z to L                                   |        | 2.1  |        | 2.4   |        | 2.8  |       | 3.2   | ns    |
| t <sub>ENZH</sub>                         | Enable-to-Pad, Z to H                                   |        | 2.3  |        | 2.7   |        | 3.1  |       | 3.6   | ns    |
| t <sub>ENLZ</sub>                         | Enable-to-Pad, L to Z                                   |        | 1.4  |        | 1.7   |        | 1.9  |       | 2.2   | ns    |
| t <sub>ENHZ</sub>                         | Enable-to-Pad, H to Z                                   |        | 1.3  |        | 1.5   |        | 1.7  |       | 2.0   | ns    |

#### Notes:

- 1. For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
- 3. Delays based on 35 pF loading, except  $t_{\text{ENZL}}$  and  $t_{\text{ENZH}}$ . For  $t_{\text{ENZL}}$  and  $t_{\text{ENZH}}$ , the loading is 5 pF.



Table 1-19 • A54SX16P Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCR</sub> = 4.75 V, V<sub>CCA</sub>,V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                    |                                                         | '-3' \$ | peed | '-2' Speed |      | '-1' Speed |      | 'Std' Speed |      |       |
|--------------------|---------------------------------------------------------|---------|------|------------|------|------------|------|-------------|------|-------|
| Parameter          | Description                                             | Min.    | Max. | Min.       | Max. | Min.       | Max. | Min.        | Мах. | Units |
| Dedicated (        | Hardwired) Array Clock Network                          |         |      |            |      |            |      |             |      |       |
| t <sub>HCKH</sub>  | Input LOW to HIGH (pad to R-Cell input)                 |         | 1.2  |            | 1.4  |            | 1.5  |             | 1.8  | ns    |
| t <sub>HCKL</sub>  | Input HIGH to LOW (pad to R-Cell input)                 |         | 1.2  |            | 1.4  |            | 1.6  |             | 1.9  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width HIGH                                | 1.4     |      | 1.6        |      | 1.8        |      | 2.1         |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width LOW                                 | 1.4     |      | 1.6        |      | 1.8        |      | 2.1         |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |         | 0.2  |            | 0.2  |            | 0.3  |             | 0.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.7     |      | 3.1        |      | 3.6        |      | 4.2         |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |         | 350  |            | 320  |            | 280  |             | 240  | MHz   |
| Routed Arra        | ay Clock Networks                                       |         |      |            |      |            |      |             |      |       |
| t <sub>RCKH</sub>  | Input LOW to HIGH (light load)<br>(pad to R-Cell input) |         | 1.6  |            | 1.8  |            | 2.1  |             | 2.5  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (Light Load)<br>(pad to R-Cell input) |         | 1.8  |            | 2.0  |            | 2.3  |             | 2.7  | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (50% load)<br>(pad to R-Cell input)   |         | 1.8  |            | 2.1  |            | 2.5  |             | 2.8  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (50% load)<br>(pad to R-Cell input)   |         | 2.0  |            | 2.2  |            | 2.5  |             | 3.0  | ns    |
| t <sub>RCKH</sub>  | Input LOW to HIGH (100% load)<br>(pad to R-Cell input)  |         | 1.8  |            | 2.1  |            | 2.4  |             | 2.8  | ns    |
| t <sub>RCKL</sub>  | Input HIGH to LOW (100% load)<br>(pad to R-Cell input)  |         | 2.0  |            | 2.2  |            | 2.5  |             | 3.0  | ns    |
| t <sub>RPWH</sub>  | Min. Pulse Width HIGH                                   | 2.1     |      | 2.4        |      | 2.7        |      | 3.2         |      | ns    |
| t <sub>RPWL</sub>  | Min. Pulse Width LOW                                    | 2.1     |      | 2.4        |      | 2.7        |      | 3.2         |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (light load)                               |         | 0.5  |            | 0.5  |            | 0.5  |             | 0.7  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% load)                                 |         | 0.5  |            | 0.6  |            | 0.7  |             | 8.0  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% load)                                |         | 0.5  |            | 0.6  |            | 0.7  |             | 8.0  | ns    |
| TTL Output         | Module Timing                                           |         |      |            |      |            |      |             |      |       |
| t <sub>DLH</sub>   | Data-to-Pad LOW to HIGH                                 |         | 2.4  |            | 2.8  |            | 3.1  |             | 3.7  | ns    |
| t <sub>DHL</sub>   | Data-to-Pad HIGH to LOW                                 |         | 2.3  |            | 2.9  |            | 3.2  |             | 3.8  | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L                                   |         | 3.0  |            | 3.4  |            | 3.9  |             | 4.6  | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H                                   |         | 3.3  |            | 3.8  |            | 4.3  |             | 5.0  | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z                                   |         | 2.3  |            | 2.7  |            | 3.0  |             | 3.5  | ns    |
| t <sub>ENHZ</sub>  | Enable-to-Pad, H to Z                                   |         | 2.8  |            | 3.2  |            | 3.7  |             | 4.3  | ns    |

### Note:

- 1. For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.
- 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
- 3. Delays based on 10 pF loading.



## Pin Description

#### CLKA/B Clock A and B

These pins are 3.3 V / 5.0 V PCI/TTL clock inputs for clock distribution networks. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. (For A54SX72A, these clocks can be configured as bidirectional.)

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (hardwired) Array Clock

This pin is the 3.3 V / 5.0 V PCI/TTL clock input for sequential modules. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### I/O Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL, LVTTL, 3.3 V PCI or 5.0 V PCI specifications. Unused I/O pins are automatically tristated by the Designer Series software.

#### NC No Connection

This pin is not connected to circuitry within the device.

## PRA, I/O Probe A

The Probe A pin is used to output data from any userdefined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### PRB. I/O Probe B

The Probe B pin is used to output data from any node within the device. This diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### TCK Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDI Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TDO Test Data Output

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-2 on page 1-6). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to Table 1-2 on page 1-6). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

### V<sub>CCI</sub> Supply Voltage

Supply voltage for I/Os. See Table 1-1 on page 1-5.

#### **V<sub>CCA</sub>** Supply Voltage

Supply voltage for Array. See Table 1-1 on page 1-5.

## V<sub>CCR</sub> Supply Voltage

Supply voltage for input tolerance (required for internal biasing). See Table 1-1 on page 1-5.

## 144-Pin TQFP



Figure 2-3 • 144-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 144-Pin TQFP |                     |                      |                     |  |  |  |  |  |  |  |
|--------------|---------------------|----------------------|---------------------|--|--|--|--|--|--|--|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |  |  |  |  |  |  |  |
| 1            | GND                 | GND                  | GND                 |  |  |  |  |  |  |  |
| 2            | TDI, I/O            | TDI, I/O             | TDI, I/O            |  |  |  |  |  |  |  |
| 3            | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 4            | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 5            | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 6            | I/O                 | 1/0                  | 1/0                 |  |  |  |  |  |  |  |
| 7            | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 8            | I/O                 | I/O                  | 1/0                 |  |  |  |  |  |  |  |
| 9            | TMS                 | TMS                  | TMS                 |  |  |  |  |  |  |  |
| 10           | V <sub>CCI</sub>    | $V_{CCI}$            | V <sub>CCI</sub>    |  |  |  |  |  |  |  |
| 11           | GND                 | GND                  | GND                 |  |  |  |  |  |  |  |
| 12           | I/O                 | I/O                  | 1/0                 |  |  |  |  |  |  |  |
| 13           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 14           | I/O                 | I/O                  | 1/0                 |  |  |  |  |  |  |  |
| 15           | I/O                 | I/O                  | 1/0                 |  |  |  |  |  |  |  |
| 16           | I/O                 | I/O                  | I/O                 |  |  |  |  |  |  |  |
| 17           | I/O                 | 1/0                  | 1/0                 |  |  |  |  |  |  |  |
| 18           | I/O                 | I/O                  | 1/0                 |  |  |  |  |  |  |  |
| 19           | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |  |  |  |  |  |  |  |
| 20           | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |  |  |  |  |  |  |  |
| 21           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 22           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 23           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 24           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 25           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 26           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 27           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 28           | GND                 | GND                  | GND                 |  |  |  |  |  |  |  |
| 29           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |  |  |  |  |  |  |  |
| 30           | $V_{CCA}$           | V <sub>CCA</sub>     | V <sub>CCA</sub>    |  |  |  |  |  |  |  |
| 31           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 32           | I/O                 | 1/0                  | I/O                 |  |  |  |  |  |  |  |
| 33           | I/O                 | I/O                  | I/O                 |  |  |  |  |  |  |  |
| 34           | I/O                 | I/O                  | I/O                 |  |  |  |  |  |  |  |
| 35           | I/O                 | I/O                  | I/O                 |  |  |  |  |  |  |  |
| 36           | GND                 | GND                  | GND                 |  |  |  |  |  |  |  |

| 144-Pin TQFP |                     |                      |                     |
|--------------|---------------------|----------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16P<br>Function | A54SX32<br>Function |
| 37           | I/O                 | 1/0                  | I/O                 |
| 38           | I/O                 | 1/0                  | I/O                 |
| 39           | I/O                 | 1/0                  | I/O                 |
| 40           | I/O                 | 1/0                  | I/O                 |
| 41           | I/O                 | 1/0                  | I/O                 |
| 42           | I/O                 | 1/0                  | I/O                 |
| 43           | I/O                 | 1/0                  | I/O                 |
| 44           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |
| 45           | I/O                 | I/O                  | I/O                 |
| 46           | I/O                 | I/O                  | I/O                 |
| 47           | I/O                 | I/O                  | I/O                 |
| 48           | I/O                 | I/O                  | I/O                 |
| 49           | I/O                 | I/O                  | I/O                 |
| 50           | I/O                 | 1/0                  | I/O                 |
| 51           | I/O                 | 1/0                  | I/O                 |
| 52           | I/O                 | 1/0                  | I/O                 |
| 53           | I/O                 | 1/0                  | I/O                 |
| 54           | PRB, I/O            | PRB, I/O             | PRB, I/O            |
| 55           | I/O                 | I/O                  | I/O                 |
| 56           | $V_{CCA}$           | $V_{CCA}$            | $V_{CCA}$           |
| 57           | GND                 | GND                  | GND                 |
| 58           | $V_{CCR}$           | $V_{CCR}$            | $V_{CCR}$           |
| 59           | I/O                 | 1/0                  | I/O                 |
| 60           | HCLK                | HCLK                 | HCLK                |
| 61           | I/O                 | I/O                  | I/O                 |
| 62           | I/O                 | 1/0                  | I/O                 |
| 63           | I/O                 | I/O                  | I/O                 |
| 64           | I/O                 | 1/0                  | I/O                 |
| 65           | I/O                 | I/O                  | I/O                 |
| 66           | I/O                 | I/O                  | I/O                 |
| 67           | I/O                 | I/O                  | I/O                 |
| 68           | V <sub>CCI</sub>    | V <sub>CCI</sub>     | V <sub>CCI</sub>    |
| 69           | I/O                 | I/O                  | I/O                 |
| 70           | I/O                 | 1/0                  | I/O                 |
| 71           | TDO, I/O            | TDO, I/O             | TDO, I/O            |
| 72           | I/O                 | I/O                  | I/O                 |
|              |                     | -                    |                     |

2-8 v3.2



| 144-Pin TQFP |                  |                  |                  |  |  |
|--------------|------------------|------------------|------------------|--|--|
| Pin Number   |                  |                  |                  |  |  |
| 73           | GND              | GND              | GND              |  |  |
| 74           | I/O              | 1/0              | I/O              |  |  |
| 75           | I/O              | 1/0              | I/O              |  |  |
| 76           | I/O              | I/O              | I/O              |  |  |
| 77           | I/O              | I/O              | I/O              |  |  |
| 78           | I/O              | I/O              | I/O              |  |  |
| 79           | $V_{CCA}$        | $V_{CCA}$        | $V_{CCA}$        |  |  |
| 80           | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> |  |  |
| 81           | GND              | GND              | GND              |  |  |
| 82           | I/O              | I/O              | I/O              |  |  |
| 83           | I/O              | I/O              | I/O              |  |  |
| 84           | I/O              | 1/0              | I/O              |  |  |
| 85           | I/O              | 1/0              | I/O              |  |  |
| 86           | I/O              | 1/0              | I/O              |  |  |
| 87           | I/O              | 1/0              | I/O              |  |  |
| 88           | I/O              | 1/0              | I/O              |  |  |
| 89           | V <sub>CCA</sub> | V <sub>CCA</sub> | V <sub>CCA</sub> |  |  |
| 90           | $V_{CCR}$        | $V_{CCR}$        | $V_{CCR}$        |  |  |
| 91           | I/O              | 1/0              | I/O              |  |  |
| 92           | I/O              | 1/0              | I/O              |  |  |
| 93           | I/O              | 1/0              | I/O              |  |  |
| 94           | I/O              | 1/0              | I/O              |  |  |
| 95           | I/O              | 1/0              | I/O              |  |  |
| 96           | I/O              | 1/0              | I/O              |  |  |
| 97           | I/O              | 1/0              | I/O              |  |  |
| 98           | V <sub>CCA</sub> | V <sub>CCA</sub> | V <sub>CCA</sub> |  |  |
| 99           | GND              | GND              | GND              |  |  |
| 100          | I/O              | 1/0              | I/O              |  |  |
| 101          | GND              | GND              | GND              |  |  |
| 102          | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> |  |  |
| 103          | I/O              | 1/0              | I/O              |  |  |
| 104          | I/O              | 1/0              | I/O              |  |  |
| 105          | I/O              | 1/0              | I/O              |  |  |
| 106          | I/O              | 1/0              | I/O              |  |  |
| 107          | I/O              | 1/0              | I/O              |  |  |
| 108          | I/O              | I/O              | I/O              |  |  |

| 144-Pin TQFP                                                   |                  |                  |                  |  |  |
|----------------------------------------------------------------|------------------|------------------|------------------|--|--|
| A54SX08 A54SX16P A54SX32 Pin Number Function Function Function |                  |                  |                  |  |  |
| 109                                                            | GND              | GND              | GND              |  |  |
| 110                                                            | I/O              | 1/0              | I/O              |  |  |
| 111                                                            | I/O              | 1/0              | 1/0              |  |  |
| 112                                                            | I/O              | 1/0              | I/O              |  |  |
| 113                                                            | I/O              | 1/0              | I/O              |  |  |
| 114                                                            | I/O              | 1/0              | 1/0              |  |  |
| 115                                                            | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> |  |  |
| 116                                                            | I/O              | I/O              | I/O              |  |  |
| 117                                                            | I/O              | 1/0              | I/O              |  |  |
| 118                                                            | I/O              | 1/0              | I/O              |  |  |
| 119                                                            | I/O              | 1/0              | I/O              |  |  |
| 120                                                            | I/O              | 1/0              | I/O              |  |  |
| 121                                                            | I/O              | 1/0              | I/O              |  |  |
| 122                                                            | I/O              | 1/0              | I/O              |  |  |
| 123                                                            | I/O              | 1/0              | I/O              |  |  |
| 124                                                            | I/O              | 1/0              | I/O              |  |  |
| 125                                                            | CLKA             | CLKA             | CLKA             |  |  |
| 126                                                            | CLKB             | CLKB             | CLKB             |  |  |
| 127                                                            | $V_{CCR}$        | $V_{CCR}$        | $V_{CCR}$        |  |  |
| 128                                                            | GND              | GND              | GND              |  |  |
| 129                                                            | $V_{CCA}$        | $V_{CCA}$        | $V_{CCA}$        |  |  |
| 130                                                            | I/O              | I/O              | I/O              |  |  |
| 131                                                            | PRA, I/O         | PRA, I/O         | PRA, I/O         |  |  |
| 132                                                            | I/O              | I/O              | I/O              |  |  |
| 133                                                            | I/O              | 1/0              | I/O              |  |  |
| 134                                                            | I/O              | 1/0              | I/O              |  |  |
| 135                                                            | I/O              | 1/0              | I/O              |  |  |
| 136                                                            | I/O              | I/O              | I/O              |  |  |
| 137                                                            | I/O              | I/O              | I/O              |  |  |
| 138                                                            | I/O              | I/O              | I/O              |  |  |
| 139                                                            | I/O              | I/O              | I/O              |  |  |
| 140                                                            | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> |  |  |
| 141                                                            | I/O              | I/O              | I/O              |  |  |
| 142                                                            | I/O              | I/O              | I/O              |  |  |
| 143                                                            | I/O              | 1/0              | I/O              |  |  |
| 144                                                            | TCK, I/O         | TCK, I/O         | TCK, I/O         |  |  |

## 176-Pin TQFP



Figure 2-4 • 176-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

2-10 v3.2

| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 69           | HCLK                | HCLK                             | HCLK                |
| 70           | I/O                 | I/O                              | I/O                 |
| 71           | I/O                 | 1/0                              | I/O                 |
| 72           | I/O                 | I/O                              | I/O                 |
| 73           | I/O                 | I/O                              | I/O                 |
| 74           | I/O                 | I/O                              | I/O                 |
| 75           | I/O                 | I/O                              | I/O                 |
| 76           | I/O                 | I/O                              | I/O                 |
| 77           | I/O                 | I/O                              | I/O                 |
| 78           | I/O                 | I/O                              | I/O                 |
| 79           | NC                  | 1/0                              | I/O                 |
| 80           | I/O                 | 1/0                              | I/O                 |
| 81           | NC                  | 1/0                              | I/O                 |
| 82           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 83           | I/O                 | I/O                              | I/O                 |
| 84           | I/O                 | I/O                              | I/O                 |
| 85           | I/O                 | I/O                              | I/O                 |
| 86           | I/O                 | 1/0                              | I/O                 |
| 87           | TDO, I/O            | TDO, I/O                         | TDO, I/O            |
| 88           | I/O                 | 1/0                              | I/O                 |
| 89           | GND                 | GND                              | GND                 |
| 90           | NC                  | 1/0                              | I/O                 |
| 91           | NC                  | I/O                              | I/O                 |
| 92           | I/O                 | I/O                              | I/O                 |
| 93           | I/O                 | 1/0                              | I/O                 |
| 94           | I/O                 | I/O                              | I/O                 |
| 95           | I/O                 | I/O                              | I/O                 |
| 96           | I/O                 | I/O                              | I/O                 |
| 97           | I/O                 | I/O                              | I/O                 |
| 98           | $V_{CCA}$           | V <sub>CCA</sub>                 | $V_{CCA}$           |
| 99           | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 100          | I/O                 | I/O                              | I/O                 |
| 101          | I/O                 | I/O                              | I/O                 |
| 102          | I/O                 | 1/0                              | I/O                 |

| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 103          | I/O                 | 1/0                              | I/O                 |
| 104          | I/O                 | 1/0                              | I/O                 |
| 105          | I/O                 | 1/0                              | I/O                 |
| 106          | I/O                 | 1/0                              | I/O                 |
| 107          | I/O                 | I/O                              | 1/0                 |
| 108          | GND                 | GND                              | GND                 |
| 109          | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |
| 110          | GND                 | GND                              | GND                 |
| 111          | I/O                 | I/O                              | 1/0                 |
| 112          | I/O                 | 1/0                              | I/O                 |
| 113          | I/O                 | I/O                              | 1/0                 |
| 114          | I/O                 | 1/0                              | I/O                 |
| 115          | I/O                 | 1/0                              | I/O                 |
| 116          | I/O                 | 1/0                              | I/O                 |
| 117          | I/O                 | 1/0                              | I/O                 |
| 118          | NC                  | 1/0                              | I/O                 |
| 119          | I/O                 | 1/0                              | 1/0                 |
| 120          | NC                  | 1/0                              | I/O                 |
| 121          | NC                  | 1/0                              | I/O                 |
| 122          | $V_{CCA}$           | $V_{CCA}$                        | $V_{CCA}$           |
| 123          | GND                 | GND                              | GND                 |
| 124          | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 125          | I/O                 | 1/0                              | I/O                 |
| 126          | 1/0                 | 1/0                              | I/O                 |
| 127          | I/O                 | 1/0                              | I/O                 |
| 128          | I/O                 | 1/0                              | 1/0                 |
| 129          | I/O                 | 1/0                              | I/O                 |
| 130          | I/O                 | 1/0                              | I/O                 |
| 131          | NC                  | 1/0                              | I/O                 |
| 132          | NC                  | 1/0                              | I/O                 |
| 133          | GND                 | GND                              | GND                 |
| 134          | 1/0                 | I/O                              | 1/0                 |
| 135          | I/O                 | 1/0                              | I/O                 |
| 136          | 1/0                 | 1/0                              | I/O                 |

2-12 v3.2



| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 137          | I/O                 | I/O                              | I/O                 |
| 138          | I/O                 | I/O                              | I/O                 |
| 139          | I/O                 | I/O                              | I/O                 |
| 140          | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 141          | I/O                 | I/O                              | 1/0                 |
| 142          | I/O                 | I/O                              | I/O                 |
| 143          | I/O                 | I/O                              | 1/0                 |
| 144          | I/O                 | I/O                              | I/O                 |
| 145          | I/O                 | I/O                              | 1/0                 |
| 146          | I/O                 | I/O                              | 1/0                 |
| 147          | I/O                 | I/O                              | I/O                 |
| 148          | I/O                 | I/O                              | I/O                 |
| 149          | I/O                 | I/O                              | 1/0                 |
| 150          | I/O                 | I/O                              | I/O                 |
| 151          | I/O                 | I/O                              | I/O                 |
| 152          | CLKA                | CLKA                             | CLKA                |
| 153          | CLKB                | CLKB                             | CLKB                |
| 154          | $V_{CCR}$           | $V_{CCR}$                        | $V_{CCR}$           |
| 155          | GND                 | GND                              | GND                 |
| 156          | V <sub>CCA</sub>    | $V_{CCA}$                        | V <sub>CCA</sub>    |

| 176-Pin TQFP |                     |                                  |                     |
|--------------|---------------------|----------------------------------|---------------------|
| Pin Number   | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function | A54SX32<br>Function |
| 157          | PRA, I/O            | PRA, I/O                         | PRA, I/O            |
| 158          | I/O                 | I/O                              | 1/0                 |
| 159          | I/O                 | I/O                              | 1/0                 |
| 160          | I/O                 | I/O                              | 1/0                 |
| 161          | I/O                 | I/O                              | 1/0                 |
| 162          | I/O                 | I/O                              | 1/0                 |
| 163          | I/O                 | I/O                              | 1/0                 |
| 164          | I/O                 | I/O                              | 1/0                 |
| 165          | I/O                 | I/O                              | 1/0                 |
| 166          | I/O                 | I/O                              | 1/0                 |
| 167          | I/O                 | I/O                              | 1/0                 |
| 168          | NC                  | I/O                              | 1/0                 |
| 169          | V <sub>CCI</sub>    | V <sub>CCI</sub>                 | V <sub>CCI</sub>    |
| 170          | I/O                 | I/O                              | 1/0                 |
| 171          | NC                  | I/O                              | 1/0                 |
| 172          | NC                  | I/O                              | 1/0                 |
| 173          | NC                  | I/O                              | I/O                 |
| 174          | I/O                 | I/O                              | 1/0                 |
| 175          | I/O                 | I/O                              | 1/0                 |
| 176          | TCK, I/O            | TCK, I/O                         | TCK, I/O            |



| 100-Pin VQFP  |                     |                                  |  |  |
|---------------|---------------------|----------------------------------|--|--|
| Pin<br>Number | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function |  |  |
| 1             | GND                 | GND                              |  |  |
| 2             | TDI, I/O            | TDI, I/O                         |  |  |
| 3             | 1/0                 | I/O                              |  |  |
| 4             | I/O                 | I/O                              |  |  |
| 5             | I/O                 | I/O                              |  |  |
| 6             | I/O                 | I/O                              |  |  |
| 7             | TMS                 | TMS                              |  |  |
| 8             | V <sub>CCI</sub>    | V <sub>CCI</sub>                 |  |  |
| 9             | GND                 | GND                              |  |  |
| 10            | I/O                 | I/O                              |  |  |
| 11            | I/O                 | I/O                              |  |  |
| 12            | 1/0                 | I/O                              |  |  |
| 13            | 1/0                 | I/O                              |  |  |
| 14            | I/O                 | I/O                              |  |  |
| 15            | I/O                 | I/O                              |  |  |
| 16            | I/O                 | I/O                              |  |  |
| 17            | I/O                 | I/O                              |  |  |
| 18            | I/O                 | I/O                              |  |  |
| 19            | I/O                 | I/O                              |  |  |
| 20            | V <sub>CCI</sub>    | V <sub>CCI</sub>                 |  |  |
| 21            | I/O                 | I/O                              |  |  |
| 22            | I/O                 | I/O                              |  |  |
| 23            | I/O                 | I/O                              |  |  |
| 24            | I/O                 | I/O                              |  |  |
| 25            | I/O                 | I/O                              |  |  |
| 26            | I/O                 | I/O                              |  |  |
| 27            | I/O                 | I/O                              |  |  |
| 28            | I/O                 | I/O                              |  |  |
| 29            | I/O                 | 1/0                              |  |  |
| 30            | I/O                 | I/O                              |  |  |
| 31            | I/O                 | 1/0                              |  |  |
| 32            | I/O                 | I/O                              |  |  |
| 33            | I/O                 | I/O                              |  |  |
| 34            | PRB, I/O            | PRB, I/O                         |  |  |

| 100-Pin VQFP  |                     |                                  |  |  |
|---------------|---------------------|----------------------------------|--|--|
| Pin<br>Number | A54SX08<br>Function | A54SX16,<br>A54SX16P<br>Function |  |  |
| 35            | $V_{CCA}$           | $V_{CCA}$                        |  |  |
| 36            | GND                 | GND                              |  |  |
| 37            | $V_{CCR}$           | $V_{CCR}$                        |  |  |
| 38            | 1/0                 | I/O                              |  |  |
| 39            | HCLK                | HCLK                             |  |  |
| 40            | 1/0                 | I/O                              |  |  |
| 41            | 1/0                 | I/O                              |  |  |
| 42            | 1/0                 | I/O                              |  |  |
| 43            | 1/0                 | I/O                              |  |  |
| 44            | V <sub>CCI</sub>    | V <sub>CCI</sub>                 |  |  |
| 45            | 1/0                 | I/O                              |  |  |
| 46            | 1/0                 | I/O                              |  |  |
| 47            | 1/0                 | I/O                              |  |  |
| 48            | 1/0                 | I/O                              |  |  |
| 49            | TDO, I/O            | TDO, I/O                         |  |  |
| 50            | 1/0                 | I/O                              |  |  |
| 51            | GND                 | GND                              |  |  |
| 52            | 1/0                 | I/O                              |  |  |
| 53            | 1/0                 | I/O                              |  |  |
| 54            | 1/0                 | I/O                              |  |  |
| 55            | 1/0                 | I/O                              |  |  |
| 56            | I/O                 | I/O                              |  |  |
| 57            | $V_{CCA}$           | $V_{CCA}$                        |  |  |
| 58            | V <sub>CCI</sub>    | V <sub>CCI</sub>                 |  |  |
| 59            | 1/0                 | I/O                              |  |  |
| 60            | I/O                 | I/O                              |  |  |
| 61            | I/O                 | I/O                              |  |  |
| 62            | I/O                 | I/O                              |  |  |
| 63            | I/O                 | I/O                              |  |  |
| 64            | I/O                 | I/O                              |  |  |
| 65            | I/O                 | I/O                              |  |  |
| 66            | I/O                 | I/O                              |  |  |
| 67            | V <sub>CCA</sub>    | V <sub>CCA</sub>                 |  |  |
| 68            | GND                 | GND                              |  |  |

| 100-Pin VQFP  |                     |                                  |  |
|---------------|---------------------|----------------------------------|--|
| Pin<br>Number | A545X08<br>Function | A54SX16,<br>A54SX16P<br>Function |  |
| 69            | GND                 | GND                              |  |
| 70            | I/O                 | 1/0                              |  |
| 71            | I/O                 | 1/0                              |  |
| 72            | I/O                 | I/O                              |  |
| 73            | I/O                 | I/O                              |  |
| 74            | I/O                 | 1/0                              |  |
| 75            | 1/0                 | 1/0                              |  |
| 76            | I/O                 | 1/0                              |  |
| 77            | I/O                 | 1/0                              |  |
| 78            | I/O                 | I/O                              |  |
| 79            | I/O                 | 1/0                              |  |
| 80            | I/O                 | I/O                              |  |
| 81            | 1/0                 | 1/0                              |  |
| 82            | V <sub>CCI</sub>    | V <sub>CCI</sub>                 |  |
| 83            | 1/0                 | I/O                              |  |
| 84            | I/O                 | 1/0                              |  |
| 85            | I/O                 | 1/0                              |  |
| 86            | I/O                 | 1/0                              |  |
| 87            | CLKA                | CLKA                             |  |
| 88            | CLKB                | CLKB                             |  |
| 89            | $V_{CCR}$           | $V_{CCR}$                        |  |
| 90            | $V_{CCA}$           | $V_{CCA}$                        |  |
| 91            | GND                 | GND                              |  |
| 92            | PRA, I/O            | PRA, I/O                         |  |
| 93            | I/O                 | I/O                              |  |
| 94            | I/O                 | 1/0                              |  |
| 95            | 1/0                 | 1/0                              |  |
| 96            | 1/0                 | 1/0                              |  |
| 97            | 1/0                 | 1/0                              |  |
| 98            | 1/0                 | 1/0                              |  |
| 99            | 1/0                 | 1/0                              |  |
| 100           | TCK, I/O            | TCK, I/O                         |  |

## 313-Pin PBGA



Figure 2-6 • 313-Pin PBGA (Top View)

## Note

For Package Manufacturing and Environmental information, visit the Package Resource center at http://www.actel.com/products/rescenter/package/index.html.

2-16 v3.2