



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                          |
|----------------------------|-------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                   |
| Core Size                  | 32-Bit Single-Core                                                |
| Speed                      | 16.384Mhz                                                         |
| Connectivity               | LINbus, SPI                                                       |
| Peripherals                | POR, WDT                                                          |
| Number of I/O              | 6                                                                 |
| Program Memory Size        | 128KB (128K x 8)                                                  |
| Program Memory Type        | FLASH                                                             |
| EEPROM Size                | 4K x 8                                                            |
| RAM Size                   | 6K x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 3.6V ~ 18V                                                        |
| Data Converters            | A/D 2x20b                                                         |
| Oscillator Type            | Internal                                                          |
| Operating Temperature      | -40°C ~ 115°C (TA)                                                |
| Mounting Type              | Surface Mount                                                     |
| Package / Case             | 32-VFQFN Exposed Pad, CSP                                         |
| Supplier Device Package    | 32-LFCSP-VQ (6x6)                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/aducm331wdcpz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Integrated, Precision Battery Sensor for **Automotive Systems**

### **Data Sheet**

# ADuCM330/ADuCM331

### **FEATURES**

High precision analog-to-digital converters (ADCs) Dual channel, simultaneous sampling I-ADC 20-bit  $\Sigma$ - $\Delta$  (minimizes range switching) VADC/TADC 20-bit  $\Sigma$ - $\Delta$ Programmable ADC conversion rate from 1 Hz to 8 kHz On-chip ±5 ppm/°C voltage reference **Current channel** Fully differential, buffered input Programmable gain (from 4 to 512) ADC absolute input range: -200 mV to +300 mV Digital comparator with current accumulator feature Voltage channel Buffered, on-chip attenuator for 12 V battery input **Temperature channel** External and on-chip temperature sensor options Microcontroller ARM Cortex-M3 32-bit processor 16.384 MHz precision oscillator with 1% accuracy Serial wire download (SWD) port supporting code download and debug Automotive qualified integrated local interconnect network (LIN) transceiver LIN 2.2-compatible slave, 100 kb fast download option SAE J-2602-compatible slave Low electromagnetic emissions (EME)

High electromagnetic immunity (EMI)

Memory 96 kB (ADuCM330)/128 kB (ADuCM331) Flash/EE memory, ECC 6 kB SRAM, ECC 4 kB data Flash/EE memory, ECC 10,000 cycle Flash/EE endurance 20 vear Flash/EE retention In circuit download via SWD and LIN **On-chip peripherals** Serial port interface (SPI) General-purpose input/output (GPIO) port General-purpose timer Wake-up timer Watchdog timer **On-chip**, power-on reset Power Operates directly from 12 V battery supply Power consumption, 8 mA typical (16 MHz) Low power monitor mode Package and temperature range 32-lead, 6 mm × 6 mm LFCSP Fully specified for -40°C to +115°C operation; additional specifications for 115°C to 125°C **Qualified for automotive applications** 

### **APPLICATIONS**

Battery sensing/management for automotive and light mobility vehicles Lead acid battery measurement for power supplies in

industrial and medical domains



### FUNCTIONAL BLOCK DIAGRAM

**Document Feedback** Rev. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2015 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

## TABLE OF CONTENTS

| Features 1                                    |
|-----------------------------------------------|
| Applications1                                 |
| Functional Block Diagram 1                    |
| Revision History 2                            |
| General Description                           |
| Specifications                                |
| Absolute Maximum Ratings10                    |
| ESD Caution10                                 |
| Pin Configuration and Function Descriptions11 |
| Terminology                                   |

### **REVISION HISTORY**

| 0/15—Rev. B to Rev. C |
|-----------------------|
| Changes to Table 2 10 |

7/15—Revision B: Initial Version

| Applications Information            | 14 |
|-------------------------------------|----|
| Design Guidelines                   |    |
| Power and Ground Recommendations    | 14 |
| Exposed Pad Thermal Recommendations | 14 |
| General Recommendations             | 14 |
| Recommended Schematic               | 15 |
| Outline Dimensions                  | 16 |
| Ordering Guide                      | 16 |
| Automotive Products                 | 16 |

### **GENERAL DESCRIPTION**

The ADuCM330/ADuCM331 are fully integrated, 8 kSPS, data acquisition systems that incorporate dual, high performance multichannel sigma-delta ( $\Sigma$ - $\Delta$ ) ADCs, a 32-bit ARM\* Cortex<sup>\*\*</sup>-M3 processor, and flash. The ADuCM330 has 96 kB program flash and the ADuCM331 has 128 kB program flash. Both devices have 4 kB data flash.

The ADuCM330/ADuCM331 are complete system solutions for battery monitoring in 12 V automotive applications. The ADuCM330/ADuCM331 integrate all of the required features to precisely and intelligently monitor, process, and diagnose 12 V battery parameters including battery current, voltage, and temperature over a wide range of operating conditions.

Minimizing external system components, the devices are powered directly from a 12 V battery. On-chip, low dropout (LDO) regulators generate the supply voltage for two integrated  $\Sigma$ - $\Delta$ ADCs. The ADCs precisely measure battery current, voltage, and temperature to characterize the state of the health and the charge of the car battery.

The devices operate from an on-chip, 16.384 MHz high frequency oscillator that supplies the system clock. This clock is routed through a programmable clock divider from which the core clock operating frequency is generated. The devices also contain a 32 kHz oscillator for low power operation.

The analog subsystem consists of an ADC with a programmable gain amplifier (PGA) that allows the monitoring of various current and voltage ranges. It also includes a precision reference on chip. The ADuCM330/ADuCM331 integrate a range of on-chip peripherals that can be configured under core software control as required in the application. These peripherals include a SPI serial input/output communication controller, six GPIO pins, one general-purpose timer, a wake-up timer, and a watchdog timer.

The ADuCM330/ADuCM331 are specifically designed to operate in battery-powered applications where low power operation is critical. The microcontroller core can be configured in normal operating mode, resulting in an overall system current consumption of <18.5 mA when all peripherals are active. The devices can also be configured in a number of low power operating modes under direct program control, consuming <100  $\mu$ A. The ADuCM330/ADuCM331 also include a LIN physical interface for single wire, high voltage communications in automotive environments.

The devices operate from an external 3.6 V to 18 V (on VDD, Pin 26) voltage supply and is specified over the  $-40^{\circ}$ C to  $+115^{\circ}$ C temperature range, with additional typical specifications at  $+115^{\circ}$ C to  $+125^{\circ}$ C.

The information in this data sheet is relevant for silicon Revisions L6x, where x represents a number between 0 and 9.

For more information and register details for the ADuCM330/ ADuCM331, see the user guide *ADuCM330/ADuCM331 Hardware Reference Manual*, UG-716.

### **SPECIFICATIONS**

VDD = 3.6 V to 18 V,  $f_{CORE} = 16.384 MHz$ , CD = 0, normal mode, VREF = 1.2 V (internal), unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise stated.

Parameters not specified in the 115°C to 125°C temperature range of operation are functional within this range but with degraded performance

#### Table 1.

| Table 1.                                                 |                                                                                                                  | T     | a = −40°C to | +115°C | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |            |  |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|--------------|--------|---------------------------------------------------|------------|--|
| Parameter                                                | Test Conditions/Comments                                                                                         | Min   | Тур          | Max    | Тур                                               | Unit       |  |
| ADC SPECIFICATIONS                                       |                                                                                                                  |       |              |        |                                                   |            |  |
| Conversion Rate <sup>1</sup>                             | ADC normal operating mode                                                                                        | 4     |              | 8000   |                                                   | Hz         |  |
|                                                          | ADC low power mode, chop on                                                                                      | 1     |              | 656    |                                                   | Hz         |  |
| Current Channel (IIN+/IIN– Only)                         |                                                                                                                  |       |              |        |                                                   |            |  |
| No Missing Codes <sup>1</sup>                            | Valid for all ADC update rates and ADC modes                                                                     | 20    |              |        |                                                   | Bits       |  |
| Integral Nonlinearity <sup>1,2</sup>                     |                                                                                                                  |       | ±10          | ±200   | ±80                                               | ppm of FSR |  |
| Positive Integral<br>Nonlinearity (INL) <sup>1,2,3</sup> |                                                                                                                  |       |              | ±200   | ±80                                               | ppm of FSR |  |
| Negative INL <sup>1, 2, 3</sup>                          |                                                                                                                  |       |              | ±200   | ±80                                               | ppm of FSR |  |
| Offset Error <sup>1,4,5</sup>                            | Chop off, gain = 4, 8, or 16, external short, after user system calibration at 25°C, 1 LSB = (2.28/gain) $\mu$ V | -100  | ±24          | +100   |                                                   | LSBs       |  |
|                                                          | Chop off, gain = 32 or 64, external short, after user system calibration at 25°C, 1 LSB = (2.28/gain) $\mu$ V    | -160  | ±48          | +160   |                                                   | LSBs       |  |
|                                                          | Chop off, gain = 512, external short,<br>after user system calibration at 25°C,<br>1 LSB = (2.28/gain) $\mu$ V   | -1400 | ±60          | +1400  |                                                   | LSBs       |  |
|                                                          | Chop on, external short, low power<br>mode, gain = 64 or 512, processor<br>powered down                          | -300  | ±50          | +250   | ±250                                              | nV         |  |
|                                                          | Chop on, external short, after user system calibration at 25°C, VDD = 18 V                                       | -1.5  |              | +1.5   | ±0.1                                              | μV         |  |
| Offset Error Drift <sup>1,2,6</sup>                      | Chop off, gains of 4 to 64, normal mode                                                                          |       | ±0.48        |        |                                                   | LSB/°C     |  |
|                                                          | Chop on                                                                                                          |       | ±5           |        | ±5                                                | nV/°C      |  |
| Total Gain Error <sup>1,4,5,7</sup>                      | Factory calibrated at a gain of 8, normal mode                                                                   | -0.5  | ±0.1         | +0.5   | ±0.15                                             | %          |  |
|                                                          | Low power mode                                                                                                   | -1    | ±0.2         | +1     | ±0.2                                              | %          |  |
| Gain Drift <sup>1,8</sup>                                |                                                                                                                  |       | ±3           |        | ±3                                                | ppm/°C     |  |
| PGA Gain Mismatch Error                                  |                                                                                                                  |       | ±0.1         |        | ±0.1                                              | %          |  |
| Output Noise <sup>1</sup>                                | ADC0CON[11:10], PGASCALE = 0x3                                                                                   |       |              |        |                                                   |            |  |
|                                                          | Gain = 64, ADCFLT = 0x08101                                                                                      |       | 0.80         | 1.3    | 1.2                                               | μV rms     |  |
|                                                          | Gain = 64, ADCFLT = 0x00007                                                                                      |       | 0.75         | 1.1    |                                                   | μV rms     |  |
|                                                          | Gain = 32, ADCFLT = 0x08101                                                                                      |       | 1.00         | 1.5    | 1.3                                               | μV rms     |  |
|                                                          | Gain = 32, ADCFLT = 0x00007                                                                                      |       | 0.80         | 1.2    |                                                   | μV rms     |  |
|                                                          | Gain = 16, ADCFLT = 0x08101                                                                                      |       | 1.50         | 2.6    | 2.0                                               | μV rms     |  |
|                                                          | Gain = 16, ADCFLT = 0x00007                                                                                      |       | 1.10         | 1.9    |                                                   | μV rms     |  |
|                                                          | Gain = 8, ADCFLT = 0x08101                                                                                       |       | 2.10         | 4.1    | 2.5                                               | μV rms     |  |
|                                                          | Gain = 8, ADCFLT = 0x00007                                                                                       |       | 1.60         | 2.4    |                                                   | μV rms     |  |
|                                                          | Gain = 4, ADCFLT = 0x08101                                                                                       |       | 3.40         | 5.1    | 4.0                                               | μV rms     |  |
|                                                          | Gain = 4, ADCFLT = 0x00007                                                                                       |       | 2.60         | 3.9    |                                                   | μV rms     |  |
|                                                          | Gain = 64, ADCFLT = 0x10001                                                                                      |       | 1.60         | 3      | 2.0                                               | μV rms     |  |
|                                                          | Gain = 32, ADCFLT = 0x10001                                                                                      |       | 1.70         | 3.45   | 2.1                                               | μV rms     |  |
|                                                          | Gain = 16, ADCFLT = 0x10001                                                                                      |       | 2.00         | 4.2    | 2.2                                               | μV rms     |  |
|                                                          | Gain = 8, ADCFLT = 0x10001                                                                                       |       | 2.40         | 5.1    | 3.2                                               | μV rms     |  |
|                                                          | Gain = 4, ADCFLT = 0x10001                                                                                       |       | 4.35         | 9.6    | 5.5                                               | μV rms     |  |
|                                                          | ADC low power mode, 221 Hz update<br>rate, chop enabled, gain = 64                                               |       | 0.6          | 0.9    | 0.8                                               | μV rms     |  |

## **Data Sheet**

|                                                  |                                                                                                                           | т     | ₄ = − <b>40°C to</b> + | 115°C | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |             |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------|------------------------|-------|---------------------------------------------------|-------------|
| Parameter                                        | <b>Test Conditions/Comments</b>                                                                                           | Min   | Тур                    | Max   | Тур                                               | Unit        |
| Voltage Channel <sup>1,9</sup>                   |                                                                                                                           |       |                        |       |                                                   |             |
| No Missing Codes                                 | Valid at all ADC update rates                                                                                             | 20    |                        |       |                                                   | Bits        |
| INL                                              | From 6 V to 18 V                                                                                                          |       | ±10                    | ±350  | ±150                                              | ppm of FSR  |
| Offset Error <sup>4,5</sup>                      | Chop off, 1 LSB = 27.4 $\mu$ V, after two point calibration                                                               | -160  | ±16                    | +160  |                                                   | LSB         |
|                                                  | Chop on, after two-point calibration,<br>offset measured using 0 V differential<br>into voltage ADC (VADC) auxiliary pins | -16   | ±4.8                   | +16   | ±4.8                                              | LSB         |
| Offset Error Drift <sup>6</sup>                  | Chop off                                                                                                                  |       | ±0.48                  |       | ±1                                                | LSB/°C      |
| Total Gain Error <sup>4, 5, 7</sup>              | Includes resistor mismatch                                                                                                | -0.25 | ±0.06                  | +0.25 | ±0.1                                              | %           |
|                                                  | $T_{A} = -25^{\circ}C \text{ to } +65^{\circ}C$                                                                           | -0.15 | ±0.03                  | +0.15 |                                                   | %           |
| Gain Drift <sup>8</sup>                          | Includes resistor mismatch drift                                                                                          |       | ±3                     |       | ±3                                                | ppm/°C      |
| Output Noise <sup>10</sup>                       | 10 Hz update rate, chop on                                                                                                |       | 50                     | 80    |                                                   | μV rms      |
|                                                  | ADCFLT = 0x00007                                                                                                          |       | 180                    | 270   |                                                   | μV rms      |
|                                                  | ADCFLT = 0x08101                                                                                                          |       | 280                    | 350   | 300                                               | μV rms      |
|                                                  | ADCFLT = 0x10001                                                                                                          |       | 400                    | 730   | 470                                               | μV rms      |
| Temperature Channel <sup>1</sup>                 |                                                                                                                           |       |                        |       |                                                   |             |
| No Missing Codes                                 | Valid at all ADC update rates                                                                                             | 20    |                        |       |                                                   | Bits        |
| INL                                              |                                                                                                                           |       | ±10                    | ±60   | ±15                                               | ppm of FSR  |
| Offset Error <sup>4,11</sup>                     | Chop off, 1 LSB = $1.14 \mu V$ (unipolar mode), after two point calibration                                               | -160  | ±48                    | +160  |                                                   | LSB         |
| Offset Error⁴                                    | Chop on                                                                                                                   | -80   | +16                    | +80   | ±16                                               | LSB         |
| Offset Error Drift                               | Chop off                                                                                                                  | 00    | ±0.48                  | 100   | ±0.48                                             | LSB/°C      |
| Total Gain Error <sup>4,11</sup>                 | chop on                                                                                                                   | -0.25 | ±0.48<br>±0.06         | +0.25 | ±0.48                                             | 230/ C<br>% |
| Gain Drift <sup>8</sup>                          |                                                                                                                           | -0.25 |                        | +0.25 |                                                   |             |
|                                                  |                                                                                                                           |       | 3                      | 11 25 | 3                                                 | ppm/°C      |
|                                                  | 1 kHz update rate, ADCFLT = 0x00007                                                                                       |       | 7.5                    | 11.25 | 10                                                | μV rms      |
| ADC SPECIFICATIONS, ANALOG                       | PGASCALE[11:10] = 0x2                                                                                                     |       |                        |       |                                                   |             |
| Current Channel <sup>1</sup>                     |                                                                                                                           |       |                        |       |                                                   |             |
| Absolute Input Voltage<br>Range                  | Applies to both IIN+ and IIN–                                                                                             | -200  |                        | +300  |                                                   | mV          |
| Input Voltage Range <sup>12</sup>                |                                                                                                                           |       |                        |       |                                                   |             |
|                                                  | Gain = 4, limited by absolute input voltage range                                                                         |       | ±300                   |       |                                                   | mV          |
|                                                  | Gain = 8                                                                                                                  |       | ±150                   |       |                                                   | mV          |
|                                                  | Gain = 32                                                                                                                 |       | ±37.5                  |       |                                                   | mV          |
| Input Leakage Current <sup>13</sup>              |                                                                                                                           | -3    |                        | +3    | ±0.2                                              | nA          |
| Input Offset Current <sup>13</sup>               |                                                                                                                           |       | 0.2                    | 0.6   | 0.4                                               | nA          |
| Voltage Channel                                  |                                                                                                                           |       |                        |       |                                                   |             |
| Absolute Input Voltage<br>Range <sup>1</sup>     | Voltage ADC specifications are valid in this range                                                                        | 6     |                        | 18    |                                                   | V           |
| Input Voltage Range <sup>1</sup>                 |                                                                                                                           |       | 0 to 28.8              |       |                                                   | V           |
| VBAT Input Current                               | VBAT = 18 V                                                                                                               | 5     | 9                      | 13    | 11                                                | μA          |
| Temperature Channel                              | VREF = (AVDD18, GND_SW)                                                                                                   |       |                        |       |                                                   |             |
| Absolute Input Voltage<br>Range <sup>1, 14</sup> |                                                                                                                           | 100   |                        | 1500  |                                                   | mV          |
| Input Voltage Range <sup>1</sup>                 |                                                                                                                           |       | 0 to 1.4               |       |                                                   | V           |
| VTEMP Input Current <sup>1</sup>                 |                                                                                                                           |       | 2.5                    | 10    |                                                   | nA          |
| VOLTAGE REFERENCE                                |                                                                                                                           | 1     |                        |       |                                                   |             |
| Internal Reference                               |                                                                                                                           |       | 1.2                    |       | 1.2                                               | v           |
| Power-Up Time <sup>1</sup>                       |                                                                                                                           |       | 0.5                    |       | 0.5                                               | ms          |
| Initial Accuracy <sup>1</sup>                    | Measured at $T_A = 25^{\circ}C$                                                                                           | -0.15 |                        | +0.15 |                                                   | %           |
| Temperature Coefficient <sup>1, 15</sup>         |                                                                                                                           | -20   | ±5                     | +20   | ±8                                                | ppm/°C      |
| Telliperature Coencient                          |                                                                                                                           |       |                        |       |                                                   |             |

|                                            |                                                      | T <sub>A</sub> : | = -40°C to - | -115°C | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |        |
|--------------------------------------------|------------------------------------------------------|------------------|--------------|--------|---------------------------------------------------|--------|
| Parameter                                  | Test Conditions/Comments                             | Min              | Тур          | Max    | Тур                                               | Unit   |
| ADC DIAGNOSTICS                            |                                                      |                  |              |        |                                                   |        |
| AVDD18/136 Accuracy <sup>1,2,17</sup>      | At any gain setting                                  | 12               |              | 14     | 13                                                | mV     |
| Voltage Attenuator Current                 | Differential voltage increase on the                 | 2.4              |              | 3.2    | 2.8                                               | V      |
| Source Accuracy                            | attenuator when current is on                        |                  |              |        |                                                   |        |
| RESISTIVE ATTENUATOR                       |                                                      |                  |              |        |                                                   |        |
| Divider Ratio                              |                                                      |                  | 24           |        |                                                   |        |
| Resistor Mismatch Drift                    | Implicit in the voltage channel gain error           |                  | ±3           |        |                                                   | ppm/°C |
|                                            | specification                                        |                  |              |        |                                                   |        |
| ADC GROUND SWITCH                          |                                                      |                  |              |        |                                                   |        |
| Resistor to Ground                         |                                                      | 45               | 60           | 75     |                                                   | kΩ     |
| TEMPERATURE SENSOR <sup>1, 18</sup>        | Processor in hibernate mode                          |                  |              |        |                                                   |        |
| Accuracy                                   | T <sub>A</sub> = 115°C to 125°C                      | -3.5             | ±1           | +3.5   | ±1                                                | °C     |
|                                            | $T_{A} = -40^{\circ}C \text{ to } +115^{\circ}C$     | -3               | ±1           | +3     |                                                   | °C     |
|                                            | $T_{A} = -25^{\circ}C \text{ to } +85^{\circ}C$      | -2.5             | ±0.5         | +2.5   |                                                   | °C     |
|                                            | $T_{A} = -10^{\circ}C \text{ to } +55^{\circ}C$      | -2               | ±0.5         | +2     |                                                   | °C     |
| POWER-ON RESET (POR) <sup>1</sup>          | Refers to voltage at the VDD pin                     |                  |              |        |                                                   | 1      |
| POR Trip Level                             | <b>5</b> - r                                         | 2.8              | 3.1          | 3.4    | 3.3                                               | v      |
| POR Hysteresis                             |                                                      |                  | 0.1          |        |                                                   | V      |
| LOW VOLTAGE FLAG (LVF)                     |                                                      |                  |              |        |                                                   |        |
| LVF Level                                  | Refers to voltage at the VDD pin                     | 2.6              | 2.75         | 3.00   |                                                   | v      |
| WATCHDOG TIMER (WDT)                       |                                                      | 2.0              | 2.75         | 5.00   |                                                   | -      |
| Shortest Timeout Period                    | 32,768 Hz clock with a prescaler of 1                |                  | 30.5         |        | 30.5                                              | μs     |
| Longest Timeout Period                     | 32,768 Hz clock with a prescaler of 4096             |                  | 8192         |        | 8192                                              | sec    |
| FLASH/EE MEMORY                            | 52,700 Hz Clock with a prescaler of 4090             |                  | 0192         |        | 0192                                              | 360    |
| Endurance <sup>19</sup>                    |                                                      | 10,000           |              |        |                                                   | Curles |
|                                            |                                                      |                  |              |        |                                                   | Cycles |
| Data Retention <sup>20</sup>               |                                                      | 20               |              |        |                                                   | Years  |
| LOGIC INPUTS <sup>1</sup>                  |                                                      |                  |              |        |                                                   |        |
| Input Voltage                              |                                                      |                  |              |        |                                                   | .,     |
| Low, V <sub>INL</sub>                      |                                                      |                  |              | 0.4    |                                                   | V      |
| High, V <sub>INH</sub>                     |                                                      | 2.0              |              |        |                                                   | V      |
| LOGIC OUTPUTS <sup>1</sup>                 | All logic outputs, measured with ±1 mA load          |                  |              |        |                                                   |        |
| Output Voltage                             |                                                      |                  |              |        |                                                   |        |
| <b>High, V</b> он                          |                                                      | 33VDD -          |              |        |                                                   | V      |
|                                            |                                                      | 0.4              |              | 0.4    |                                                   |        |
| Low, Vol                                   |                                                      |                  |              | 0.4    | -                                                 | V      |
| DIGITAL INPUTS <sup>1</sup>                | All digital inputs except RESET,<br>SWDIO, and SWCLK |                  |              |        |                                                   |        |
| Logic 1 Input Current (Leakage<br>Current) | V <sub>INH</sub> = 3.3 V                             |                  | ±1           | ±10    |                                                   | μΑ     |
| Logic 0 Input Current (Leakage<br>Current) | $V_{INL} = 0 V$                                      |                  | ±1           | ±10    |                                                   | μA     |
| Input Capacitance                          |                                                      |                  | 10           |        |                                                   | pF     |
| ON-CHIP OSCILLATORS                        |                                                      |                  |              |        |                                                   |        |
| Low Frequency Oscillator<br>(LFOSC)        |                                                      |                  | 32,768       |        |                                                   | Hz     |
| Accuracy                                   |                                                      |                  | ±5           |        |                                                   | %      |
|                                            | After a calibration from HFOSC                       | -6               |              | +6     |                                                   | %      |
| High Frequency Oscillator<br>(HFOSC)       |                                                      |                  | 16.384       |        |                                                   | MHz    |
| Accuracy (LINCAL) <sup>1, 21</sup>         |                                                      | -0.75            | ±0.5         | +0.75  |                                                   | %      |
| Accuracy (High Precision<br>Mode)          |                                                      | -1               |              | +1     |                                                   | %      |
| Accuracy (Low Precision<br>Mode)           |                                                      | -3               |              | +3     |                                                   | %      |

**Data Sheet** 

|                                          |                                                                                         | <b>T</b> <sub>A</sub> = | = -40°C to   | +115℃            | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |          |
|------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------|--------------|------------------|---------------------------------------------------|----------|
| Parameter                                | Test Conditions/Comments                                                                | Min                     | Тур          | Max              | Мах Тур                                           |          |
| PROCESSOR START-UP TIME <sup>1</sup>     |                                                                                         |                         |              |                  |                                                   |          |
| At Power-On                              | Includes kernel power-on execution time, VDD drops to < 0.8 V                           |                         | 18           |                  |                                                   | ms       |
| Brownout                                 | VDD drops below power on reset voltage but not below 0.8 V                              |                         | 1.15         |                  |                                                   | ms       |
| After Reset Event                        | Includes kernel power-on execution time                                                 |                         | 1.25         |                  |                                                   | ms       |
| Wake-Up from LIN                         |                                                                                         |                         | 0.15         |                  |                                                   | ms       |
| LIN INPUT/OUTPUT GENERAL <sup>1</sup>    |                                                                                         |                         |              |                  |                                                   |          |
| Baud Rate                                |                                                                                         | 1000                    |              | 20,000           |                                                   | Bits/sec |
| VDD                                      | Supply voltage range for which the LIN interface is functional                          | 7                       |              | 18               |                                                   | V        |
| LIN Comparator Response<br>Time          |                                                                                         |                         | 38           | 90               |                                                   | μs       |
| LIN DC PARAMETERS                        |                                                                                         |                         |              |                  | Ī                                                 |          |
| Ilin_dom_max                             | Current limit for driver when LIN bus is<br>in dominant state, VBAT = VBAT<br>(maximum) | 40                      |              | 200              |                                                   | mA       |
| I <sub>LIN_PAS_REC</sub> 1               | Driver off, 7.0 V < VBUS < 18 V, VDD =<br>VLIN - 0.7 V                                  |                         |              | 20               |                                                   | μΑ       |
| ILIN_PAS_DOM <sup>1</sup>                | Input leakage, VLIN = 0 V, VBAT = 12 V,<br>driver off                                   | -1                      |              |                  |                                                   | mA       |
| I <sub>LIN_NO_GND</sub> <sup>1, 22</sup> | Control unit disconnected from<br>ground, GND = VDD, 0 V < VLIN <<br>18 V, VBAT = 12 V  | -1                      |              | +1               |                                                   | mA       |
| BUS_NO_BAT <sup>1</sup>                  | VBAT disconnected, VDD = GND, 0 V <<br>VBUS < 18 V                                      |                         |              | 30               |                                                   | μΑ       |
| V <sub>LIN_DOM</sub> <sup>1</sup>        | LIN receiver dominant state, VDD > 7.0 V                                                |                         |              | $0.4 \times VDD$ |                                                   | V        |
| V <sub>LIN_REC</sub> <sup>1</sup>        | LIN receiver recessive state, VDD > 7.0 V                                               | 0.6 VDD                 |              |                  |                                                   | V        |
| V <sub>LIN_CNT</sub> <sup>1</sup>        | $V_{LIN\_CNT} = (V_{TH\_DOM} + V_{TH\_REC})/2, VDD > 7.0 V$                             | 0.475 ×<br>VDD          | 0.5 ×<br>VDD | 0.525 ×<br>VDD   |                                                   | V        |
| V <sub>HYS</sub> <sup>1</sup>            | $V_{\text{HYS}} = V_{\text{TH}\_\text{REC}} - V_{\text{TH}\_\text{DOM}}$                |                         |              | 0.175 ×<br>VDD   |                                                   | V        |
| VLIN_DOM_DRV_LOSUP <sup>1</sup>          | LIN dominant output voltage, VDD = 7.0 V                                                |                         |              |                  |                                                   |          |
| $R_L=500\;\Omega$                        |                                                                                         |                         |              | 1.2              |                                                   | V        |
| $R_L = 1000 \ \Omega$                    |                                                                                         | 0.6                     |              |                  |                                                   | V        |
| $V_{\text{LIN\_DOM\_DRV\_HISUP}^1}$      | LIN dominant output voltage, VDD = 18 V                                                 |                         |              |                  |                                                   |          |
| $R_L = 500 \ \Omega$                     |                                                                                         |                         |              | 2                |                                                   | V        |
| $R_L = 1000 \ \Omega$                    |                                                                                         | 0.8                     |              |                  |                                                   | V        |
| V <sub>LIN_RECESSIVE</sub> <sup>1</sup>  | LIN recessive output voltage                                                            | $0.8 \times VDD$        |              |                  |                                                   | V        |
| VBAT Shift <sup>1,22</sup>               |                                                                                         | 0                       |              | 0.115 ×<br>VDD   |                                                   | V        |
| GND Shift <sup>1,22</sup>                |                                                                                         | 0                       |              | 0.115 ×<br>VDD   |                                                   | V        |
| Rslave                                   | Slave termination resistance                                                            | 20                      | 30           | 47               | 30                                                | kΩ       |
| $V_{\text{SERIAL}_DIODE}^1$              | Voltage drop at the serial diode,<br>DSer_Int                                           | 0.4                     | 0.7          | 1                |                                                   | V        |

| Parameter                              |                                                                                  | T,    | ₄ = −40°C to | +115℃ | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |       |
|----------------------------------------|----------------------------------------------------------------------------------|-------|--------------|-------|---------------------------------------------------|-------|
|                                        | Test Conditions/Comments                                                         | Min   | Тур          | Max   | Тур                                               | Unit  |
| LIN AC PARAMETERS <sup>1</sup>         | Bus load conditions (CBUS  RBUS):                                                |       |              |       |                                                   |       |
|                                        | 1 nF  1 kΩ, 6.8 nF  660 Ω, 10 nF  500 Ω                                          |       |              |       |                                                   |       |
| D1                                     | Duty Cycle 1                                                                     | 0.396 |              |       |                                                   |       |
|                                        | $THREC(MAX) = 0.744 \times VBAT$                                                 |       |              |       |                                                   |       |
|                                        | THDOM(MAX) = $0.581 \times VBAT$                                                 |       |              |       |                                                   |       |
|                                        | $VSUP = 7.0 V \text{ to } 18 V, t_{BIT} = 50 \ \mu s$                            |       |              |       |                                                   |       |
|                                        | $D1 = t_{BUS_REC(MIN)}/(2 \times t_{BIT})$                                       |       |              |       |                                                   |       |
| D2                                     | Duty Cycle 2                                                                     |       |              | 0.581 |                                                   |       |
|                                        | THREC(MIN) = $0.284 \times VBAT$                                                 |       |              |       |                                                   |       |
|                                        | THDOM(MIN) = $0.422 \times VBAT$                                                 |       |              |       |                                                   |       |
|                                        | VSUP = 7.0 V to 18 V, $t_{BIT}$ = 50 µs                                          |       |              |       |                                                   |       |
| D3 <sup>22</sup>                       | $D2 = t_{BUS_{REC(MAX)}}/(2 \times t_{BIT})$                                     | 0.417 |              |       |                                                   |       |
| D3                                     | THREC(MAX) = $0.778 \times VBAT$<br>THDOM(MAX) = $0.616 \times VBAT$             | 0.417 |              |       |                                                   |       |
|                                        | VDD = 7.0 V  to  18 V                                                            |       |              |       |                                                   |       |
|                                        | $t_{BIT} = 96 \mu s$                                                             |       |              |       |                                                   |       |
|                                        | $D3 = t_{BUS REC(MIN)}/(2 \times t_{BIT})$                                       |       |              |       |                                                   |       |
| D4 <sup>22</sup>                       | $THREC(MIN) = 0.389 \times VBAT$                                                 |       |              | 0.590 |                                                   |       |
|                                        | THDOM(MIN) = $0.251 \times VBAT$                                                 |       |              | 0.590 |                                                   |       |
|                                        | VDD = 7.0 V  to  18 V                                                            |       |              |       |                                                   |       |
|                                        | t <sub>BIT</sub> = 96 μs                                                         |       |              |       |                                                   |       |
|                                        | $D4 = t_{BUS_{REC(MAX)}}/(2 \times t_{BIT})$                                     |       |              |       |                                                   |       |
| t <sub>rx_PDr</sub> <sup>22</sup>      | Propagation delay of receiver                                                    |       |              | 6     |                                                   | μs    |
| t <sub>rx_sym</sub> <sup>22</sup>      | Symmetry of receiver propagation                                                 | -2    |              | +2    |                                                   | μs    |
|                                        | delay rising edge, with respect to                                               |       |              |       |                                                   | -     |
|                                        | falling edge ( $t_{RX_SYM} = t_{RF_PDR} - t_{RX_PDF}$ )                          |       |              |       |                                                   |       |
| PACKAGE THERMAL<br>SPECIFICATIONS      |                                                                                  |       |              |       |                                                   |       |
| Thermal Impedance $(\theta_{JA})^{23}$ | JEDEC 4-layer board                                                              |       | 40           |       |                                                   | °C/W  |
| POWER REQUIREMENTS                     |                                                                                  |       | 10           |       |                                                   | C/ 11 |
| Power Supply Voltages                  |                                                                                  |       |              |       |                                                   |       |
| VDD (Pin 26)                           |                                                                                  | 3.6   |              | 18    |                                                   | v     |
| DVDD33 (Pin 21)                        |                                                                                  |       | 3.3          |       | 3.3                                               | V     |
| AVDD18 (Pin 19)                        |                                                                                  |       | 1.88         |       | 1.88                                              | v     |
| DVDD18 (Pin 22)                        |                                                                                  |       | 1.88         |       | 1.88                                              | v     |
| POWER CONSUMPTION                      |                                                                                  |       |              |       |                                                   |       |
| IDD (Processor Normal                  | CD0 (PCLK = 16 MHz), 16 MHz 1% mode,                                             |       | 8            | 17    | 9                                                 | mA    |
| Mode) <sup>24</sup>                    | ADCs off, reference buffer off, executing                                        |       |              |       |                                                   |       |
|                                        | code from program flash                                                          |       | _            |       | _                                                 |       |
|                                        | CD1 (PCLK = 8 MHz), 16 MHz 1% mode,<br>ADCs off, reference buffer off, executing |       | 6            |       | 7                                                 | mA    |
|                                        | code from program flash                                                          |       |              |       |                                                   |       |
|                                        | CD0 (PCLK = 16 MHz), 16 MHz 1% mode,                                             |       | 9.5          | 18.5  | 10                                                | mA    |
|                                        | ADCs on, reference buffer on, executing                                          |       |              |       | -                                                 |       |
|                                        | code from program flash                                                          |       |              |       |                                                   |       |
| IDD (Processor Powered                 | Precision oscillator off, ADC off,                                               |       | 60           | 100   |                                                   | μΑ    |
| Down)                                  | external LIN master pull-up resistor<br>present, measured with wake-up and       |       |              |       |                                                   |       |
|                                        | watchdog timers clocked from low                                                 |       |              |       |                                                   |       |
|                                        | power oscillator, maximum value is at                                            |       |              |       |                                                   |       |
|                                        | 105°C, and VDD = 18 V                                                            |       |              |       |                                                   |       |
| IDD LIN                                |                                                                                  |       | 500          |       |                                                   | μΑ    |
| IDD IADC                               | Gain = 4, 8, or 16                                                               |       | 700          |       |                                                   | μA    |
|                                        | Gain = 32 or 64                                                                  |       | 800          |       |                                                   | μA    |
|                                        | LPM, gain = 64                                                                   |       | 350          |       |                                                   | μA    |

|                                |                                 | т   | ₄ = −40°C to | +115°C | T <sub>A</sub> = +115°C to<br>+125°C <sup>1</sup> |      |
|--------------------------------|---------------------------------|-----|--------------|--------|---------------------------------------------------|------|
| Parameter                      | <b>Test Conditions/Comments</b> | Min | Тур          | Max    | Тур                                               | Unit |
| IDD ADC1 VADC                  |                                 |     | 550          |        |                                                   | μA   |
| IDD Internal Reference (1.2 V) |                                 |     | 150          |        |                                                   | μΑ   |
| IDD HFOSC                      | Reduction from 1% to 3% mode    |     | 50           |        |                                                   | μΑ   |

<sup>1</sup> Not guaranteed by production test, but by design and/or characterization data at production release.

<sup>2</sup> Valid for PGA current ADC gain settings of 4, 8, 16, 32, and 64.

<sup>3</sup> System chopping enabled.

<sup>4</sup> These specifications include temperature drift.

<sup>5</sup> A user system calibration removes this error at a given temperature (and at a given gain for the current channel).

<sup>6</sup> The offset error drift is included in the offset error. This typical specification is an indicator of the offset error due to temperature drift. This typical value is the mean of the temperature drift characterization data distribution.

<sup>7</sup> Includes internal reference temperature drift.

<sup>8</sup> The gain drift is included in the total gain error. This typical specification is an indicator of the gain error due to the temperature drift in the ADC. This typical value is the mean of the temperature drift characterization data distribution.

<sup>9</sup> Voltage channel specifications include resistive attenuator input stage, unless otherwise stated.

<sup>10</sup> RMS noise is referred to voltage attenuator input; for example, at f<sub>ADC</sub> = 1 kHz, the typical rms noise at the ADC input is 7.5 μV, scaling by the attenuator (24) yields these input referred noise figures.

<sup>11</sup> Valid after an initial self calibration.

<sup>12</sup> It is possible to extend the ADC input range by up to 10% by modifying the factory set value of the gain calibration register or using system calibration. This approach can also be used to reduce the ADC input range (LSB size).

<sup>13</sup> Valid for a differential input less than 10 mV.

<sup>14</sup> The absolute value of the voltage of VTEMP and GND\_SW must be 100 mV (minimum) for accurate operation of the temperature analog-to-digital converter (T-ADC). <sup>15</sup> Measured using box method.

<sup>16</sup> The long-term stability specification is accelerated and noncumulative. The drift in subsequent 1000 hour periods is significantly lower than in the first 1000 hour period.

<sup>17</sup> Valid after an initial self gain calibration.

<sup>18</sup> Die temperature.

<sup>19</sup> Endurance is qualified to 10,000 cycles, as per JEDEC Standard 22 Method A117 and measured at -40°C, +25 °C, and +115°C. Typical endurance at +25°C is 100k cycles.

<sup>20</sup> Data retention lifetime equivalent at junction temperature (T<sub>j</sub>) = 85°C, as per JEDEC Standard 22 Method A117. Data retention lifetime derates with junction temperature.

<sup>21</sup> Measured with LIN communication active.

<sup>22</sup> These specifications are not production tested but are supported by LIN compliance testing.

<sup>23</sup> Thermal impedance can be used to calculate the thermal gradient from ambient to die temperature.

<sup>24</sup> Typical additional supply current consumed during Flash/EE memory program and erase cycles is 3 mA and 1 mA, respectively.

### **ABSOLUTE MAXIMUM RATINGS**

The ADuCM330/ADuCM331 operate directly from the 12 V battery supply and is fully specified over the -40°C to +115°C temperature range, unless otherwise noted.

### Table 2.

| Parameter                                                                        | Rating                   |
|----------------------------------------------------------------------------------|--------------------------|
| AGND to DGND to VSS to IO_VSS                                                    | –0.3 V to +0.3 V         |
| VBAT to AGND                                                                     | –22 V to +40 V           |
| VDD to VSS                                                                       | –0.3 V to +40 V          |
| LIN to IO_VSS                                                                    | –18 V to +40 V           |
| Digital Input/Output Voltage to DGND                                             | -0.3 V to DVDD33 + 0.3 V |
| ADC Inputs to AGND                                                               | -0.3 V to AVDD18 + 0.3 V |
| ESD (Human Body Model) Rating<br>HBM-ADI0082 (Based on ANSI/ ESD<br>STM5.1-2007) |                          |
| All Pins Except LIN and VBAT                                                     | ±2.0 kV                  |
| LIN                                                                              | ±6 kV                    |
| VBAT                                                                             | ±4 kV                    |
| IEC 61000-4-2                                                                    |                          |
| LIN and VBAT                                                                     | ±8 kV                    |
| Storage Temperature Range                                                        | –55°C to +150°C          |
| Junction Temperature                                                             |                          |
| Transient                                                                        | 150°C                    |
| Continuous                                                                       | 130°C                    |
| Lead Temperature                                                                 |                          |
| Soldering Reflow <sup>1</sup>                                                    | 260°C                    |
| Lifetime <sup>2</sup>                                                            |                          |
| Normal Mode                                                                      | 480 hours at -40°C       |
|                                                                                  | 1600 hours at +23°C      |
|                                                                                  | 5200 hours at +60°C      |
|                                                                                  | 640 hours at +85°C       |
|                                                                                  | 80 hours at +105°C       |
| Standby Mode                                                                     | 12,648 hours at –40°C    |
|                                                                                  | 60,000 hours at +25°C    |
|                                                                                  | 50,000 hours at +50°C    |

<sup>1</sup> JEDEC standard J-STD-020.

<sup>2</sup> Using an activation energy of 0.7 eV, verified using high temperature operating life (HTOL) at 125°C for 1000 hours.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

11153-005

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 3. Pin Function Descriptions

| Pin No. | Mnemonic                         | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                              |
|---------|----------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RESET                            | Ι                 | Reset Input Pin. Active low. This pin has an internal pull-up resistor to 33VDD.                                                                                                                                                                                                                                                         |
| 2       | SWDIO                            | I/O               | Cortex-M3 Debug Data Input and Output Channel. At power-on, this output is disabled and pulled high via an internal pull-up resistor. This pin can be left unconnected when not in use.                                                                                                                                                  |
| 3       | SWCLK                            | I                 | Cortex-M3 Debug Clock Input. This is an input pin only and has an internal pull-up resistor. This pin can be left unconnected when not in use.                                                                                                                                                                                           |
| 4       | gpioo/cs/lin_rx                  | I/O               | General-Purpose Input/Output 0 (P0.0) (GPIO0). By default, this pin is configured as an input. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected.                                                                                                                            |
|         |                                  |                   | Chip Select $\overline{(CS)}$ . When configured, this pin also operates the SPI chip select input.                                                                                                                                                                                                                                       |
|         |                                  |                   | Local Interconnect Network Receiver (Rx) (LIN_RX). This pin can be configured as the Rx pin for LIN frames in external transceiver mode.                                                                                                                                                                                                 |
| 5       | gpi01/sclk/lin_tx                | I/O               | General-Purpose Input/Output 1 (P0.1) (GPIO1). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330/ADuCM331 hardware reference manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected. |
|         |                                  |                   | Serial Clock Input (SCLK). When configured, this pin operates the SPI serial clock input.                                                                                                                                                                                                                                                |
|         |                                  |                   | Local Interconnect Network Transmitter (Tx) (LIN_TX). This pin can be configured as the Tx pin for LIN frames in external transceiver mode.                                                                                                                                                                                              |
| 6       | GPIO2/MISO                       | I/O               | General-Purpose Input/Output 2 (P0.2) (GPIO2). By default, this pin is configured as an input. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected.                                                                                                                            |
|         |                                  |                   | Master Input/Slave Output (MISO). When configured, this pin also operates the SPI master input/slave output.                                                                                                                                                                                                                             |
| 7       | GPIO3/IRQ0/MOSI/<br>LC_TX/LIN_TX | I/O               | General-Purpose Input/Output 3 (P0.3) (GPIO3). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330/ADuCM331 hardware reference manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected. |
|         |                                  |                   | Interrupt Request (IRQ0). This pin can also be configured as External Interrupt Request 0.                                                                                                                                                                                                                                               |
|         |                                  |                   | Master Output/Slave Input (MOSI). This pin can be configured as an SPI master output/slave input pin.                                                                                                                                                                                                                                    |
|         |                                  |                   | LIN Conformance Tx (LC_TX). This pin can be connected to the LIN physical Tx for LIN conformance testing.                                                                                                                                                                                                                                |
|         |                                  |                   | Local Interconnect Network Tx (LIN_TX). This pin can also be connected as the Tx pin for LIN frames in external transceiver mode.                                                                                                                                                                                                        |

| Pin No. | Mnemonic                           | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|---------|------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 8       | gpi04/irq1/lc_rx/<br>Eclkin/lin_rx | I/O               | General-Purpose Input/Output 4 (P0.4) (GPIO4). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330/ADuCM331 hardware reference manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected.                                                                                                |  |  |  |
|         |                                    |                   | Interrupt Request (IRQ1). This pin can be configured as External Interrupt Request 1.                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|         |                                    |                   | LIN Conformance Rx (LC_RX). This pin can be connected to LIN physical RX for LIN conformance testing.                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|         |                                    |                   | External Clock (ECLKIN). This pin can be configured as the external clock input.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|         |                                    |                   | Local Interconnect Network Rx (LIN_RX). This pin can be configured as the receiving pin for LIN frames in external transceiver mode.                                                                                                                                                                                                                                                                                                    |  |  |  |
| 9       | GND_SW                             | I                 | Switch to Internal Analog Ground Reference. This pin is the negative input for the external temperature channel.                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 10      | VTEMP                              | I                 | External Pin for Negative Temperature Coefficient (NTC)/Positive Temperature Coefficient (PTC) Temperature Measurement.                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 11      | IIN+_AUX                           | S                 | Auxiliary IIN+ Pin. Connect this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 12      | IIN+                               | I                 | Positive Differential Input for Current Channel.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 13      | IIN–                               | 1                 | Negative Differential Input for Current Channel.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 14      | IINAUX                             | S                 | Auxiliary IIN– Pin. Connect this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 15      | VINP_AUX                           | S                 | Auxiliary Input Voltage Positive Channel. Connect this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 16      | VINM_AUX                           | S                 | Auxiliary Input Voltage Negative Channel. Connect this pin to AGND.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 17      | VREF                               | S                 | Voltage Reference Pin. Connect this pin via a 470 nF capacitor to ground. This pin can also be used to input an external voltage reference. This pin cannot be used to supply an external circuit.                                                                                                                                                                                                                                      |  |  |  |
| 18      | AGND                               | S                 | Ground Reference for On-Chip Precision Analog Circuits.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 19      | AVDD18                             | S                 | Supply from Analog LDO. Do not connect this pin to an external circuit. <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 20      | 33VDD                              | S                 | 3.3 V Supply. Connect to Pin 21. Do not connect this pin to an external circuit. <sup>2</sup>                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 21      | DVDD33                             | S                 | 3.3 V Supply. Connect to Pin 20. Do not connect this pin to an external circuit. <sup>2</sup>                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 22      | DVDD18                             | S                 | 1.8 V Supply. Do not connect this pin to an external circuit. <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 23      | DGND                               | S                 | Ground Reference for On-Chip Digital Circuits.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 24      | DNC                                |                   | Do Not Connect. This pin is internally connected; therefore, do not externally connect to this pin.                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 25      | DGND                               | S                 | Ground Reference for On-Chip Digital Circuits.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 26      | VDD                                | S                 | Battery Power Supply for On-Chip Regulator.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 27      | VBAT                               | S                 | Battery Voltage Input fo Resistor Divider.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 28      | LIN                                | I/O               | Local Interconnect Network (LIN) Physical Interface Input/Output.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 29      | IO_VSS                             | S                 | Ground Reference for the LIN Pin.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 30      | VSS                                | S                 | Ground Reference. This is the ground reference for the internal voltage regulators.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 31      | DGND                               | S                 | Ground Reference for On-Chip Digital Circuits.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 32      | GPIO5/LC_TX/LIN_TX                 | I/O               | General-Purpose Input/Output 5 (P0.5) (GPIO5). By default, this pin is configured as an input.<br>This pin is checked by the kernel on every reset. See the ADuCM330/ADuCM331 hardware reference manual for further information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and, when not in use, can be left unconnected.<br>LIN Conformance Tx (LC_TX). This pin can be connected to the LIN physical Tx for LIN |  |  |  |
|         |                                    |                   | conformance testing.<br>Local Interconnect Network Tx (LIN_TX). This pin can be configured as the Tx pin for LIN frames                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 22      | EDAD                               |                   | in external transceiver mode.                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 33      | EPAD                               |                   | Exposed Pad. It is recommended that the exposed pad be soldered to ground for thermal reasons.                                                                                                                                                                                                                                                                                                                                          |  |  |  |

<sup>1</sup> I is input, O is output, and S is supply. <sup>2</sup> Using the 1.8 V or 3.3 V supply to power an external circuit can have POR, EMC, and self heating implications. Device evaluation and testing completed without an external load attached.

### TERMINOLOGY

### **Conversion Rate**

The conversion rate specifies the rate at which an output result is available from the ADC, after the ADC has settled.

The  $\Sigma$ - $\Delta$  conversion techniques used on this device means that although the ADC front-end signal is oversampled at a relatively high sample rate, a subsequent digital filter is used to decimate the output, giving a valid 20-bit data conversion result at output rates from 1 Hz to 8 kHz.

Note that, when software switches from one input to another (on the same ADC), the digital filter must first be cleared and then allowed to average a new result. Depending on the configuration of the ADC and the type of filter, this averaging can require multiple conversion cycles.

#### Integral Nonlinearity (INL)

INL is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero scale, a point ½ LSB below the first code transition, and full scale, a point ½ LSB above the last code transition (111...110 to 111...111). The error is expressed as a percentage of full scale.

Positive INL is defined as the deviation from a straight line through  $\frac{1}{2}$  LSB above midscale code transition to  $\frac{1}{2}$  LSB above the last code transition.

Negative INL is defined as the deviation from a straight line from a point ½ LSB below the first code transition to a point ½ LSB above the midscale code transition.

#### No Missing Codes

No missing codes is a measure of the differential nonlinearity of the ADC. The error is expressed in bits and specifies the number of codes (ADC results) as  $2^N$  bits, where N = no missing codes, guaranteed to occur through the full ADC input range.

#### **Offset Error**

Offset error is the deviation of the first code transition ADC input voltage from the ideal first code transition.

#### **Offset Error Drift**

Offset error drift is the variation in absolute offset error with respect to temperature. This error is expressed as LSB/°C or nV/°C.

#### **Gain Error**

Gain error is a measure of the span error of the ADC. It is a measure of the difference between the measured and the ideal span between any two points in the transfer function.

#### **Output Noise**

The output noise is specified as the standard deviation (or  $1\times\Sigma$ ) of ADC output codes distribution collected when the ADC input voltage is at a dc voltage. It is expressed as  $\mu V$  rms or nV rms. The output, or rms noise, is used to calculate the effective resolution of the ADC as defined by the following equation:

*Effective Resolution* = log<sub>2</sub>(*Full-Scale Range/rms Noise*) bits

The peak-to-peak noise is defined as the deviation of codes that fall within  $6.6 \times \Sigma$  of the distribution of ADC output codes collected when the ADC input voltage is at dc. The peak-to-peak noise is therefore calculated as  $6.6 \times$  the rms noise.

The peak-to-peak noise can be used to calculate the ADC (noise free, code) resolution for which there is no code flicker within a  $6.6 \times \Sigma$  limit as defined by the following equation:

*Noise Free Code Resolution* = log<sub>2</sub>(*Full-Scale Range/Peakto-Peak Noise*) bits

### APPLICATIONS INFORMATION design guidelines

Before starting design and layout of the ADuCM330/ADuCM331 on a printed circuit board (PCB), it is recommended that the designer become familiar with the following guidelines that describe any special circuit considerations and layout requirements needed.

### POWER AND GROUND RECOMMENDATIONS

Place capacitors that are connecting to the ADuCM330/ ADuCM331 as close to the pins of the device as possible, with minimal trace length.

Capacitors connected to the 33VDD, AVDD18, and DVDD18 pins must have a low equivalent series resistance (ESR) rating.

All components must be rated accordingly to the temperature range expected by the application.

### **EXPOSED PAD THERMAL RECOMMENDATIONS**

It is required that the exposed pad on the underside of the ADuCM330/ADuCM331 be connected to ground to achieve the best electrical and thermal performance. It is recommended that the user connect an exposed continuous copper plane on the PCB to the ADuCM330/ADuCM331 exposed pad, and that the copper plane has several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. It is recommended that these vias be solder filled or plugged.

### **GENERAL RECOMMENDATIONS**

It is highly recommended to use the schematic given with component values specified (see Figure 3). The component values shown in Figure 3 are chosen from the characterization tests and evaluated for optimum performance of the ADuCM330/ ADuCM331.

Configure the GPIOs as inputs with pull-up resistors enabled to obtain the lowest possible current consumption in hibernate mode.

Set the Cortex-M3 core clock speed to the minimum required to meet the application requirements.

### **RECOMMENDED SCHEMATIC**

Figure 3 shows external components recommended for proper operation of the ADuCM330/ADuCM331.



### **OUTLINE DIMENSIONS**



Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature<br>Range <sup>3</sup> | Program Flash/<br>Data Flash/SRAM | Package Description                              | Package<br>Option |
|-----------------------|-----------------------------------|-----------------------------------|--------------------------------------------------|-------------------|
| ADuCM330WDCPZ         | -40°C to +115°C                   | 96 kB/4 kB/6 kB                   | 32-Lead Frame Chip Scale Package [LFCSP_VQ]      | CP-32-15          |
| ADuCM330WDCPZ-RL      | –40°C to +115°C                   | 96 kB/4 kB/6 kB                   | 32-Lead Frame Chip Scale Package [LFCSP_VQ]      | CP-32-15          |
| ADuCM331WDCPZ         | -40°C to +115°C                   | 128 kB/4 kB/6 kB                  | 32-Lead Frame Chip Scale Package [LFCSP_VQ]      | CP-32-15          |
| ADuCM331WDCPZ-RL      | –40°C to +115°C                   | 128 kB/4 kB/6 kB                  | 32-Lead Frame Chip Scale Package [LFCSP_VQ]      | CP-32-15          |
| EVAL-ADUCM331QSPZ     |                                   |                                   | Socketed Evaluation Board with Switches and LEDs |                   |

 $^{1}$  Z = RoHS Compliant Part.

<sup>2</sup> W = Qualified for Automotive Applications.

<sup>3</sup> The ADuCM330/ADuCM331 are functional but have degraded performance at temperatures from 115°C to 125°C.

### **AUTOMOTIVE PRODUCTS**

The ADuCM330W/ADuCM331W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

©2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D11153-0-10/15(C)



www.analog.com

Rev. C | Page 16 of 16