Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | AVR | | Core Size | 8/16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 47 | | Program Memory Size | 256KB (128K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-QFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/atxmega256a3bu-mnr | ## 3.1 Block Diagram Figure 3-1. XMEGA A3BU block diagram. ## 4. Resources A comprehensive set of development tools, application notes and datasheets are available for download on <a href="http://www.atmel.com/avr">http://www.atmel.com/avr</a>. ## 4.1 Recommended reading - Atmel AVR XMEGA AU manual - XMEGA application notes This device data sheet only contains part specific information with a short description of each peripheral and module. The XMEGA AU manual describes the modules and peripherals in depth. The XMEGA application notes contain example code and show applied use of the modules and peripherals. All documentations are available from www.atmel.com/avr. ## 5. Capacitive touch sensing The Atmel QTouch library provides a simple to use solution to realize touch sensitive interfaces on most Atmel AVR microcontrollers. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key Suppression<sup>®</sup> (AKS<sup>®</sup>) technology for unambiguous detection of key events. The QTouch library includes support for the QTouch and QMatrix acquisition methods. Touch sensing can be added to any application by linking the appropriate Atmel QTouch library for the AVR microcontroller. This is done by using a simple set of APIs to define the touch channels and sensors, and then calling the touch sensing API's to retrieve the channel information and determine the touch sensor states. The QTouch library is FREE and downloadable from the Atmel website at the following location: www.atmel.com/qtouchlibrary. For implementation details and other information, refer to the QTouch library user guide - also available for download from the Atmel website. Six of the 32 registers can be used as three 16-bit address register pointers for data space addressing, enabling efficient address calculations. One of these address pointers can also be used as an address pointer for lookup tables in flash program memory. ### 7. Memories #### 7.1 Features - Flash program memory - One linear address space - In-system programmable - Self-programming and boot loader support - Application section for application code - Application table section for application code or data storage - Boot section for application code or boot loader code - Separate read/write protection lock bits for all sections - Built in fast CRC check of a selectable flash program memory section - Data memory - One linear address space - Single-cycle access from CPU - SRAM - EEPROM - Byte and page accessible - Optional memory mapping for direct load and store - I/O memory - · Configuration and status registers for all peripherals and modules - 16 bit-accessible general purpose registers for global variables or flags - Bus arbitration - Deterministic priority handling between CPU, DMA controller, and other bus masters - Separate buses for SRAM, EEPROM and I/O memory - Simultaneous bus access for CPU and DMA controller - Production signature row memory for factory programmed data - ID for each microcontroller device type - Serial number for each device - Calibration bytes for factory calibrated peripherals - User signature row - One flash page in size - · Can be read and written from software - Content is kept after chip erase #### 7.2 Overview The Atmel AVR architecture has two main memory spaces, the program memory and the data memory. Executable code can reside only in the program memory, while data can be stored in the program memory and the data memory. The data memory includes the internal SRAM, and EEPROM for nonvolatile data storage. All memory spaces are linear and require no memory bank switching. Nonvolatile memory (NVM) spaces can be locked for further write and read/write operations. This prevents unrestricted access to the application software. A separate memory section contains the fuse bytes. These are used for configuring important system functions, and can only be written by an external programmer. The available memory size configurations are shown in "Ordering Information" on page 2. In addition, each device has a Flash memory signature row for calibration data, device identification, serial number etc. ## 15. Interrupts and Programmable Multilevel Interrupt Controller #### 15.1 Features - Short and predictable interrupt response time - Separate interrupt configuration and vector address for each interrupt - Programmable multilevel interrupt controller - Interrupt prioritizing according to level and vector address - Three selectable interrupt levels for all interrupts: low, medium and high - Selectable, round-robin priority scheme within low-level interrupts - Non-maskable interrupts for critical functions - Interrupt vectors optionally placed in the application section or the boot loader section #### 15.2 Overview Interrupts signal a change of state in peripherals, and this can be used to alter program execution. Peripherals can have one or more interrupts, and all are individually enabled and configured. When an interrupt is enabled and configured, it will generate an interrupt request when the interrupt condition is present. The programmable multilevel interrupt controller (PMIC) controls the handling and prioritizing of interrupt requests. When an interrupt request is acknowledged by the PMIC, the program counter is set to point to the interrupt vector, and the interrupt handler can be executed. All peripherals can select between three different priority levels for their interrupts: low, medium, and high. Interrupts are prioritized according to their level and their interrupt vector address. Medium-level interrupts will interrupt low-level interrupt handlers. High-level interrupts will interrupt both medium- and low-level interrupt handlers. Within each level, the interrupt priority is decided from the interrupt vector address, where the lowest interrupt vector address has the highest interrupt priority. Low-level interrupts have an optional round-robin scheduling scheme to ensure that all interrupts are serviced within a certain amount of time. Non-maskable interrupts (NMI) are also supported, and can be used for system critical functions. ### 15.3 Interrupt vectors The interrupt vector is the sum of the peripheral's base interrupt address and the offset address for specific interrupts in each peripheral. The base addresses for the Atmel AVR XMEGA A3BU devices are shown in Table 15-1. Offset addresses for each interrupt available in the peripheral are described for each peripheral in the XMEGA AU manual. For peripherals or modules that have only one interrupt, the interrupt vector is shown in Table 15-1. The program address is the word address. Table 15-1. Reset and interrupt vectors. | Program address<br>(base address) | Source | Interrupt description | |-----------------------------------|----------------|---------------------------------------------------| | 0x000 | RESET | | | 0x002 | OSCF_INT_vect | Crystal oscillator failure interrupt vector (NMI) | | 0x004 | PORTC_INT_base | Port C interrupt base | | 0x008 | PORTR_INT_base | Port R interrupt base | | 0x00C | DMA_INT_base | DMA controller interrupt base | | 0x014 | RTC32_INT_base | 32-bit Real Time Counter interrupt base | | 0x018 | TWIC_INT_base | Two-Wire Interface on Port C interrupt base | | 0x01C | TCC0_INT_base | Timer/Counter 0 on Port C interrupt base | Only Timer/Counter 0 has the split mode feature that split it into two 8-bit Timer/Counters with four compare channels each. Some timer/counters have extensions to enable more specialized waveform and frequency generation. The advanced waveform extension (AWeX) is intended for motor control and other power control applications. It enables low- and high-side output with dead-time insertion, as well as fault protection for disabling and shutting down external drivers. It can also generate a synchronized bit pattern across the port pins. The advanced waveform extension can be enabled to provide extra and more advanced features for the Timer/Counter. This are only available for Timer/Counter 0. See "AWeX – Advanced Waveform Extension" on page 37 for more details. The high-resolution (hi-res) extension can be used to increase the waveform output resolution by four or eight times by using an internal clock source running up to four times faster than the peripheral clock. See "Hi-Res – High Resolution Extension" on page 38 for more details. Figure 17-1. Overview of a Timer/Counter and closely related peripherals. PORTC, PORTD and PORTE each has one Timer/Counter 0 and one Timer/Counter1. PORTF has one Timer/Counter 0. Notation of these are TCC0 (Time/Counter C0), TCC1, TCD0, TCD1, TCE0, TCE1 and TCF0, respectively. ## 19. AWeX - Advanced Waveform Extension ### 19.1 Features - Waveform output with complementary output from each compare channel - Four dead-time insertion (DTI) units - 8-bit resolution - · Separate high and low side dead-time setting - Double buffered dead time - Optionally halts timer during dead-time insertion - Pattern generation unit creating synchronised bit pattern across the port pins - Double buffered pattern generation - Optional distribution of one compare channel output across the port pins - Event controlled fault protection for instant and predictable fault triggering #### 19.2 Overview The advanced waveform extension (AWeX) provides extra functions to the timer/counter in waveform generation (WG) modes. It is primarily intended for use with different types of motor control and other power control applications. It enables low- and high side output with dead-time insertion and fault protection for disabling and shutting down external drivers. It can also generate a synchronized bit pattern across the port pins. Each of the waveform generator outputs from the timer/counter 0 are split into a complimentary pair of outputs when any AWeX features are enabled. These output pairs go through a dead-time insertion (DTI) unit that generates the non-inverted low side (LS) and inverted high side (HS) of the WG output with dead-time insertion between LS and HS switching. The DTI output will override the normal port value according to the port override setting. The pattern generation unit can be used to generate a synchronized bit pattern on the port it is connected to. In addition, the WG output from compare channel A can be distributed to and override all the port pins. When the pattern generator unit is enabled, the DTI unit is bypassed. The fault protection unit is connected to the event system, enabling any event to trigger a fault condition that will disable the AWeX output. The event system ensures predictable and instant fault reaction, and gives flexibility in the selection of fault triggers. The AWeX is available for TCC0. The notation of this is AWEXC. ## 23. TWI - Two-Wire Interface #### 23.1 Features - Two Identical two-wire interface peripherals - Bidirectional, two-wire communication interface - Phillips I<sup>2</sup>C compatible - System Management Bus (SMBus) compatible - Bus master and slave operation supported - Slave operation - Single bus master operation - Bus master in multi-master bus environment - Multi-master arbitration - Flexible slave address match functions - 7-bit and general call address recognition in hardware - 10-bit addressing supported - Address mask register for dual address match or address range masking - Optional software address recognition for unlimited number of addresses - Slave can operate in all sleep modes, including power-down - Slave address match can wake device from all sleep modes - 100kHz and 400kHz bus frequency support - Slew-rate limited output drivers - Input filter for bus noise and spike suppression - Support arbitration between start/repeated start and data bit (SMBus) - Slave arbitration allows support for address resolve protocol (ARP) (SMBus) #### 23.2 Overview The two-wire interface (TWI) is a bidirectional, two-wire communication interface. It is $I^2C$ and System Management Bus (SMBus) compatible. The only external hardware needed to implement the bus is one pull-up resistor on each bus line. A device connected to the bus must act as a master or a slave. The master initiates a data transaction by addressing a slave on the bus and telling whether it wants to transmit or receive data. One bus can have many slaves and one or several masters that can take control of the bus. An arbitration process handles priority if more than one master tries to transmit data at the same time. Mechanisms for resolving bus contention are inherent in the protocol. The TWI module supports master and slave functionality. The master and slave functionality are separated from each other, and can be enabled and configured separately. The master module supports multi-master bus operation and arbitration. It contains the baud rate generator. Both 100kHz and 400kHz bus frequency is supported. Quick command and smart mode can be enabled to auto-trigger operations and reduce software complexity. The slave module implements 7-bit address match and general address call recognition in hardware. 10-bit addressing is also supported. A dedicated address mask register can act as a second address match register or as a register for address range masking. The slave continues to operate in all sleep modes, including power-down mode. This enables the slave to wake up the device from all sleep modes on TWI address match. It is possible to disable the address matching to let this be handled in software instead. The TWI module will detect START and STOP conditions, bus collisions, and bus errors. Arbitration lost, errors, collision, and clock hold on the bus are also detected and indicated in separate status flags available in both master and slave modes. It is possible to disable the TWI drivers in the device, and enable a four-wire digital interface for connecting to an external TWI bus driver. This can be used for applications where the device operates from a different $V_{CC}$ voltage than used by the TWI bus. PORTC and PORTE each has one TWI. Notation of these peripherals are TWIC and TWIE. ## 28. CRC - Cyclic Redundancy Check Generator ### 28.1 Features - Cyclic redundancy check (CRC) generation and checking for - Communication data - Program or data in flash memory - Data in SRAM and I/O memory space - Integrated with flash memory, DMA controller and CPU - Continuous CRC on data going through a DMA channel - Automatic CRC of the complete or a selectable range of the flash memory - CPU can load data to the CRC generator through the I/O interface - CRC polynomial software selectable to - CRC-16 (CRC-CCITT) - CRC-32 (IEEE 802.3) - Zero remainder detection #### 28.2 Overview A cyclic redundancy check (CRC) is an error detection technique test algorithm used to find accidental errors in data, and it is commonly used to determine the correctness of a data transmission, and data present in the data and program memories. A CRC takes a data stream or a block of data as input and generates a 16- or 32-bit output that can be appended to the data and used as a checksum. When the same data are later received or read, the device or application repeats the calculation. If the new CRC result does not match the one calculated earlier, the block contains a data error. The application will then detect this and may take a corrective action, such as requesting the data to be sent again or simply not using the incorrect data. Typically, an n-bit CRC applied to a data block of arbitrary length will detect any single error burst not longer than n bits (any single alteration that spans no more than n bits of the data), and will detect the fraction 1-2<sup>-n</sup> of all longer error bursts. The CRC module in Atmel AVR XMEGA devices supports two commonly used CRC polynomials; CRC-16 (CRC-CCITT) and CRC-32 (IEEE 802.3). CRC-16: | Polynomial: | $x^{16}+x^{12}+x^{5}+x^{1}$ | |-------------|-----------------------------| | Hex value: | 0x1021 | CRC-32: Polynomial: $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$ Hex value: 0x04C11DB7 ## 29. ADC – 12-bit Analog to Digital Converter #### 29.1 Features - Two Analog to Digital Converters (ADCs) - 12-bit resolution - Up to two million samples per second - Two inputs can be sampled simultaneously using ADC and 1x gain stage - Four inputs can be sampled within 1.5µs - Down to 2.5µs conversion time with 8-bit resolution - Down to 3.5µs conversion time with 12-bit resolution - Differential and single-ended input - Up to 16 single-ended inputs - 16x4 differential inputs without gain - 8x4 differential input with gain - Built-in differential gain stage - 1/2x, 1x, 2x, 4x, 8x, 16x, 32x, and 64x gain options - Single, continuous and scan conversion options - Four internal inputs - Internal temperature sensor - DAC output - AV<sub>CC</sub> voltage divided by 10 - 1.1V bandgap voltage - Four conversion channels with individual input control and result registers - Enable four parallel configurations and results - Internal and external reference options - Compare function for accurate monitoring of user defined thresholds - Optional event triggered conversion for accurate timing - Optional DMA transfer of conversion results - Optional interrupt/event on compare result ### 29.2 Overview The ADC converts analog signals to digital values. The ADC has 12-bit resolution and is capable of converting up to two million samples per second (msps). The input selection is flexible, and both single-ended and differential measurements can be done. For differential measurements, an optional gain stage is available to increase the dynamic range. In addition, several internal signal inputs are available. The ADC can provide both signed and unsigned results. This is a pipelined ADC that consists of several consecutive stages. The pipelined design allows a high sample rate at a low system clock frequency. It also means that a new input can be sampled and a new ADC conversion started while other ADC conversions are still ongoing. This removes dependencies between sample rate and propagation delay. The ADC has four conversion channels (0-3) with individual input selection, result registers, and conversion start control. The ADC can then keep and use four parallel configurations and results, and this will ease use for applications with high data throughput or for multiple modules using the ADC independently. It is possible to use DMA to move ADC results directly to memory or peripherals when conversions are done. Both internal and external reference voltages can be used. An integrated temperature sensor is available for use with the ADC. The output from the DAC, $AV_{CC}/10$ and the bandgap voltage can also be measured by the ADC. The ADC has a compare function for accurate monitoring of user defined thresholds with minimum software intervention required. ## 33. Pinout and Pin Functions The device pinout is shown in "Pinout/Block Diagram" on page 3. In addition to general purpose I/O functionality, each pin can have several alternate functions. This will depend on which peripheral is enabled and connected to the actual pin. Only one of the pin functions can be used at time. ## 33.1 Alternate Pin Function Description The tables below show the notation for all pin functions available and describe its function. #### 33.1.1 Operation/Power Supply | V <sub>CC</sub> | Digital supply voltage | |------------------|--------------------------------------| | AV <sub>CC</sub> | Analog supply voltage | | VBAT | Battery Backup Module supply voltage | | GND | Ground | #### 33.1.2 Port Interrupt functions | SYNC | Port pin with full synchronous and limited asynchronous interrupt function | |-------|----------------------------------------------------------------------------| | ASYNC | Port pin with full synchronous and full asynchronous interrupt function | #### 33.1.3 Analog functions | ACn | Analog Comparator input pin n | |------------------|------------------------------------------| | ACnOUT | Analog Comparator n Output | | ADCn | Analog to Digital Converter input pin n | | DACn | Digital to Analog Converter output pin n | | A <sub>REF</sub> | Analog Reference input pin | #### 33.1.4 Timer/Counter and AWEX functions | OCnxLS | Output Compare Channel x Low Side for Timer/Counter n | |--------|--------------------------------------------------------| | OCnxHS | Output Compare Channel x High Side for Timer/Counter n | #### 33.1.5 Communication functions | SCL | Serial Clock for TWI | |--------|--------------------------------------------------------------------| | SDA | Serial Data for TWI | | SCLIN | Serial Clock In for TWI when external driver interface is enabled | | SCLOUT | Serial Clock Out for TWI when external driver interface is enabled | | SDAIN | Serial Data In for TWI when external driver interface is enabled | | SDAOUT | Serial Data Out for TWI when external driver interface is enabled | | XCKn | Transfer Clock for USART n | # 34. Peripheral Module Address Map The address maps show the base address for each peripheral and module in Atmel AVR XMEGA A3BU. For complete register description and summary for each peripheral module, refer to the XMEGA AU Manual. Table 34-1. Peripheral module address map. | Base Address | Name | Description | | | | |--------------|-----------|----------------------------------------------|--|--|--| | 0x0000 | GPIO | General purpose IO registers | | | | | 0x0010 | VPORT0 | Virtual Port 0 | | | | | 0x0014 | VPORT1 | Virtual Port 1 | | | | | 0x0018 | VPORT2 | Virtual Port 2 | | | | | 0x001C | VPORT3 | Virtual Port 2 | | | | | 0x0030 | CPU | CPU | | | | | 0x0040 | CLK | Clock Control | | | | | 0x0048 | SLEEP | Sleep Controller | | | | | 0x0050 | osc | Oscillator Control | | | | | 0x0060 | DFLLRC32M | DFLL for the 32MHz internal oscillator | | | | | 0x0068 | DFLLRC2M | DFLL for the 2MHz internal oscillator | | | | | 0x0070 | PR | Power Reduction | | | | | 0x0078 | RST | Reset Controller | | | | | 0x0080 | WDT | Watch-Dog Timer | | | | | 0x0090 | MCU | MCU Control | | | | | 0x00A0 | PMIC | Programmable Multilevel Interrupt Controller | | | | | 0x00B0 | PORTCFG | Port Configuration | | | | | 0x00C0 | AES | AES module | | | | | 0x00D0 | CRC | CRC generator | | | | | 0x00F0 | VBAT | VBAT Battery Backup module | | | | | 0x0100 | DMA | DMA Controller | | | | | 0x0180 | EVSYS | Event System | | | | | 0x01C0 | NVM | Non Volatile Memory (NVM) Controller | | | | | 0x0200 | ADCA | Analog to Digital Converter on port A | | | | | 0x0240 | ADCB | Analog to Digital Converter on port B | | | | | 0x0320 | DACB | Digital to Analog Converter on port B | | | | | 0x0380 | ACA | Analog Comparator pair on port A | | | | | 0x0390 | ACB | Analog Comparator pair on port B | | | | | 0x0420 | RTC32 | 32-bit Real Time Counter | | | | | 0x0480 | TWIC | Two-wire Interface on port C | | | | | 0x04A0 | TWIE | Two-wire Interface on port E | | | | | 0x04D0 | USBD | USB Device | | | | | 0x0600 | PORTA | Port A | | | | | 0x0620 | PORTB | Port B | | | | | Mnemonics | Operands Description | | Operation | | | Flags | #Clocks | |-----------|----------------------|------------------------------|-----------------------|----------------------|---------------------------------------------------------------|-----------|---------| | IN | Rd, A | In From I/O Location | Rd | <b>←</b> | I/O(A) | None | 1 | | OUT | A, Rr | Out To I/O Location | I/O(A) | <b>←</b> | Rr | None | 1 | | PUSH | Rr | Push Register on Stack | STACK | <b>←</b> | Rr | None | 1 (1) | | POP | Rd | Pop Register from Stack | Rd | <b>←</b> | STACK | None | 2 (1) | | ХСН | Z, Rd | Exchange RAM location | Temp<br>Rd<br>(Z) | <b>← ← ←</b> | Rd,<br>(Z),<br>Temp | None | 2 | | LAS | Z, Rd | Load and Set RAM location | Temp<br>Rd<br>(Z) | ←<br>←<br>← | Rd,<br>(Z),<br>Temp v (Z) | None | 2 | | LAC | Z, Rd | Load and Clear RAM location | Temp<br>Rd<br>(Z) | <b>←</b><br><b>←</b> | Rd,<br>(Z),<br>(\$FFh – Rd) • (Z) | None | 2 | | LAT | Z, Rd | Load and Toggle RAM location | Temp<br>Rd<br>(Z) | <b>←</b><br><b>←</b> | $\begin{array}{l} Rd, \\ (Z), \\ Temp \oplus (Z) \end{array}$ | None | 2 | | | | Bit and | bit-test instructions | | | | | | LSL | Rd | Logical Shift Left | Rd(n+1)<br>Rd(0)<br>C | ←<br>←<br>← | Rd(n),<br>0,<br>Rd(7) | Z,C,N,V,H | 1 | | LSR | Rd | Logical Shift Right | Rd(n)<br>Rd(7)<br>C | ←<br>←<br>← | Rd(n+1),<br>0,<br>Rd(0) | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | Rd(0)<br>Rd(n+1)<br>C | ←<br>←<br>← | C,<br>Rd(n),<br>Rd(7) | Z,C,N,V,H | 1 | | ROR | Rd | Rotate Right Through Carry | Rd(7)<br>Rd(n)<br>C | ←<br>←<br>← | C,<br>Rd(n+1),<br>Rd(0) | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | Rd(n) | <b>←</b> | Rd(n+1), n=06 | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | Rd(30) | $\leftrightarrow$ | Rd(74) | None | 1 | | BSET | s | Flag Set | SREG(s) | <b>←</b> | 1 | SREG(s) | 1 | | BCLR | S | Flag Clear | SREG(s) | <b>←</b> | 0 | SREG(s) | 1 | | SBI | A, b | Set Bit in I/O Register | I/O(A, b) | <b>←</b> | 1 | None | 1 | | СВІ | A, b | Clear Bit in I/O Register | I/O(A, b) | <b>←</b> | 0 | None | 1 | | BST | Rr, b | Bit Store from Register to T | Т | <b>←</b> | Rr(b) | Т | 1 | | BLD | Rd, b | Bit load from T to Register | Rd(b) | <b>←</b> | Т | None | 1 | | SEC | | Set Carry | С | <b>←</b> | 1 | С | 1 | | CLC | | Clear Carry | С | <b>←</b> | 0 | С | 1 | | SEN | | Set Negative Flag | N | <b>←</b> | 1 | N | 1 | | CLN | | Clear Negative Flag | N | <b>←</b> | 0 | N | 1 | | SEZ | | Set Zero Flag | Z | <b>←</b> | 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z | <b>←</b> | 0 | Z | 1 | | SEI | | Global Interrupt Enable | I | <b>←</b> | 1 | 1 | 1 | | CLI | | Global Interrupt Disable | 1 | <b>←</b> | 0 | 1 | 1 | | SES | | Set Signed Test Flag | S | <b>←</b> | 1 | S | 1 | | CLS | | Clear Signed Test Flag | S | <b>←</b> | 0 | S | 1 | #### 36.2 64M2 # 37.3 Current consumption Table 37-4. Current consumption for Active mode and sleep modes. | Symbol | Parameter | Condition | | Min. | Тур. | Max. | Units | |-----------------|------------------------------|------------------------------------------------|------------------------|------|------|------|-------| | | | 20kH= Evt Clk | V <sub>CC</sub> = 1.8V | | 120 | | | | | | 32kHz, Ext. Clk | V <sub>CC</sub> = 3.0V | | 270 | | μА | | | | 1MHz, Ext. Clk | V <sub>CC</sub> = 1.8V | | 350 | | | | | Active Power consumption (1) | | V <sub>CC</sub> = 3.0V | | 697 | | | | | • | 2MHz, Ext. Clk | V <sub>CC</sub> = 1.8V | | 658 | 700 | | | | | ZIVITIZ, EXI. CIK | V <sub>CC</sub> = 3.0V | | 1.1 | 1.4 | mA | | | | 32MHz, Ext. Clk | V <sub>CC</sub> = 3.0V | | 10.6 | 15 | ША | | | | 32kHz, Ext. Clk | V <sub>CC</sub> = 1.8V | | 4.3 | | | | | | JZKIIZ, EXI. GIK | V <sub>CC</sub> = 3.0V | | 4.8 | | | | | | 1MHz, Ext. Clk | V <sub>CC</sub> = 1.8V | | 78 | | μA | | | Idle Power consumption (1) | | V <sub>CC</sub> = 3.0V | | 150 | | μΑ | | | | 2MHz, Ext. Clk | V <sub>CC</sub> = 1.8V | | 150 | 350 | | | I <sub>CC</sub> | | | V <sub>CC</sub> = 3.0V | | 290 | 600 | | | | | 32MHz, Ext. Clk | V <sub>CC</sub> = 3.0V | | 4.7 | 7.0 | mA | | | Power-down power consumption | T = 25°C | V <sub>CC</sub> = 3.0V | | 0.1 | 1.0 | | | | | T = 85°C | V <sub>CC</sub> – 3.0V | | 1.8 | 5.0 | | | | | WDT and Sampled BOD enabled,<br>T = 25°C | V = 2.0V | | 1.3 | 3.0 | | | | | WDT and Sampled BOD enabled,<br>T = 85°C | V <sub>CC</sub> = 3.0V | | 3.1 | 7.0 | | | | | RTC from 1.024kHz low power | V <sub>CC</sub> = 1.8V | | 0.6 | 2 | μA | | | Power-save power | 32.768kHz TOSC, T = 25°C | V <sub>CC</sub> = 3.0V | | 0.7 | 2 | | | | consumption (2) | RTC from low power 32.768kHz<br>TOSC, T = 25°C | V <sub>CC</sub> = 1.8V | | 0.8 | 3 | | | | | | V <sub>CC</sub> = 3.0V | | 1.0 | 3 | | | | Reset power consumption | Current through RESET pin subtracted | V <sub>CC</sub> = 3.0V | | 250 | | | Notes: <sup>1.</sup> All Power Reduction Registers set. <sup>2.</sup> Maximum limits are based on characterization, and not tested in production. Table 37-5. Current consumption for modules and peripherals. | Symbol | Parameter | Condition (1) | Min. | Тур. | Max. | Units | | |-----------------|-------------------------------------|----------------------------------------------------|----------------------------------------|------|------|-------|----| | | ULP oscillator | | | | 1.0 | | | | | 32.768kHz int. oscillator | | | | 27 | | | | | 2MHz int. oscillator | DFLL enabled with 32.768kHz int. osc. as reference | | | 85 | | | | | ZWI IZ IIII. Oscillator | | | | 115 | | | | | 32MHz int. oscillator | | | | 270 | | | | | OZIVII IZ IIII. OSOIIIAIOI | DFLL enabled with | 32.768kHz int. osc. as reference | | 460 | | | | | PLL | 20x multiplication f<br>32MHz int. osc. DI | | | 220 | | μA | | | Watchdog timer | | | | 1.0 | | | | | BOD | Continuous mode | | | 138 | | | | | ВОВ | Sampled mode, includes ULP oscillator | | | 1.2 | | | | | Internal 1.0V reference | | | | 100 | | | | I <sub>CC</sub> | Temperature sensor | | | | 95 | | | | | ADC | | | | 3.0 | | | | | | 250ksps<br>V <sub>REF</sub> = Ext ref | CURRLIMIT = LOW | | 2.6 | | mA | | | | | CURRLIMIT = MEDIUM | | 2.1 | | | | | | | CURRLIMIT = HIGH | | 1.6 | | | | | DAC | 250ksps | Normal mode | | 1.9 | | | | | DAC | V <sub>REF</sub> = Ext ref<br>No load | Low Power mode | | 1.1 | | | | | AC | High Speed Mode | | | 330 | | | | | AC | Low Power Mode | | | 130 | | μΑ | | | DMA | 615KBps between | 615KBps between I/O registers and SRAM | | 115 | | | | | Timer/Counter | | | | 16 | | | | | USART | Rx and Tx enabled | I, 9600 BAUD | | 2.5 | | | | | Flash memory and EEPROM programming | | | | 4 | | mA | Note: <sup>1.</sup> All parameters measured as the difference in current consumption between module enabled and disabled. All data at $V_{CC} = 3.0V$ , $Clk_{SYS} = 1$ MHz external clock without prescaling, $T = 25^{\circ}$ C unless other conditions are givenAll parameters measured as the difference in current consumption between module enabled and disabled. All data at $V_{CC} = 3.0V$ , $Clk_{SYS} = 1$ MHz external clock without prescaling, $T = 25^{\circ}$ C unless other conditions are given. | Symbol | Parameter | Condition | | Min. | Тур. | Max. | Units | | |--------|------------------------------|-----------------------|-------------------------------------------------|------|------|------|-----------|--| | | Gain Error | 1x gain, normal mode | | | -0.8 | | | | | | | 8x gain, normal mode | | | -2.5 | | % | | | | | 64x gain, normal mode | | | -3.5 | | | | | | Offset Error, input referred | 1x gain, normal mode | | | -2 | | mV | | | | | 8x gain, normal mode | | | -5 | | | | | | | 64x gain, normal mode | | | -4 | | | | | | Noise | 1x gain, normal mode | V <sub>CC</sub> = 3.6V<br>Ext. V <sub>REF</sub> | | 0.5 | | mV<br>rms | | | | | 8x gain, normal mode | | | 1.5 | | | | | | | 64x gain, normal mode | | | 11 | | | | Note: 1. Maximum numbers are based on characterisation and not tested in production, and valid for 5% to 95% input voltage range. ### 37.7 DAC Characteristics Table 37-12. Power supply, reference and output range. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | | |----------------------|-----------------------------|-----------------------------------------|-----------------------|------|------------------------|-------|--| | AV <sub>CC</sub> | Analog supply voltage | | V <sub>CC</sub> - 0.3 | | V <sub>CC</sub> + 0.3 | V | | | V <sub>REF</sub> | Reference voltage | | 1.0 | | V <sub>CC</sub> - 0.6 | V | | | R <sub>channel</sub> | DC output impedance | | | | 50 | Ω | | | | Linear output voltage range | | 0.15 | | AV <sub>CC</sub> -0.15 | V | | | R <sub>AREF</sub> | Reference input resistance | | | >10 | | ΜΩ | | | C <sub>AREF</sub> | Reference input capacitance | Static load | | 7 | | pF | | | | Minimum Resistance load | | 1 | | | kΩ | | | | Maximum capacitance load | | | | 100 | pF | | | | | 1000Ω serial resistance | | | 1 | nF | | | | Output sink/source | Operating within accuracy specification | | | AV <sub>CC</sub> /1000 | mA | | | | | Safe operation | | | 10 | | | ## Table 37-13. Clock and timing. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------|-----------------|------------------------------------------------------------------------------------|------|------|------|-------| | Fclk | Conversion rate | F <sub>out</sub> =F <sub>clk</sub> /4, C <sub>load</sub> =100pF, maximum step size | 0 | | 1000 | ksps | Figure 38-29.I/O pin output voltage vs. sink current. $V_{CC} = 3.3V.$ Figure 38-30.I/O pin output voltage vs. sink current. Figure 38-39.DNL error vs. sample rate. $T=25\,{^\circ\!\!\!C},\ V_{CC}=3.6V,\ V_{REF}=3.0V$ external. Figure 38-40.DNL error vs. input code. ## 40. Datasheet Revision History Please note that the referring page numbers in this section are referred to this document. The referring revisions in this section are referring to the document revision. ### 40.1 8362G - 07/2014 - 1. Changed V<sub>CC</sub> to AV<sub>CC</sub> in Section 31. "AC Analog Comparator" on page 52 and Section 29. "ADC 12-bit Analog to Digital Converter" on page 48 - 2. Updated with footer and back page from template dated 2014-0502 #### 40.2 8362F - 02/2013 - 1. Updated the whole contents with an updated template (Atmel new logo, table tags and paragraph tags). - 2. Updated Figure 2-1 on page 3. Pin 15 and Pin 25 are VCC and not VDD. - 3. Updated Figure 16-7 on page 33, "Input sensing system overview." - 4. Updated Figure 31-1 on page 53, "Analog comparator overview." - 5. Removed TWID from Table 33-4 on page 58, "Port D alternate functions." - 6. Updated Table 37-30 on page 84. Added ESR parameter in "External 16MHz crystal oscillator and XOSC characteristics." ### 40.3 8362E - 12/11 - 1. Updated "Electrical Characteristics" on page 69. - 2. Updated "Typical Characteristics" on page 91. - 3. Added "Errata" on page 133. - 4. Updated "Packaging information" on page 67. - 5. Editing and figure updates - 6. Tape and reel added in "Ordering Information" on page 2 - 7. Pin numbers for GND and $V_{CC}$ in Table 33-4 on page 58 have been corrected #### 40.4 8362D - 03/11 - 1. Preliminary removed from the front page. - 2. Updated the datasheet according to the Atmel new brand style guide. - 3. Editing update. **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2014 Atmel Corporation. / Rev.: Atmel-8362 G-AVR-ATxmega-Datasheet\_07/2014. Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.