

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 28KB (16K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-UQFN (4x4)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18856-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.1 Register and Bit naming conventions

#### 1.1.1 REGISTER NAMES

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

### 1.1.2 BIT NAMES

There are two variants for bit names:

- Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name

#### 1.1.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits.*ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

#### 1.1.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction.

# 1.1.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

COG1CON0bits.MD = 0x5;

Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

Example 1:

MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F

#### Example 2:

| BSF | COG1CON0,G1MD2 |
|-----|----------------|
| BCF | COG1CON0,G1MD1 |
| BSF | COG1CON0,G1MD0 |

#### 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS

#### 1.1.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

#### 1.1.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following:

- EUSART
- MSSP

# TABLE 3-9: PIC16(L)F18856/76 MEMORY MAP, BANK 29

|      | Bank 29    |
|------|------------|
| E8Ch | _          |
| E8Dh | _          |
| E8Eh | —          |
| E8Fh | PPSLOCK    |
| E90h | INTPPS     |
| E91h | TOCKIPPS   |
| E92h | T1CKIPPS   |
| E93h | T1GPPS     |
| E94h | T3CKIPPS   |
| E95h | T3GPPS     |
| E96h | T5CKIPPS   |
| E97h | T5GPPS     |
| E98h | _          |
| E99h | —          |
| E9Ah | _          |
| E9Bh | _          |
| E9Ch | T2AINPPS   |
| E9Dh | T4AINPPS   |
| E9Eh | T6AINPPS   |
| E9Fh | _          |
| EA0h | _          |
| EA1h | CCP1PPS    |
| EA2h | CCP2PPS    |
| EA3h | CCP3PPS    |
| EA4h | CCP4PPS    |
| EA5h | CCP5PPS    |
| EA6h | _          |
| EA7h | _          |
| EA8h | _          |
| EA9h | SMT1WINPPS |
| EAAh | SMT1SIGPPS |
| EABh | SMT2WINPPS |
| EACh | SMT2SIGPPS |
| EADh | _          |
| EAEh | _          |
| EAFh |            |
| EBOb | _          |

|      | Bank 29    |
|------|------------|
| EB1h | CWG1PPS    |
| EB2h | CWG2PPS    |
| EB3h | CWG3PPS    |
| EB4h | _          |
| EB5h | —          |
| EB6h | —          |
| EB7h | —          |
| EB8h | MDCARLPPS  |
| EB9h | MDCARHPPS  |
| EBAh | MDSRCPPS   |
| EBBh | CLCIN0PPS  |
| EBCh | CLCIN1PPS  |
| EBDh | CLCIN2PPS  |
| EBEh | CLCIN3PPS  |
| EBFh | —          |
| EC0h | _          |
| EC1h | _          |
| EC2h | —          |
| EC3h | ADCACTPPS  |
| EC4h | _          |
| EC5h | SSP1CLKPPS |
| EC6h | SSP1DATPPS |
| EC7h | SSP1SSPPS  |
| EC8h | SSP2CLKPPS |
| EC9h | SSP2DATPPS |
| ECAh | SSP2SSPPS  |
| ECBh | RXPPS      |
| ECCh | TXPPS      |
| ECDh |            |
| EEFh | —          |

Legend: = Unimplemented data memory locations, read as '0'.

| IABLE                      | 3-13: SPE |                                  | FUNCTION | REGISTE       | R SUNINA | RT BANKS      | J-31 (CONTI       | NUED)         |            |           |                       |                             |
|----------------------------|-----------|----------------------------------|----------|---------------|----------|---------------|-------------------|---------------|------------|-----------|-----------------------|-----------------------------|
| Address                    | Name      | PIC16(L)F18856<br>PIC16(L)F18876 | Bit 7    | Bit 6         | Bit 5    | Bit 4         | Bit 3             | Bit 2         | Bit 1      | Bit 0     | Value on:<br>POR, BOR | Value on all<br>other Reset |
| Bank 11                    |           |                                  |          |               |          |               |                   |               |            |           |                       |                             |
|                            |           |                                  |          |               | CPU      | CORE REGISTER | RS; see Table 3-2 | for specifics |            |           |                       |                             |
| 58Ch NCO1ACCL NCO1ACC<7:0> |           |                                  |          |               |          |               |                   |               |            | 0000 0000 | 0000 0000             |                             |
| 58Dh                       | NCO1ACCH  |                                  |          |               |          | NC            | CO1ACC<15:8>      |               |            |           | 0000 0000             | 0000 0000                   |
| 58Eh                       | NCO1ACCU  |                                  | —        | —             | —        | -             |                   | NCO1ACC       | C<19:16>   |           | 0000                  | 0000                        |
| 58Fh                       | NCO1INCL  |                                  |          | •             |          | N             | CO1INC<7:0>       |               |            |           | 0000 0001             | 0000 0001                   |
| 590h                       | NCO1INCH  |                                  |          | NCO1INC<15:8> |          |               |                   |               |            | 0000 0000 | 0000 0000             |                             |
| 591h                       | NCO1INCU  |                                  | —        | —             | —        | -             |                   | NCO1INC       | <19:16>    |           | 0000                  | 0000                        |
| 592h                       | NCO1CON   |                                  | N1EN     | —             | N1OUT    | N1POL         | -                 | -             | -          | N1PFM     | 0-000                 | 0-000                       |
| 593h                       | NCO1CLK   |                                  |          | N1PWS<2:0>    |          | -             | -                 |               | N1CKS<2:0> |           | 000000                | 000000                      |
| 594h                       | -         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | —                           |
| 595h                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | —                     | —                           |
| 596h                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | —                     | —                           |
| 597h                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | —                     | —                           |
| 598h                       | —         | —                                |          |               |          | U             | nimplemented      |               |            |           | -                     | —                           |
| 599h                       | —         | —                                |          |               |          | U             | nimplemented      |               |            |           | —                     | —                           |
| 59Ah                       | -         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | -                           |
| 59Bh                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | -                           |
| 59Ch                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | —                           |
| 59Dh                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | —                           |
| 59Eh                       | —         | -                                |          |               |          | U             | nimplemented      |               |            |           | -                     | —                           |
| 59Fh                       | _         | _                                |          |               |          | U             | nimplemented      |               |            |           | _                     | _                           |

#### \_\_\_\_

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Register present on PIC16F18855/75 devices only. Unimplemented, read as '1'. Note 1:

2:

| R/W/HS-0/0       | R/W/HS_0/0                                           | R/W/HS_0/0        | R/W/HS_0/0       |                    | R/W/HS-0/0       | R/W/HS_0/0       | R/W/HS-0/0  |  |  |
|------------------|------------------------------------------------------|-------------------|------------------|--------------------|------------------|------------------|-------------|--|--|
| SCANIE           |                                                      |                   |                  |                    | CWG3IE           |                  | CWG1E       |  |  |
| bit 7            | UNUIF                                                |                   |                  |                    | 000001           | GWGZIF           | hit 0       |  |  |
| bit /            |                                                      |                   |                  |                    |                  |                  | 511.0       |  |  |
| Legend:          |                                                      |                   |                  |                    |                  |                  |             |  |  |
| R = Readable     | bit                                                  | W = Writable      | bit              | U = Unimpler       | nented bit, read | l as '0'         |             |  |  |
| u = Bit is uncha | anged                                                | x = Bit is unkr   | iown             | -n/n = Value a     | at POR and BO    | R/Value at all c | ther Resets |  |  |
| '1' = Bit is set | 5                                                    | '0' = Bit is clea | ared             | HS = Hardwa        | are set          |                  |             |  |  |
|                  |                                                      |                   |                  |                    |                  |                  |             |  |  |
| bit 7            | SCANIF: Prog                                         | gram Memory       | Scanner Interr   | upt Flag bit       |                  |                  |             |  |  |
|                  | 1 = The operation                                    | ation has comp    | leted (a SCAN    | NGO 1 to 0 trai    | nsition has occu | ırred)           |             |  |  |
|                  | 0 = No operat                                        | tion is pending   | or the operation | on is still in pro | ogress           |                  |             |  |  |
| bit 6            | CRCIF: CRC                                           | Interrupt Flag I  | oit              |                    |                  |                  |             |  |  |
|                  | 1 = The opera                                        | ation has comp    | leted (a BUSY    | 1 to 0 transiti    | on has occurred  | d)               |             |  |  |
|                  | 0 = No operat                                        | tion is pending   | or the operation | on is still in pro | ogress           |                  |             |  |  |
| bit 5            | NVMIF: Non-                                          | Volatile Memor    | y (NVM) Interi   | rupt Flag bit      |                  |                  |             |  |  |
|                  | 1 = The reque                                        | ested NVM ope     | ration has cor   | npieted            |                  |                  |             |  |  |
| bit 4            | NCO1IF: Num                                          | nerically Contro  | olled Oscillator | r (NCO) Interru    | upt Flag bit     |                  |             |  |  |
|                  | 1 = The NCO                                          | has rolled ove    | r                | (                  |                  |                  |             |  |  |
|                  | 0 = No CLC4                                          | interrupt event   | has occurred     |                    |                  |                  |             |  |  |
| bit 3            | Unimplemen                                           | ted: Read as '    | o'               |                    |                  |                  |             |  |  |
| bit 2            | CWG3IF: CW                                           | /G3 Interrupt F   | ag bit           |                    |                  |                  |             |  |  |
|                  | 1 <b>= CWG3 ha</b>                                   | as gone into shi  | utdown           |                    |                  |                  |             |  |  |
|                  | 0 = CWG3 is                                          | operating norm    | ally, or interru | pt cleared         |                  |                  |             |  |  |
| bit 1            | CWG2IF: CW                                           | /G2 Interrupt F   | ag bit           |                    |                  |                  |             |  |  |
|                  | 1 = CWG2 ha                                          | is gone into shi  | utdown           | unt algorid        |                  |                  |             |  |  |
| hit 0            |                                                      |                   | any, or interru  | ipt cleared        |                  |                  |             |  |  |
| DILU             | - CWC1 has gone into shutdown                        |                   |                  |                    |                  |                  |             |  |  |
|                  | 0 = CWG1 is operating normally, or interrupt cleared |                   |                  |                    |                  |                  |             |  |  |
|                  |                                                      | . 0               |                  |                    |                  |                  |             |  |  |
|                  |                                                      |                   |                  |                    |                  |                  |             |  |  |
| Note: Inte       | rrupt flag bits a                                    | re set when an    | interrupt        |                    |                  |                  |             |  |  |

# REGISTER 7-19: PIR7: PERIPHERAL INTERRUPT REQUEST REGISTER 7

| Note: | Interrupt flag bits are set when an interrupt<br>condition occurs, regardless of the state of |  |  |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | its corresponding enable bit or the Global                                                    |  |  |  |  |  |  |  |  |  |
|       | Enable bit, GIE, of the INTCON register.                                                      |  |  |  |  |  |  |  |  |  |
|       | User software should ensure the                                                               |  |  |  |  |  |  |  |  |  |
|       | appropriate interrupt flag bits are clear                                                     |  |  |  |  |  |  |  |  |  |
|       | prior to enabling an interrupt.                                                               |  |  |  |  |  |  |  |  |  |

# 8.1.2 INTERRUPTS DURING DOZE

If an interrupt occurs and the Recover-On-Interrupt bit is clear (ROI = 0) at the time of the interrupt, the Interrupt Service Routine (ISR) continues to execute at the rate selected by DOZE<2:0>. Interrupt latency is extended by the DOZE<2:0> ratio.

If an interrupt occurs and the ROI bit is set (ROI = 1) at the time of the interrupt, the DOZEN bit is cleared and the CPU executes at full speed. The prefetched instruction is executed and then the interrupt vector sequence is executed. In Figure 8-1, the interrupt occurs during the 2<sup>nd</sup> instruction cycle of the Doze period, and immediately brings the CPU out of Doze. If the Doze-On-Exit (DOE) bit is set (DOE = 1) when the RETFIE operation is executed, DOZEN is set, and the CPU executes at the reduced rate based on the DOZE<2:0> ratio.

# 8.2 Sleep Mode

Sleep mode is entered by executing the SLEEP instruction, while the Idle Enable (IDLEN) bit of the CPUDOZE register is clear (IDLEN = 0). If the SLEEP instruction is executed while the IDLEN bit is set (IDLEN = 1), the CPU will enter the IDLE mode (Section 8.2.3 "Low-Power Sleep Mode").

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running if enabled for operation during Sleep
- 2. The PD bit of the STATUS register is cleared
- 3. The  $\overline{\text{TO}}$  bit of the STATUS register is set
- 4. The CPU clock is disabled
- 5. 31 kHz LFINTOSC, HFINTOSC and SOSC are unaffected and peripherals using them may continue operation in Sleep.
- Timer1 and peripherals that use it continue to operate in Sleep when the Timer1 clock source selected is:
  - LFINTOSC
  - T1CKI
  - Secondary Oscillator
- 7. ADC is unaffected if the dedicated FRC oscillator is selected
- 8. I/O ports maintain the status they had before Sleep was executed (driving high, low, or high-impedance)
- 9. Resets other than WDT are not affected by Sleep mode

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- External circuitry sinking current from I/O pins
- Internal circuitry sourcing current from I/O pins
- Current draw from pins with internal weak pull-ups
- Modules using any oscillator

I/O pins that are high-impedance inputs should be pulled to VDD or VSS externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include modules such as the DAC and FVR modules. See Section 25.0 "5-Bit Digital-to-Analog Converter (DAC1) Module" and 16.0 "Fixed Voltage Reference (FVR)" for more information on these modules.

### 8.2.1 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled.
- 2. BOR Reset, if enabled.
- 3. POR Reset.
- 4. Watchdog Timer, if enabled.
- 5. Any external interrupt.
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information).

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 5.11 "Determining the Cause of a Reset"**.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes-up from Sleep, regardless of the source of wake-up.

# 12.7 Register Definitions: PORTB

### REGISTER 12-12: PORTB: PORTB REGISTER

| R/W-x/u                                 | R/W-x/u | R/W-x/u           | R/W-x/u                                               | R/W-x/u                            | R/W-x/u | R/W-x/u | R/W-x/u |  |
|-----------------------------------------|---------|-------------------|-------------------------------------------------------|------------------------------------|---------|---------|---------|--|
| RB7                                     | RB6     | RB5               | RB4                                                   | RB3                                | RB2     | RB1     | RB0     |  |
| bit 7                                   |         |                   |                                                       |                                    |         | ·       | bit 0   |  |
|                                         |         |                   |                                                       |                                    |         |         |         |  |
| Legend:                                 |         |                   |                                                       |                                    |         |         |         |  |
| R = Readable                            | bit     | W = Writable      | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |  |
| u = Bit is unchanged x = Bit is unknown |         |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |  |
| '1' = Bit is set                        |         | '0' = Bit is clea | ared                                                  |                                    |         |         |         |  |

bit 7-0 **RB<7:0>**: PORTB I/O Value bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

# REGISTER 12-13: TRISB: PORTB TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISB7  | TRISB6  | TRISB5  | TRISB4  | TRISB3  | TRISB2  | TRISB1  | TRISB0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |  |  |  |  |  |  |
|----------------------|----------------------|-------------------------------------------------------|--|--|--|--|--|--|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |  |  |  |  |  |  |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |  |  |  |  |  |  |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |  |  |  |  |  |  |

bit 7-0 TRISB<7:0>: PORTB Tri-State Control bit

1 = PORTB pin configured as an input (tri-stated)

0 = PORTB pin configured as an output

# 12.8 PORTC Registers

### 12.8.1 DATA REGISTER

PORTC is an 8-bit wide bidirectional port. The corresponding data direction register is TRISC (Register 12-23). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 12.4.9 shows how to initialize an I/O port.

Reading the PORTC register (Register 12-22) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

The PORT data latch LATC (Register 12-24) holds the output port data, and contains the latest value of a LATC or PORTC write.

# 12.8.2 DIRECTION CONTROL

The TRISC register (Register 12-23) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

# 12.8.3 INPUT THRESHOLD CONTROL

The INLVLC register (Register 12-29) controls the input voltage threshold for each of the available PORTC input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTC register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

| Note: | Changing the input threshold selection      |
|-------|---------------------------------------------|
|       | should be performed while all peripheral    |
|       | modules are disabled. Changing the          |
|       | threshold level during the time a module is |
|       | active may inadvertently generate a         |
|       | transition associated with an input pin,    |
|       | regardless of the actual voltage level on   |
|       | that pin.                                   |

# 12.8.4 OPEN-DRAIN CONTROL

The ODCONC register (Register 12-27) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONC bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONC bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

**Note:** It is not necessary to set open-drain control when using the pin for I<sup>2</sup>C; the I<sup>2</sup>C module controls the pin and makes the pin open-drain.

# 12.8.5 SLEW RATE CONTROL

The SLRCONC register (Register 12-28) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONC bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONC bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

# 12.8.6 ANALOG CONTROL

The ANSELC register (Register 12-25) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no effect on digital output functions. A pin with TRIS clear and ANSELC set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELC bits default to the Analog mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSEL bits must be initialized to '0' by user software.

# 12.8.7 WEAK PULL-UP CONTROL

The WPUC register (Register 12-26) controls the individual weak pull-ups for each port pin.

| Name    | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Register<br>on Page |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| PORTC   | RC7     | RC6     | RC5     | RC4     | RC3     | RC2     | RC1     | RC0     | 220                 |
| TRISC   | TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  | 220                 |
| LATC    | LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   | 220                 |
| ANSELC  | ANSC7   | ANSC6   | ANSC5   | ANSC4   | ANSC3   | ANSC2   | ANSC1   | ANSC0   | 221                 |
| WPUC    | WPUC7   | WPUC6   | WPUC5   | WPUC4   | WPUC3   | WPUC2   | WPUC1   | WPUC0   | 221                 |
| ODCONC  | ODCC7   | ODCC6   | ODCC5   | ODCC4   | ODCC3   | ODCC2   | ODCC1   | ODCC0   | 222                 |
| SLRCONC | SLRC7   | SLRC6   | SLRC5   | SLRC4   | SLRC3   | SLRC2   | SLRC1   | SLRC0   | 222                 |
| INLVLC  | INLVLC7 | INLVLC6 | INLVLC5 | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1 | INLVLC0 | 222                 |
| CCDPC   | CCDPC7  | CCDPC6  | CCDPC5  | CCDPC4  | CCDPC3  | CCDPC2  | CCDPC1  | CCDPC0  | 223                 |
| CCDNC   | CCDNC7  | CCDNC6  | CCDNC5  | CCDNC4  | CCDNC3  | CCDNC2  | CCDNC1  | CCDNC0  | 223                 |
| CCDCON  | CCDEN   | —       | —       | —       | —       | —       | CCDS    | 6<1:0>  | 201                 |

# TABLE 12-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

**Legend:** – = unimplemented locations read as '0'. Shaded cells are not used by PORTC.

| REGISTER 14-6: PMD5 – PMD CONTROL REGISTER 5 |                                                                                                      |                                                    |                 |                                                       |         |         |         |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------|-------------------------------------------------------|---------|---------|---------|--|
| R/W-0/0                                      | R/W-0/0                                                                                              | U-0                                                | R/W-0/0         | R/W-0/0                                               | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |
| SMT2MD                                       | SMT1MD                                                                                               |                                                    | CLC4MD          | CLC3MD                                                | CLC2MD  | CLC1MD  | DSMMD   |  |
| bit 7                                        |                                                                                                      |                                                    |                 |                                                       |         |         | bit 0   |  |
|                                              |                                                                                                      |                                                    |                 |                                                       |         |         |         |  |
| Legend:                                      |                                                                                                      |                                                    |                 |                                                       |         |         |         |  |
| R = Readable bit                             |                                                                                                      | W = Writable bit                                   |                 | U = Unimplemented bit, read as '0'                    |         |         |         |  |
| u = Bit is unc                               | hanged                                                                                               | x = Bit is unknown                                 |                 | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |  |
| '1' = Bit is set                             | t                                                                                                    | '0' = Bit is cleared                               |                 | q = Value depends on condition                        |         |         |         |  |
| bit 7                                        | <b>SMT2MD:</b> Dis<br>1 = SMT2 mo<br>0 = SMT2 mo                                                     | sable Signal Me<br>odule disabled<br>odule enabled | easurement Ti   | ner2 bit                                              |         |         |         |  |
| bit 6                                        | SMT1MD: Disable Signal Measurement Timer1 bit<br>1 = SMT1 module disabled<br>0 = SMT1 module enabled |                                                    |                 |                                                       |         |         |         |  |
| bit 5                                        | Unimplemented: Read as '0'                                                                           |                                                    |                 |                                                       |         |         |         |  |
| bit 4                                        | CLC4MD: Disable CLC4 bit<br>1 = CLC4 module disabled<br>0 = CLC4 module enabled                      |                                                    |                 |                                                       |         |         |         |  |
| bit 3                                        | CLC3MD: Disable CLC3 bit<br>1 = CLC3 module disabled<br>0 = CLC3 module enabled                      |                                                    |                 |                                                       |         |         |         |  |
| bit 2                                        | CLC2MD: Disable CLC2 bit<br>1 = CLC2 module disabled<br>0 = CLC2 module enabled                      |                                                    |                 |                                                       |         |         |         |  |
| bit 1                                        | <b>CLC1MD:</b> Dis<br>1 = CLC1 mc<br>0 = CLC1 mc                                                     | able CLC bit<br>odule disabled<br>odule enabled    |                 |                                                       |         |         |         |  |
| bit 0                                        | <b>DSMMD:</b> Disa<br>1 = DSM mod<br>0 = DSM mod                                                     | able Data Signa<br>dule disabled<br>dule enabled   | al Modulator bi | t                                                     |         |         |         |  |

# 23.5.1 DIGITAL FILTER/AVERAGE

The digital filter/average module consists of an accumulator with data feedback options, and control logic to determine when threshold tests need to be applied. The accumulator is a 16-bit wide signed register (15 bits + 1 sign bit), which can be accessed through the ADACCH:ADACCL register pair.

Upon each trigger event (the ADGO bit set or external event trigger), the ADC conversion result is added to the accumulator. If the value exceeds '1111111111111111111, then the overflow bit ADAOV in the ADSTAT register is set.

The number of samples to be accumulated is determined by the ADRPT (A/D Repeat Setting) register. Each time a sample is added to the accumulator, the ADCNT register is incremented. In Average and Burst Average modes the ADCNT and ADACC registers are cleared automatically when a trigger causes the ADCNT value to exceed the ADRPT value to '1' and replace the ADACC contents with the conversion result.

The ADAOV (accumulator overflow) bit in the ADSTAT register, ADACC, and ADCNT registers will be cleared any time the ADACLR bit in the ADCON2 register is set.

Note: When ADC is operating from FRC, 5 FRC clock cycles are required to execute the ADACC clearing operation.

The ADCRS <2:0> bits in the ADCON2 register control the data shift on the accumulator result, which effectively divides the value in the accumulator (ADACCH:ADACCL) register pair. For the Accumulate mode of the digital filter, the shift provides a simple scaling operation. For the Average/Burst Average mode, the shift bits are used to determine number of samples for averaging. For the Lowpass Filter mode, the shift is an integral part of the filter, and determines the cut-off frequency of the filter. Table 23-4 shows the -3 dB cut-off frequency in  $\omega$ T (radians) and the highest signal attenuation obtained by this filter at nyquist frequency ( $\omega$ T =  $\pi$ ).

### TABLE 23-4: LOWPASS FILTER -3 dB CUT-OFF FREQUENCY

| ADCRS | ωT (radians) @ -3 dB Frequency | dB @ F <sub>nyquist</sub> =1/(2T) |
|-------|--------------------------------|-----------------------------------|
| 1     | 0.72                           | -9.5                              |
| 2     | 0.284                          | -16.9                             |
| 3     | 0.134                          | -23.5                             |
| 4     | 0.065                          | -29.8                             |
| 5     | 0.032                          | -36.0                             |

# 23.5.2 BASIC MODE

Basic mode (ADMD = 000) disables all additional computation features. In this mode, no accumulation occurs. Double sampling, Continuous mode, all CVD features, and threshold error detection are still available, but no features involving the digital filter/average features are used.

#### 23.5.3 ACCUMULATE MODE:

In Accumulate mode (ADMD = 001), the ADC conversion result is added to the ADACC registers. The Formatting mode does not affect the right-justification of the ADACC value. Upon each sample, ADCNT is incremented, indicating the number of samples accumulated. After each sample and accumulation, the ADFLTR register is updated with the value of ADACC right shifted by the ADCRS value, a threshold comparison is performed (see Section 23.5.7 "Threshold Comparison") and the ADTIF interrupt may trigger.

# 23.5.4 AVERAGE MODE

In Average Mode (ADMD = 010), the ADACC registers accumulate with each ADC sample, much as in Accumulate mode, and the ADCNT register increments with each sample. However, in Average mode, the threshold comparison is performed upon ADCNT being greater than or equal to a user-defined ADRPT value. The ADCRS bits still right-shift the final result, but in this mode when ADCRS= log(ADRPT)/log(2) then the final accumulated value will be divided by number of samples, allowing for a threshold comparison operation on the average of all gathered samples.

#### Register Bit 6 Name Bit 7 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 on Page 357 ADCON0 ADON ADCONT ADCS ADFRM0 ADGO ADCON1 ADPPOL ADIPEN ADGPOL ADDSEN \_ 358 ADCON2 ADPSIS ADCRS<2:0> ADACLR ADMD<2:0> 359 ADCON3 ADSOI ADTMD<2:0> ADCALC<2:0> 360 ADACT ADACT<4:0> \_ 359 ADACCH ADACCH 369 ADACCL ADACCL 369 ADPREVH ADPREVH 368 ADPREVL ADPREVL 369 ADRESH ADRESH 367 ADRESL ADRESL 367 ADSTAT ADAOV ADUTHR ADLTHR ADSTAT<2:0> ADMATH 361 ADCLK ADCCS<5:0> 362 ADREF ADNREF ADPREF<1:0> 362 ADCAP \_\_\_\_ ADCAP<4:0> 365 ADPRE ADPRE<7:0> 364 ADACQ ADACQ<7:0> 364 ADPCH ADPCH<5:0> \_ \_ 363 ADCNT ADCNT<7:0> 366 ADRPT ADRPT<7:0> 365 ADLTHL ADLTH<7:0> 371 ADLTHH ADLTH<15:8> 371 ADUTHL ADUTH<7:0> 372 ADUTHH ADUTH<15:8> 372 ADSTPTL ADSTPT<7:0> 370 ADSTPTH ADSTPT<15:8> 370 ADFLTRL ADFLTR<7:0> 366 ADFLTRH ADFLTR<15:8> 366 ADERRL ADERR<7:0> 371 ADERRH ADERR<15:8> 370 ANSELA ANSA7 ANSA6 ANSA5 ANSA4 ANSA3 ANSA2 ANSA1 ANSA0 205 ANSELB ANSB7 ANSB6 ANSB5 ANSB4 ANSB3 ANSB2 ANSB1 ANSB0 213 ANSELC ANSC7 ANSC6 ANSC5 ANSC4 ANSC3 ANSC2 ANSC1 ANSC0 221 ANSELD<sup>(1)</sup> ANSD7 ANSD6 ANSD5 ANSD4 ANSD3 ANSD2 ANSD1 ANSD0 228 ANSELE ANSE2<sup>(1)</sup> ANSE1<sup>(1)</sup> ANSE0<sup>(1)</sup> ANSE3 \_\_\_\_ 238 DAC1CON1 DAC1R<4:0> 389 \_\_\_\_ FVREN **FVRCON** CDAFVR<1:0> ADFVR<1:0> **FVRRDY** TSEN TSRNG 269 INTCON GIE PEIE INTEDG \_\_\_\_ \_\_\_\_ \_\_\_\_ 134 PIE1 OSFIE CSWIE ADTIE ADIE 136 PIR1 **OSFIF** CSWIF ADTIF ADIF 145 HFOR MFOR OSCSTAT EXTOR LFOR SOR ADOR PLLR 124 \_\_\_\_

# TABLE 23-6: SUMMARY OF REGISTERS ASSOCIATED WITH ADC

Legend: -= unimplemented read as '0'. Shaded cells are not used for the ADC module.

**Note 1:** PIC16(L)F18876 only.

#### 31.2.2 SPI MODE OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPxCON1<3:0> and SSPxSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- · Slave Select mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN of the SSPxCON1 register, must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPxCONx registers and then set the SSPEN bit. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRISx register) appropriately programmed as follows:

- SDI must have corresponding TRIS bit set
- · SDO must have corresponding TRIS bit cleared
- SCK (Master mode) must have corresponding
   TRIS bit cleared
- SCK (Slave mode) must have corresponding
   TRIS bit set
- SS must have corresponding TRIS bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value. The MSSP consists of a transmit/receive shift register (SSPxSR) and a buffer register (SSPxBUF). The SSPxSR shifts the data in and out of the device, MSb first. The SSPxBUF holds the data that was written to the SSPxSR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSPxBUF register. Then, the Buffer Full Detect bit, BF of the SSPxSTAT register, and the interrupt flag bit, SSPxIF, are set. This double-buffering of the received data (SSPxBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPxBUF register during transmission/reception of data will be ignored and the write collision detect bit WCOL of the SSPxCON1 register, will be set. User software must clear the WCOL bit to allow the following write(s) to the SSPxBUF register to complete successfully.

When the application software is expecting to receive valid data, the SSPxBUF should be read before the next byte of data to transfer is written to the SSPxBUF. The Buffer Full bit, BF of the SSPxSTAT register, indicates when SSPxBUF has been loaded with the received data (transmission is complete). When the SSPxBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur.

The SSPxSR is not directly readable or writable and can only be accessed by addressing the SSPxBUF register. Additionally, the SSPxSTAT register indicates the various Status conditions.

#### SPI Master SSPM<3:0> = 00xx SPI Slave SSPM<3:0> = 010x = 1010 SDO SDI Serial Input Buffer Serial Input Buffer (SSPxBUF) (SSPxBUF) SDI SDO Shift Register Shift Register (SSPxSR) (SSPxSR) LSb MSb MSb LSb Serial Clock SCK SCK Slave Select General I/O SS (optional) Processor 1 Processor 2

#### FIGURE 31-5: SPI MASTER/SLAVE CONNECTION

# 31.4 I<sup>2</sup>C MODE OPERATION

All MSSP I<sup>2</sup>C communication is byte oriented and shifted out MSb first. Six SFR registers and two interrupt flags interface the module with the PIC<sup>®</sup> microcontroller and user software. Two pins, SDA and SCL, are exercised by the module to communicate with other external I<sup>2</sup>C devices.

#### 31.4.1 BYTE FORMAT

All communication in  $I^2C$  is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the eighth falling edge of the SCL line, the device outputting data on the SDA changes that pin to an input and reads in an acknowledge value on the next clock pulse.

The clock signal, SCL, is provided by the master. Data is valid to change while the SCL signal is low, and sampled on the rising edge of the clock. Changes on the SDA line while the SCL line is high define special conditions on the bus, explained below.

#### 31.4.2 DEFINITION OF I<sup>2</sup>C TERMINOLOGY

There is language and terminology in the description of  $I^2C$  communication that have definitions specific to  $I^2C$ . That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Philips  $I^2C$  specification.

#### 31.4.3 SDA AND SCL PINS

Selection of any  $l^2C$  mode with the SSPEN bit set, forces the SCL and SDA pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits.

| Note 1: | Data is tied to output zero when an $I^2C$ mode is enabled.                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:      | Any device pin can be selected for SDA<br>and SCL functions with the PPS peripheral.<br>These functions are bidirectional. The SDA<br>input is selected with the SSPDATPPS<br>registers. The SCL input is selected with<br>the SSPCLKPPS registers. Outputs are<br>selected with the RxyPPS registers. It is the<br>user's responsibility to make the selections<br>so that both the input and the output for<br>each function is on the same pin. |

#### 31.4.4 SDA HOLD TIME

The hold time of the SDA pin is selected by the SDAHT bit of the SSPxCON3 register. Hold time is the time SDA is held valid after the falling edge of SCL. Setting the SDAHT bit selects a longer 300 ns minimum hold time and may help on buses with large capacitance.

# TABLE 31-1: I<sup>2</sup>C BUS TERMS

| TERM                | Description                                                                                                                                                                           |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter         | The device which shifts data out onto the bus.                                                                                                                                        |
| Receiver            | The device which shifts data in from the bus.                                                                                                                                         |
| Master              | The device that initiates a transfer, generates clock signals and terminates a transfer.                                                                                              |
| Slave               | The device addressed by the master.                                                                                                                                                   |
| Multi-master        | A bus with more than one device that can initiate data transfers.                                                                                                                     |
| Arbitration         | Procedure to ensure that only one master at a time controls the bus. Winning arbitration ensures that the message is not corrupted.                                                   |
| Synchronization     | Procedure to synchronize the clocks of two or more devices on the bus.                                                                                                                |
| Idle                | No master is controlling the bus,<br>and both SDA and SCL lines are<br>high.                                                                                                          |
| Active              | Any time one or more master devices are controlling the bus.                                                                                                                          |
| Addressed<br>Slave  | Slave device that has received a matching address and is actively being clocked by a master.                                                                                          |
| Matching<br>Address | Address byte that is clocked into a slave that matches the value stored in SSPxADD.                                                                                                   |
| Write Request       | Slave receives a matching address with R/W bit clear, and is ready to clock in data.                                                                                                  |
| Read Request        | Master sends an address byte with the $R/W$ bit set, indicating that it wishes to clock data out of the Slave. This data is the next and all following bytes until a Restart or Stop. |
| Clock Stretching    | When a device on the bus hold SCL low to stall communication.                                                                                                                         |
| Bus Collision       | Any time the SDA line is sampled<br>low by the module while it is out-<br>putting and expected high state.                                                                            |



# 32.6.3 PERIOD AND DUTY-CYCLE MODE

In Duty-Cycle mode, either the duty cycle or period (depending on polarity) of the SMTx\_signal can be acquired relative to the SMT clock. The CPW register is updated on a falling edge of the signal, and the CPR register is updated on a rising edge of the signal, along with the SMTxTMR resetting to 0x0001. In addition, the SMTxGO bit is reset on a rising edge when the SMT is in Single Acquisition mode. See Figure 32-6 and Figure 32-7.

# 32.6.6 GATED WINDOW MEASURE MODE

This mode measures the duty cycle of the SMTx\_signal input over a known input window. It does so by incrementing the timer on each pulse of the clock signal while the SMTx\_signal input is high, updating the SMTxCPR register and resetting the timer on every rising edge of the SMTWINx input after the first. See Figure 32-12 and Figure 32-13.

# 33.3.2 AUTO-BAUD OVERFLOW

During the course of automatic baud detection, the ABDOVF bit of the BAUD1CON register will be set if the baud rate counter overflows before the fifth rising edge is detected on the RX pin. The ABDOVF bit indicates that the counter has exceeded the maximum count that can fit in the 16 bits of the SPBRGH:SPBRGL register pair. The overflow condition will set the RCIF flag. The counter continues to count until the fifth rising edge is detected on the RX pin. The RCIDL bit will remain false ('0') until the fifth rising edge at which time the RCIDL bit will be set. If the RCREG is read after the overflow occurs but before the fifth rising edge then the fifth rising edge will set the RCIF again.

Terminating the auto-baud process early to clear an overflow condition will prevent proper detection of the sync character fifth rising edge. If any falling edges of the sync character have not yet occurred when the ABDEN bit is cleared then those will be falsely detected as Start bits. The following steps are recommended to clear the overflow condition:

- 1. Read RCREG to clear RCIF.
- 2. If RCIDL is '0' then wait for RDCIF and repeat step 1.
- 3. Clear the ABDOVF bit.

### 33.3.3 AUTO-WAKE-UP ON BREAK

During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line. This feature is available only in Asynchronous mode.

The Auto-Wake-up feature is enabled by setting the WUE bit of the BAUD1CON register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.)

The EUSART module generates an RCIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes (Figure 33-7), and asynchronously if the device is in Sleep mode (Figure 33-8). The interrupt condition is cleared by reading the RCREG register.

The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in IDLE mode waiting to receive the next character.

### 33.3.3.1 Special Considerations

#### Break Character

To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros.

When the wake-up is enabled the function works independent of the low time on the data stream. If the WUE bit is set and a valid non-zero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors.

Therefore, the initial character in the transmission must be all '0's. This must be ten or more bit times, 13-bit times recommended for LIN bus, or any number of bit times for standard RS-232 devices.

#### Oscillator Start-up Time

Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

#### WUE Bit

The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RCREG register and discarding its contents.

To ensure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process before setting the WUE bit. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

# 33.5 EUSART Operation During Sleep

The EUSART will remain active during Sleep only in the Synchronous Slave mode. All other modes require the system clock and therefore cannot generate the necessary signals to run the Transmit or Receive Shift registers during Sleep.

Synchronous Slave mode uses an externally generated clock to run the Transmit and Receive Shift registers.

#### 33.5.1 SYNCHRONOUS RECEIVE DURING SLEEP

To receive during Sleep, all the following conditions must be met before entering Sleep mode:

- RC1STA and TX1STA Control registers must be configured for Synchronous Slave Reception (see Section 33.4.2.4 "Synchronous Slave Reception Set-up:").
- If interrupts are desired, set the RCIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- The RCIF interrupt flag must be cleared by reading RCREG to unload any pending characters in the receive buffer.

Upon entering Sleep mode, the device will be ready to accept data and clocks on the RX/DT and TX/CK pins, respectively. When the data word has been completely clocked in by the external device, the RCIF interrupt flag bit of the PIR3 register will be set. Thereby, waking the processor from Sleep.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit of the INTCON register is also set, then the Interrupt Service Routine at address 004h will be called.

#### 33.5.2 SYNCHRONOUS TRANSMIT DURING SLEEP

To transmit during Sleep, all the following conditions must be met before entering Sleep mode:

- The RC1STA and TX1STA Control registers must be configured for synchronous slave transmission (see Section 33.4.2.2 "Synchronous Slave Transmission Set-up:").
- The TXIF interrupt flag must be cleared by writing the output data to the TXREG, thereby filling the TSR and transmit buffer.
- If interrupts are desired, set the TXIE bit of the PIE3 register and the PEIE bit of the INTCON register.
- Interrupt enable bits TXIE of the PIE3 register and PEIE of the INTCON register must set.

Upon entering Sleep mode, the device will be ready to accept clocks on TX/CK pin and transmit data on the RX/DT pin. When the data word in the TSR has been completely clocked out by the external device, the pending byte in the TXREG will transfer to the TSR and the TXIF flag will be set. Thereby, waking the processor from Sleep. At this point, the TXREG is available to accept another character for transmission, which will clear the TXIF flag.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit is also set then the Interrupt Service Routine at address 0004h will be called.

| R/W-0/0                                                                                                                                                                                                                                                | ) R/W-0/0                                                                                                                                          | R/W-0/0                                                              | R/W-0/0                                             | R/W-0/0          | R-0/0             | R-0/0             | R-0/0       |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------|------------------|-------------------|-------------------|-------------|--|
| SPEN <sup>(1</sup>                                                                                                                                                                                                                                     | ) RX9                                                                                                                                              | SREN                                                                 | CREN                                                | ADDEN            | FERR              | OERR              | RX9D        |  |
| bit 7                                                                                                                                                                                                                                                  |                                                                                                                                                    |                                                                      |                                                     |                  |                   |                   | bit 0       |  |
|                                                                                                                                                                                                                                                        |                                                                                                                                                    |                                                                      |                                                     |                  |                   |                   |             |  |
| Legend:                                                                                                                                                                                                                                                |                                                                                                                                                    |                                                                      |                                                     |                  |                   |                   |             |  |
| R = Reada                                                                                                                                                                                                                                              | ble bit                                                                                                                                            | W = Writable                                                         | W = Writable bit U = Unimplemented bit, read as '0' |                  |                   |                   |             |  |
| u = Bit is u                                                                                                                                                                                                                                           | nchanged                                                                                                                                           | x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Re |                                                     |                  |                   |                   | ther Resets |  |
| '1' = Bit is set                                                                                                                                                                                                                                       |                                                                                                                                                    | '0' = Bit is cle                                                     | ared                                                |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        |                                                                                                                                                    |                                                                      | .(1)                                                |                  |                   |                   |             |  |
| bit 7                                                                                                                                                                                                                                                  | SPEN: Serial                                                                                                                                       | SPEN: Serial Port Enable bit <sup>(1)</sup>                          |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Serial pc<br>0 = Serial pc                                                                                                                     | ort enabled<br>ort disabled (he                                      | d in Reset)                                         |                  |                   |                   |             |  |
| bit 6                                                                                                                                                                                                                                                  | <b>RX9:</b> 9-Bit R                                                                                                                                | <b>BX9</b> : 9-Bit Receive Enable bit                                |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Selects                                                                                                                                        | 9-bit reception                                                      |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 0 = Selects 8                                                                                                                                      | 8-bit reception                                                      |                                                     |                  |                   |                   |             |  |
| bit 5                                                                                                                                                                                                                                                  | SREN: Single                                                                                                                                       | e Receive Enat                                                       | ole bit                                             |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | Asynchronou                                                                                                                                        | is mode:                                                             |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | Unused in thi                                                                                                                                      | is mode – value<br>s mode – Maste                                    | e ignored<br>r                                      |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Enables                                                                                                                                        | single receive                                                       | <u>r</u> .                                          |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 0 = Disables                                                                                                                                       | s single receive                                                     |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | This bit is cle                                                                                                                                    | ared after rece                                                      | ption is comp                                       | lete.            |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | <u>Synchronous</u>                                                                                                                                 | <u>s mode – Slave</u><br>is mode – value                             | ignored                                             |                  |                   |                   |             |  |
| hit 4                                                                                                                                                                                                                                                  | CREN: Conti                                                                                                                                        | inuous Receive                                                       | Enable bit                                          |                  |                   |                   |             |  |
| bit i                                                                                                                                                                                                                                                  | Asynchronou                                                                                                                                        | is mode:                                                             |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Enables                                                                                                                                        | continuous rec                                                       | eive until ena                                      | ble bit CREN i   | s cleared         |                   |             |  |
|                                                                                                                                                                                                                                                        | 0 = Disables                                                                                                                                       | continuous red                                                       | ceive                                               |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | Synchronous                                                                                                                                        | <u>s mode</u> :                                                      | oivo until ono                                      |                  | a algorid (CDEI   |                   |             |  |
|                                                                                                                                                                                                                                                        | <ul> <li>1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)</li> <li>0 = Disables continuous receive</li> </ul> |                                                                      |                                                     |                  |                   | 1N)               |             |  |
| bit 3                                                                                                                                                                                                                                                  | ADDEN: Add                                                                                                                                         | dress Detect En                                                      | able bit                                            |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | Asynchronous mode 9-bit (RX9 = 1):                                                                                                                 |                                                                      |                                                     |                  |                   |                   |             |  |
| <ul> <li>1 = Enables address detection – enable interrupt and load of the receive buffer when the nint<br/>the receive buffer is set</li> <li>a = Disables address detection all butes are received and ninth bit can be used as parity bit</li> </ul> |                                                                                                                                                    |                                                                      |                                                     |                  | ne ninth bit in   |                   |             |  |
|                                                                                                                                                                                                                                                        |                                                                                                                                                    |                                                                      |                                                     |                  | ity bit           |                   |             |  |
|                                                                                                                                                                                                                                                        | Asynchronou                                                                                                                                        | is mode 8-bit (F                                                     | <u>RX9 = 0)</u> :                                   |                  |                   | be used as par    |             |  |
|                                                                                                                                                                                                                                                        | Unused in thi                                                                                                                                      | is mode – value                                                      | e ignored                                           |                  |                   |                   |             |  |
| bit 2                                                                                                                                                                                                                                                  | FERR: Fram                                                                                                                                         | ing Error bit                                                        |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Framing<br>0 = No frami                                                                                                                        | error (can be u<br>ing error                                         | pdated by rea                                       | ading RCREG      | register and rec  | eive next valid b | oyte)       |  |
| bit 1                                                                                                                                                                                                                                                  | OERR: Over                                                                                                                                         | run Error bit                                                        |                                                     |                  |                   |                   |             |  |
|                                                                                                                                                                                                                                                        | 1 = Overrun<br>0 = No over                                                                                                                         | error (can be c                                                      | leared by clea                                      | aring bit CREN   | I)                |                   |             |  |
| bit 0                                                                                                                                                                                                                                                  | RX9D: Ninth                                                                                                                                        | bit of Received                                                      | Data                                                |                  |                   |                   |             |  |
| 2                                                                                                                                                                                                                                                      | This can be a                                                                                                                                      | address/data bi                                                      | or a parity b                                       | it and must be   | calculated by us  | ser firmware.     |             |  |
| Note 1.                                                                                                                                                                                                                                                | The FUSART mod                                                                                                                                     | dule automatica                                                      | Illy changes t                                      | he nin from tri- | state to drive as | needed Confic     | ure the     |  |
| 1016 1.                                                                                                                                                                                                                                                | associated TRIS b                                                                                                                                  | bits for TX/CK a                                                     | nd RX/DT to                                         | 1.               |                   | needed. comig     |             |  |

# REGISTER 33-2: RC1STA: RECEIVE STATUS AND CONTROL REGISTER

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.







FIGURE 38-8: LFINTOSC Frequency, PIC16F18856/76 Only.



*FIGURE 38-9:* WDT Time-Out Period, PIC16F18856/76 Only.



FIGURE 38-10: WDT Time-Out Period, PIC16LF18856/76 Only.



**FIGURE 38-11:** Brown-Out Reset Voltage, Trip Point (BORV = 00).



**FIGURE 38-12:** Brown-Out Reset Hysteresis, Low Trip Point (BORV = 00).