



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 28KB (16K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18856-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 1: PACKAGES

| Packages       | (S)PDIP | SOIC | SSOP | QFN<br>(6x6) | UQFN<br>(4x4) | TQFP | QFN<br>(8x8) | UQFN<br>(5x5) |
|----------------|---------|------|------|--------------|---------------|------|--------------|---------------|
| PIC16(L)F18856 | •       | •    | •    | •            | •             |      |              |               |
| PIC16(L)F18876 | •       |      |      |              |               | •    | •            | •             |

**Note:** Pin details are subject to change.

## **PIN DIAGRAMS**

| 28-pin SPDI | P, SOIC, SSOP                                                                             |                                                    |                                                        |
|-------------|-------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------|
|             |                                                                                           | 28                                                 | RB7                                                    |
|             | RA0 🗌 2                                                                                   | 27                                                 | RB6                                                    |
|             | RA1 🗌 3                                                                                   | 26                                                 | RB5                                                    |
|             | RA2 🗌 4                                                                                   | 25                                                 | RB4                                                    |
|             | RA3 🗌 5                                                                                   | 24                                                 | RB3                                                    |
|             | RA4 🗌 6                                                                                   | 23                                                 | RB2                                                    |
|             | RA5 🗌 7                                                                                   | PIC16(L)F18856 22                                  | RB1                                                    |
|             | Vss 🗌 8                                                                                   | 21                                                 | RB0                                                    |
|             | RA7 🗌 9                                                                                   | 20                                                 | VDD                                                    |
|             | RA6 🗌 10                                                                                  | 19                                                 | Vss                                                    |
|             | RC0 🗌 11                                                                                  | 18                                                 | RC7                                                    |
|             | RC1 🗌 12                                                                                  | 17                                                 | RC6                                                    |
|             | RC2 🗌 13                                                                                  | 16                                                 | RC5                                                    |
|             | RC3 🗌 14                                                                                  | . 15                                               | RC4                                                    |
|             |                                                                                           |                                                    |                                                        |
| Note 1:     | See Table 2 for location of all peripheral fu                                             | inctions.                                          |                                                        |
| 2:          | All VDD and all VSS pins must be connecte<br>to float may result in degraded electrical p | d at the circuit board le<br>erformance or non-fun | evel. Allowing one or more VSS or VDD pins ctionality. |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

## TABLE 3-8: PIC16(L)F18856/76 MEMORY MAP, BANK 28

|      | Bank 28  |
|------|----------|
| E0Ch | —        |
| E0Dh | —        |
| E0Eh | —        |
| E0Fh | CLCDATA  |
| E10h | CLC1CON  |
| E11h | CLC1POL  |
| E12h | CLC1SEL0 |
| E13h | CLC1SEL1 |
| E14h | CLC1SEL2 |
| E15h | CLC1SEL3 |
| E16h | CLC1GLS0 |
| E17h | CLC1GLS1 |
| E18h | CLC1GLS2 |
| E19h | CLC1GLS3 |
| E1Ah | CLC2CON  |
| E1Bh | CLC2POL  |
| E1Ch | CLC2SEL0 |
| E1Dh | CLC2SEL1 |
| E1Eh | CLC2SEL2 |
| E1Fh | CLC2SEL3 |
| E20h | CLC2GLS0 |
| E21h | CLC2GLS1 |
| E22h | CLC2GLS2 |
| E23h | CLC2GLS3 |
| E24h | CLC3CON  |
| E25h | CLC3POL  |
| E26h | CLC3SEL0 |
| E27h | CLC3SEL1 |
| E28h | CLC3SEL2 |
| E29h | CLC3SEL3 |
| E2Ah | CLC3GLS0 |
| E2Bh | CLC3GLS1 |
| E2Ch | CLC3GLS2 |
| E2Dh | CLC3GLS3 |
|      |          |

|      | Bank 28  |
|------|----------|
| E2Eh | CLC4CON  |
| E2Fh | CLC4POL  |
| E30h | CLC4SEL0 |
| E31h | CLC4SEL1 |
| E32h | CLC4SEL2 |
| E33h | CLC4SEL3 |
| E34h | CLC4GLS0 |
| E35h | CLC4GLS1 |
| E36h | CLC4GLS2 |
| E37h | CLC4GLS3 |
| E38h |          |
| E6Fh | _        |

Legend:

= Unimplemented data memory locations, read as '0'.

### TABLE 3-9: PIC16(L)F18856/76 MEMORY MAP, BANK 29

|      | Bank 29    |
|------|------------|
| E8Ch | _          |
| E8Dh | _          |
| E8Eh | —          |
| E8Fh | PPSLOCK    |
| E90h | INTPPS     |
| E91h | TOCKIPPS   |
| E92h | T1CKIPPS   |
| E93h | T1GPPS     |
| E94h | T3CKIPPS   |
| E95h | T3GPPS     |
| E96h | T5CKIPPS   |
| E97h | T5GPPS     |
| E98h | _          |
| E99h | —          |
| E9Ah | _          |
| E9Bh | _          |
| E9Ch | T2AINPPS   |
| E9Dh | T4AINPPS   |
| E9Eh | T6AINPPS   |
| E9Fh | _          |
| EA0h | _          |
| EA1h | CCP1PPS    |
| EA2h | CCP2PPS    |
| EA3h | CCP3PPS    |
| EA4h | CCP4PPS    |
| EA5h | CCP5PPS    |
| EA6h | _          |
| EA7h | _          |
| EA8h | _          |
| EA9h | SMT1WINPPS |
| EAAh | SMT1SIGPPS |
| EABh | SMT2WINPPS |
| EACh | SMT2SIGPPS |
| EADh | _          |
| EAEh | _          |
| EAFh |            |
| EBOb | _          |

|      | Bank 29    |
|------|------------|
| EB1h | CWG1PPS    |
| EB2h | CWG2PPS    |
| EB3h | CWG3PPS    |
| EB4h | —          |
| EB5h | —          |
| EB6h | —          |
| EB7h | —          |
| EB8h | MDCARLPPS  |
| EB9h | MDCARHPPS  |
| EBAh | MDSRCPPS   |
| EBBh | CLCIN0PPS  |
| EBCh | CLCIN1PPS  |
| EBDh | CLCIN2PPS  |
| EBEh | CLCIN3PPS  |
| EBFh | —          |
| EC0h | _          |
| EC1h | _          |
| EC2h | —          |
| EC3h | ADCACTPPS  |
| EC4h | _          |
| EC5h | SSP1CLKPPS |
| EC6h | SSP1DATPPS |
| EC7h | SSP1SSPPS  |
| EC8h | SSP2CLKPPS |
| EC9h | SSP2DATPPS |
| ECAh | SSP2SSPPS  |
| ECBh | RXPPS      |
| ECCh | TXPPS      |
| ECDh |            |
| EEFh | —          |

Legend: = Unimplemented data memory locations, read as '0'.

| IARLE   | 3-13: SPE              |                                  | FUNCTION | REGISTE       | R SUMMA   | RI BANKS      | 0-31 (CONTI       | NUED)              |             |           |                       |                              |
|---------|------------------------|----------------------------------|----------|---------------|-----------|---------------|-------------------|--------------------|-------------|-----------|-----------------------|------------------------------|
| Address | Name                   | PIC16(L)F18856<br>PIC16(L)F18876 | Bit 7    | Bit 6         | Bit 5     | Bit 4         | Bit 3             | Bit 2              | Bit 1       | Bit 0     | Value on:<br>POR, BOR | Value on all<br>other Resets |
| Banks 1 | 6                      |                                  |          |               |           |               |                   |                    |             |           |                       |                              |
|         |                        |                                  |          |               | CPU       | CORE REGISTER | RS; see Table 3-2 | for specifics      |             |           |                       |                              |
| 80Ch    | WDTCON0                |                                  | _        | _             |           |               | PS<4:0>           |                    |             | SEN       | dd dddo               | dd dddo                      |
| 80Dh    | WDTCON1                |                                  | —        |               | WDTCS<2:0 | >             | _                 |                    | WINDOW<2:0> |           | -বর্বর -বর্বর         | -বর্বর -বর্বর                |
| 80Eh    | WDTPSL                 |                                  |          |               |           |               | PSCNT<7:0>        |                    |             |           | 0000 0000             | 0000 0000                    |
| 80Fh    | WDTPSH                 |                                  |          | PSCNT<7:0>    |           |               |                   |                    |             | 0000 0000 | 0000 0000             |                              |
| 810h    | WDTTMR                 |                                  | —        |               | WDT       | TMR<3:0>      |                   | STATE PSCNT<17:16> |             |           | -000 0000             | -000 0000                    |
| 811h    | BORCON                 |                                  | SBOREN   | —             | —         | -             | -                 | —                  | —           | BORRDY    | 1 q                   | uu                           |
| 812h    | VREGCON <sup>(1)</sup> |                                  | —        | _             | _         | _             | -                 | —                  | VREGPM      | Reserved  | 01                    | 01                           |
| 813h    | PCON0                  |                                  | STKOVF   | STKUNF        | WDTWV     | RWDT          | RMCLR             | RI                 | POR         | BOR       | 0011 11qq             | qqqq qquu                    |
| 814h    | CCDCON                 |                                  | CCDEN    | —             | _         | -             | -                 | —                  | CCDS        | G<1:0>    | 0xx                   | 0uu                          |
| 815h    | -                      | —                                |          | Unimplemented |           |               |                   |                    |             |           | -                     | —                            |
| 816h    | -                      | -                                |          | Unimplemented |           |               |                   |                    |             | -         | —                     |                              |
| 817h    | —                      | -                                |          | Unimplemented |           |               |                   |                    |             | -         | —                     |                              |
| 818h    | —                      | —                                |          | Unimplemented |           |               |                   |                    |             | —         | —                     |                              |
| 819h    | -                      | -                                |          | Unimplemented |           |               |                   |                    |             | -         | —                     |                              |
| 81Ah    | NVMADRL                |                                  |          | NVMADR<7:0>   |           |               |                   |                    |             |           | 0000 0000             | 0000 0000                    |
| 81Bh    | NVMADRH                |                                  | (2)      |               |           |               | NVMADR<1          | 4:8>               |             |           | 1000 0000             | 1000 0000                    |
| 81Ch    | NVMDATL                |                                  |          |               |           | Ν             | IVMDAT<7:0>       |                    |             |           | 0000 0000             | 0000 0000                    |
| 81Dh    | NVMDATH                |                                  |          | —             |           |               | NVM               | DAT<13:8>          |             |           | 00 0000               | 00 0000                      |
| 81Eh    | NVMCON1                |                                  | _        | NVMREGS       | LWLO      | FREE          | WRERR             | WREN               | WR          | RD        | -000 x000             | -000 g000                    |
| 81Fh    | NVMCON2                |                                  |          |               |           | N             | VMCON2<7:0>       |                    |             |           | 0000 0000             | 0000 0000                    |

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Register present on PIC16F18855/75 devices only. Unimplemented, read as '1'. Note 1:

2:

| U-0              | U-0                    | R/W/HS-0/0        | R/W/HS-0/0                                              | R/W/HS-0/0        | R/W/HS-0/0                                            | R/W/HS-0/0 | R/W/HS-0/0 |  |  |
|------------------|------------------------|-------------------|---------------------------------------------------------|-------------------|-------------------------------------------------------|------------|------------|--|--|
|                  | _                      | SMT2PWAIF         | SMT2PRAIF                                               | SMT2IF            | SMT1PWAIF                                             | SMT1PRAIF  | SMT1IF     |  |  |
| bit 7            |                        |                   |                                                         | •                 |                                                       | •          | bit 0      |  |  |
|                  |                        |                   |                                                         |                   |                                                       |            |            |  |  |
| Legend:          |                        |                   |                                                         |                   |                                                       |            |            |  |  |
| R = Readable I   | bit                    | W = Writable I    | bit                                                     | U = Unimpler      | mented bit, read                                      | l as '0'   |            |  |  |
| u = Bit is uncha | anged x = Bit is unkno |                   | x = Bit is unknown -n/n = Value at POR and BOR/Value at |                   | -n/n = Value at POR and BOR/Value at all other Resets |            |            |  |  |
| '1' = Bit is set |                        | '0' = Bit is clea | ared                                                    | HS = Hardware set |                                                       |            |            |  |  |

### REGISTER 7-20: PIR8: PERIPHERAL INTERRUPT REQUEST REGISTER 8

| bit 7-6 | Unimplemented: Read as '0'.                                          |
|---------|----------------------------------------------------------------------|
| bit 5   | SMT2PWAIF: SMT2 Pulse Width Acquisition Interrupt Flag bit           |
|         | 1 = Interrupt is pending                                             |
|         | 0 = Interrupt is not pending                                         |
| bit 4   | SMT2PRAIF: SMT2 Period Acquisition Interrupt Flag bit                |
|         | 1 = Interrupt is pending                                             |
|         | 0 = Interrupt is not pending                                         |
| bit 3   | SMT2IF: SMT2 Overflow Interrupt Flag bit                             |
|         | 1 = An SMT overflow event has occurred (must be cleared in software) |
|         | 0 = No overflow event detected                                       |
| bit 2   | SMT1PWAIF: SMT1 Pulse Width Acquisition Interrupt Flag bit           |
|         | 1 = Interrupt is pending                                             |
|         | 0 = Interrupt is not pending                                         |
| bit 1   | SMT1PRAIF: SMT1 Period Acquisition Interrupt Flag bit                |
|         | 1 = Interrupt is pending                                             |
|         | 0 = Interrupt is not pending                                         |
| bit 0   | SMT1IF: SMT1 Overflow Interrupt Flag bit                             |
|         | 1 = An SMT overflow event has occurred (must be cleared in software) |
|         | 0 = No overflow event detected                                       |
|         |                                                                      |

| Note: | Interrupt flag bits are set when an interrupt |  |  |  |  |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | condition occurs, regardless of the state of  |  |  |  |  |  |  |  |  |  |
|       | its corresponding enable bit or the Global    |  |  |  |  |  |  |  |  |  |
|       | Enable bit, GIE, of the INTCON register.      |  |  |  |  |  |  |  |  |  |
|       | User software should ensure the               |  |  |  |  |  |  |  |  |  |
|       | appropriate interrupt flag bits are clear     |  |  |  |  |  |  |  |  |  |
|       | prior to enabling an interrupt.               |  |  |  |  |  |  |  |  |  |

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| SLRA7   | SLRA6   | SLRA5   | SLRA4   | SLRA3   | SLRA2   | SLRA1   | SLRA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |
| Legend: |         |         |         |         |         |         |         |

### REGISTER 12-8: SLRCONA: PORTA SLEW RATE CONTROL REGISTER

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **SLRA<7:0>:** PORTA Slew Rate Enable bits For RA<7:0> pins, respectively 1 = Port pin slew rate is limited

0 = Port pin slews at maximum rate

### REGISTER 12-9: INLVLA: PORTA INPUT LEVEL CONTROL REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| INLVLA7 | INLVLA6 | INLVLA5 | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1 | INLVLA0 |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 INLVLA<7:0>: PORTA Input Level Select bits

For RA<7:0> pins, respectively

1 = ST input used for PORT reads and interrupt-on-change

0 = TTL input used for PORT reads and interrupt-on-change

### 12.14.8 CURRENT-CONTROLLED DRIVE MODE CONTROL

The CCDPE and CCDNE registers (Register 12-53 and Register 12-54) control the Current-Controlled Drive mode for both the positive-going and negative-going drivers. When a CCDPE[y] or CCDNE[y] bit is set and the CCDEN bit of the CCDCON register is set, the Current-Controlled mode is enabled for the corresponding port pin. When the CCDPE[y] or CCDNE[y] bit is clear, the Current-Controlled mode for the corresponding port pin is disabled. If the CCDPE[y] or CCDNE[y] bit is set and the CCDEN bit is clear, operation of the port pin is undefined (see **Section 12.1.1** "**Current-Controlled Drive**" for current-controlled use precautions).

### 12.14.9 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 13.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

### 12.14.10 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 13.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

### REGISTER 12-47: LATE: PORTE DATA LATCH REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u |
|-------|-----|-----|-----|-----|---------|---------|---------|
| —     | —   | _   | —   | _   | LATE2   | LATE1   | LATE0   |
| bit 7 |     |     |     |     |         |         | bit 0   |
|       |     |     |     |     |         |         |         |

| Legend | i |
|--------|---|
|--------|---|

| - <b>J</b>           |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-3 Unimplemented: Read as '0'

bit 2-0 LATE<2:0>: PORTE Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTE are actually written to the corresponding LATE register. Reads from the PORTE register is return of actual I/O pin values.

### REGISTER 12-48: ANSELE: PORTE ANALOG SELECT REGISTER

| U-0         | U-0 | U-0 | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------------|-----|-----|-----|-----|---------|---------|---------|
| —           | —   | —   | —   | —   | ANSE2   | ANSE1   | ANSE0   |
| bit 7 bit 0 |     |     |     |     |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

### bit 7-3 Unimplemented: Read as '0'

- bit 2-0 **ANSE<2:0>**: Analog Select between Analog or Digital Function on pins RE<2:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.
  - 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

### REGISTER 13-2: RxyPPS: PIN Rxy OUTPUT SOURCE SELECTION REGISTER

| bit 7 |     |         |         |         |         |         | bit 0   |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   |         |         | RxyPF   | PS<5:0> |         |         |
| U-0   | U-0 | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: Read as '0'                                                     |
|---------|--------------------------------------------------------------------------------|
| bit 5-0 | <b>RxyPPS&lt;5:0&gt;:</b> Pin Rxy Output Source Selection bits See Table 13-2. |

Note 1: TRIS control is overridden by the peripheral as required.

### REGISTER 13-3: PPSLOCK: PPS LOCK REGISTER

| U-0         | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0   |  |
|-------------|-----|-----|-----|-----|-----|-----|-----------|--|
| —           | —   | —   | —   | —   | —   | —   | PPSLOCKED |  |
| bit 7 bit 0 |     |     |     |     |     |     |           |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-1 Unimplemented: Read as '0'

bit 0 PPSLOCKED: PPS Locked bit

1= PPS is locked. PPS selections can not be changed.

0= PPS is not locked. PPS selections can be changed.

### REGISTER 20-8: CWGxCLK: CWGx CLOCK SELECTION REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 |
|-------|-----|-----|-----|-----|-----|-----|---------|
|       |     | —   | —   | —   | —   | —   | CS      |
| bit 7 |     |     |     |     |     |     | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

bit 0

bit 3-0

CS: CWGx Clock Selection bit

1 = HFINTOSC 16 MHz is selected

0 = Fosc is selected

### REGISTER 20-9: CWGxISM: CWGx INPUT SELECTION REGISTER

| U-0   | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|-----|-----|-----|---------|---------|---------|---------|
| —     | —   | —   | —   |         | IS<     | 3:0>    |         |
| bit 7 |     |     |     |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

bit 7-4 Unimplemented: Read as '0'

| IS<3:0> | : CWGx Input Selection bits |
|---------|-----------------------------|
| 1111 =  | LC4_out                     |
| 1110 =  | LC3_out                     |
| 1101 =  | LC2_out                     |
| 1100 =  | LC1_out                     |
| 1011 =  | DSM_out                     |
| 1010 =  | C2OUT_sync                  |
| 1001 =  | C1OUT_sync                  |
| 1000 =  | NCO1_out                    |
| 0111 =  | PWM7_out                    |
| 0110 =  | PWM6_out                    |
| 0101 =  | CCP5_out                    |
| 0100 =  | CCP4_out                    |
| 0011 =  | CCP3_out                    |
| 0010 =  | CCP2_out                    |
| 0001 =  | CCP1_out                    |
| 0000 =  | CWGxINPPS                   |

NOTES:

## 26.5 Carrier Source Polarity Select

The signal provided from any selected input source for the carrier high and carrier low signals can be inverted. Inverting the signal for the carrier high source is enabled by setting the MDCHPOL bit of the MDCON1 register. Inverting the signal for the carrier low source is enabled by setting the MDCLPOL bit of the MDCON1 register.

## 26.6 Programmable Modulator Data

The MDBIT of the MDCON0 register can be selected as the source for the modulator signal. This gives the user the ability to program the value used for modulation.

## 26.7 Modulated Output Polarity

The modulated output signal provided on the DSM pin can also be inverted. Inverting the modulated output signal is enabled by setting the MDOPOL bit of the MDCON0 register.

### 26.8 Slew Rate Control

The slew rate limitation on the output port pin can be disabled. The slew rate limitation can be removed by clearing the SLR bit of the SLRCON register associated with that pin. For example, clearing the slew rate limitation for pin RA5 would require clearing the SLRA5 bit of the SLRCONA register.

### 26.9 Operation in Sleep Mode

The DSM module is not affected by Sleep mode. The DSM can still operate during Sleep, if the Carrier and Modulator input sources are also still operable during Sleep.

### 26.10 Effects of a Reset

Upon any device Reset, the DSM module is disabled. The user's firmware is responsible for initializing the module before enabling the output. The registers are reset to their default values.

| REGISTER 30-6: CCPTMRS1: CCP TIMERS CONTROL 1 REGISTER |                                                                                                                                                                                          |                                                                       |                            |                                                    |                               |                |             |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|----------------------------------------------------|-------------------------------|----------------|-------------|
| U-0                                                    | U-0                                                                                                                                                                                      | R/W-0/0                                                               | R/W-1/1                    | R/W-0/0                                            | R/W-1/1                       | R/W-0/0        | R/W-1/1     |
|                                                        | — — P7TSEL<1:0>                                                                                                                                                                          |                                                                       | P6TSEL<1:0>                |                                                    | C5TSEL<1:0>                   |                |             |
| bit 7                                                  |                                                                                                                                                                                          |                                                                       |                            |                                                    |                               |                | bit 0       |
|                                                        |                                                                                                                                                                                          |                                                                       |                            |                                                    |                               |                |             |
| Legend:                                                |                                                                                                                                                                                          |                                                                       |                            |                                                    |                               |                |             |
| R = Readable                                           | bit                                                                                                                                                                                      | W = Writable                                                          | bit                        | U = Unimpler                                       | nented bit, read              | d as '0'       |             |
| u = Bit is unch                                        | anged                                                                                                                                                                                    | x = Bit is unkr                                                       | nown                       | -n/n = Value a                                     | at POR and BC                 | R/Value at all | other Reset |
| '1' = Bit is set                                       |                                                                                                                                                                                          | '0' = Bit is clea                                                     | ared                       |                                                    |                               |                |             |
|                                                        |                                                                                                                                                                                          |                                                                       |                            |                                                    |                               |                |             |
| bit 7-6                                                | Unimplemen                                                                                                                                                                               | ted: Read as '                                                        | 0'                         |                                                    |                               |                |             |
| bit 5-4                                                | P7TSEL<1:0<br>11 = PWM7 t<br>10 = PWM7 t<br>01 = PWM7 t<br>00 = Reserve                                                                                                                  | >: PWM7 Time<br>based on TMR6<br>based on TMR4<br>based on TMR2<br>ed | r Selection<br>5<br>4<br>2 |                                                    |                               |                |             |
| bit 3-2                                                | P6TSEL<1:0<br>11 = PWM6 k<br>10 = PWM6 k<br>01 = PWM6 k<br>00 = Reserve                                                                                                                  | >: PWM6 Time<br>based on TMR6<br>based on TMR4<br>based on TMR2<br>ed | r Selection<br>5<br>4<br>2 |                                                    |                               |                |             |
| bit 1-0                                                | 1-0 <b>C5TSEL&lt;1:0&gt;:</b> CCP5 Timer Selection<br>11 = CCP5 based on TMR5 (Capture/Co<br>10 = CCP5 based on TMR3 (Capture/Co<br>01 = CCP5 based on TMR1 (Capture/Co<br>00 = Reserved |                                                                       |                            | npare) or TMR6<br>npare) or TMR4<br>npare) or TMR2 | 6 (PWM)<br>4 (PWM)<br>2 (PWM) |                |             |





| R-0/0                 | R/W-0/0                                                                                                                                                                                                            | R/W-0/0                                                                                                                                                                                                                    | R/W-0/0                                                                                                                                | R/W-0/0                                                                          | R/W-0/0                                                        | R/W-0/0                                             | R/W-0/0                       |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------|-------------------------------|
| ACKTIM <sup>(3)</sup> | PCIE                                                                                                                                                                                                               | SCIE                                                                                                                                                                                                                       | BOEN                                                                                                                                   | SDAHT                                                                            | SBCDE                                                          | AHEN                                                | DHEN                          |
| bit 7                 |                                                                                                                                                                                                                    |                                                                                                                                                                                                                            |                                                                                                                                        |                                                                                  | ·                                                              | •                                                   | bit 0                         |
|                       |                                                                                                                                                                                                                    |                                                                                                                                                                                                                            |                                                                                                                                        |                                                                                  |                                                                |                                                     |                               |
| Legend:               |                                                                                                                                                                                                                    |                                                                                                                                                                                                                            |                                                                                                                                        |                                                                                  |                                                                |                                                     |                               |
| R = Readable b        | it                                                                                                                                                                                                                 | W = Writable bit                                                                                                                                                                                                           | t                                                                                                                                      | U = Unimplem                                                                     | ented bit, read as                                             | '0'                                                 |                               |
| u = Bit is uncha      | nged                                                                                                                                                                                                               | x = Bit is unknow                                                                                                                                                                                                          | wn                                                                                                                                     | -n/n = Value at                                                                  | POR and BOR/Va                                                 | alue at all other F                                 | Resets                        |
| '1' = Bit is set      |                                                                                                                                                                                                                    | '0' = Bit is cleare                                                                                                                                                                                                        | ed                                                                                                                                     |                                                                                  |                                                                |                                                     |                               |
| bit 7                 | ACKTIM: Ackno<br>1 = Indicates th<br>0 = Not an Ackr                                                                                                                                                               | owledge Time Sta<br>e I <sup>2</sup> C bus is in ar<br>nowledge sequer                                                                                                                                                     | atus bit (I <sup>2</sup> C mo<br>n Acknowledge<br>nce, cleared on                                                                      | ode only) <sup>(3)</sup><br>sequence, set c<br>9 <sup>™</sup> rising edge        | on 8 <sup>th</sup> falling edge<br>of SCL clock                | of SCL clock                                        |                               |
| bit 6                 | PCIE: Stop Con<br>1 = Enable inter<br>0 = Stop detecti                                                                                                                                                             | dition Interrupt E<br>rrupt on detectior<br>ion interrupts are                                                                                                                                                             | nable bit (I <sup>2</sup> C s<br>of Stop condi<br>disabled <sup>(2)</sup>                                                              | Slave mode only<br>tion                                                          | )                                                              |                                                     |                               |
| bit 5                 | SCIE: Start Con<br>1 = Enable inter<br>0 = Start detect                                                                                                                                                            | ndition Interrupt E<br>rrupt on detectior<br>ion interrupts are                                                                                                                                                            | nable bit (I <sup>2</sup> C s<br>of Start or Re<br>disabled <sup>(2)</sup>                                                             | Slave mode only<br>start conditions                                              | )                                                              |                                                     |                               |
| bit 4                 | BOEN: Buffer C<br>In SPI Slave mo<br>1 = SSPxE<br>0 = If new<br>registe<br>In I <sup>2</sup> C™ Master<br>This bit is i<br>In I <sup>2</sup> C™ Slave m<br>1 = SSPxE<br>SSPO<br>0 = SSPxE                          | Overwrite Enable<br>ode: <sup>(1)</sup><br>3UF updates eve<br>byte is received<br>er is set, and the<br><u>mode and SPI M</u><br>gnored.<br><u>mode:</u><br>3UF is updated a<br>V bit only if the E<br>3UF is only updated | bit<br>ry time that a r<br>with BF bit of<br>buffer is not up<br><u>Aaster mode:</u><br>and ACK is gen<br>BF bit = 0.<br>ted when SSP( | new data byte is<br>the SSPxSTAT r<br>idated<br>nerated for a rec<br>DV is clear | shifted in ignoring<br>egister already se<br>eived address/dat | the BF bit<br>et, SSPOV bit of<br>ta byte, ignoring | the SSPxCON1 the state of the |
| bit 3                 | it 3 SDAHT: SDA Hold Time Selection bit (I <sup>2</sup> C mode only)   1 = Minimum of 300 ns hold time on SDA after the falling edge of SCL   0 = Minimum of 100 ns hold time on SDA after the falling edge of SCL |                                                                                                                                                                                                                            |                                                                                                                                        |                                                                                  |                                                                |                                                     |                               |
| bit 2                 | SBCDE: Slave                                                                                                                                                                                                       | Mode Bus Collis                                                                                                                                                                                                            | ion Detect Ena                                                                                                                         | ble bit (I <sup>2</sup> C Slave                                                  | e mode only)                                                   |                                                     |                               |
|                       | If, on the rising of PIR3 register is                                                                                                                                                                              | edge of SCL, SD<br>set, and bus goe                                                                                                                                                                                        | A is sampled lo<br>es idle                                                                                                             | w when the mod                                                                   | lule is outputting a                                           | high state, the B                                   | CL1IF bit of the              |
|                       | 1 = Enable slav<br>0 = Slave bus c                                                                                                                                                                                 | e bus collision in<br>collision interrupts                                                                                                                                                                                 | terrupts<br>are disabled                                                                                                               |                                                                                  |                                                                |                                                     |                               |
| bit 1                 | AHEN: Address<br>1 = Following the<br>register wi<br>0 = Address ho                                                                                                                                                | s Hold Enable bit<br>he eighth falling<br>Il be cleared and<br>Iding is disabled                                                                                                                                           | (I <sup>2</sup> C Slave mo<br>edge of SCL f<br>the SCL will be                                                                         | de only)<br>or a matching re<br>e held low.                                      | eceived address b                                              | oyte; CKP bit of t                                  | the SSPxCON1                  |
| bit 0                 | DHEN: Data Ho<br>1 = Following the<br>SSPxCON<br>0 = Data holding                                                                                                                                                  | old Enable bit (I <sup>2</sup> 0<br>he eighth falling<br>I1 register and S0<br>g is disabled                                                                                                                               | C Slave mode of<br>edge of SCL fo<br>CL is held low.                                                                                   | only)<br>or a received da                                                        | ta byte; slave har                                             | dware clears the                                    | e CKP bit of the              |
| Note 1: For<br>byte   | daisy-chained SP<br>e is received and E                                                                                                                                                                            | l operation; allow<br>3F = 1, but hardw                                                                                                                                                                                    | vs the user to ig<br>vare continues                                                                                                    | nore all but the to write the most                                               | last received byte.<br>recent byte to SS                       | SSPOV is still se<br>PxBUF.                         | et when a new                 |

### REGISTER 31-4: SSPxCON3: SSPx CONTROL REGISTER 3

- 2: This bit has no effect in Slave modes that Start and Stop condition detection is explicitly listed as enabled.
- 3: The ACKTIM Status bit is only active when the AHEN bit or DHEN bit is set.



### FIGURE 32-17: CAPTURE MODE SINGLE ACQUISITION TIMING DIAGRAM

PIC16(L)F18856/76

### 33.1.1.5 TSR Status

The TRMT bit of the TX1STA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status.

| Note: | The TSR register is not mapped in data      |
|-------|---------------------------------------------|
|       | memory, so it is not available to the user. |

### 33.1.1.6 Transmitting 9-Bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TX1STA register is set, the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TX1STA register is the ninth, and Most Significant data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See **Section 33.1.2.7** "Address **Detection**" for more information on the Address mode.

### 33.1.1.7 Asynchronous Transmission Set-up:

- 1. Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 4. Set SCKP bit if inverted transmit is desired.
- 5. Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set.
- If interrupts are desired, set the TXIE interrupt enable bit of the PIE3 register. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 8. Load 8-bit data into the TXREG register. This will start the transmission.



### FIGURE 33-3: ASYNCHRONOUS TRANSMISSION



### FIGURE 33-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



### 33.4.1.5 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the EUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RC1STA register) or the Continuous Receive Enable bit (CREN of the RC1STA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence. To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

**Note:** If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

## 40.1 Package Marking Information (Continued)



|       | WW<br>NNN<br>*                       | Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|-------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note: | In the even<br>be carrie<br>characte | ent the full Microchip part number cannot be marked on one line, it will<br>ed over to the next line, thus limiting the number of available<br>rs for customer-specific information.                                                                              |