

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XFI

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                 |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                               |
| Speed                           | 1.5GHz                                                       |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                        |
| RAM Controllers                 | DDR2, DDR3                                                   |
| Graphics Acceleration           | No                                                           |
| Display & Interface Controllers | -                                                            |
| Ethernet                        | 10/100/1000Mbps (4)                                          |
| SATA                            | -                                                            |
| USB                             | -                                                            |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V, 3.3V                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                             |
| Security Features               | Cryptography, Random Number Generator                        |
| Package / Case                  | 1023-BFBGA, FCBGA                                            |
| Supplier Device Package         | 1023-FCBGA (33x33)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8572elvtavnd |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

the upper and lower words of the 64-bit GPRs as they are defined by the SPE APU.

- Embedded vector and scalar single-precision floating-point APUs. Provide an instruction set for single-precision (32-bit) floating-point instructions.
- Double-precision floating-point APU. Provides an instruction set for double-precision (64-bit) floating-point instructions that use the 64-bit GPRs.
- 36-bit real addressing
- Memory management unit (MMU). Especially designed for embedded applications. Supports 4-Kbyte to 4-Gbyte page sizes.
- Enhanced hardware and software debug support
- Performance monitor facility that is similar to, but separate from, the MPC8572E performance monitor

The e500 defines features that are not implemented on this device. It also generally defines some features that this device implements more specifically. An understanding of these differences can be critical to ensure proper operation.

- 1 Mbyte L2 cache/SRAM
  - Shared by both cores.
  - Flexible configuration and individually configurable per core.
  - Full ECC support on 64-bit boundary in both cache and SRAM modes
  - Cache mode supports instruction caching, data caching, or both.
  - External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).
    - 1, 2, or 4 ways can be configured for stashing only.
  - Eight-way set-associative cache organization (32-byte cache lines)
  - Supports locking entire cache or selected lines. Individual line locks are set and cleared through Book E instructions or by externally mastered transactions.
  - Global locking and Flash clearing done through writes to L2 configuration registers
  - Instruction and data locks can be Flash cleared separately.
  - Per-way allocation of cache region to a given processor.
  - SRAM features include the following:
    - 1, 2, 4, or 8 ways can be configured as SRAM.
    - I/O devices access SRAM regions by marking transactions as snoopable (global).
    - Regions can reside at any aligned location in the memory map.
    - Byte-accessible ECC is protected using read-modify-write transaction accesses for smaller-than-cache-line accesses.
- e500 coherency module (ECM) manages core and intrasystem transactions
- Address translation and mapping unit (ATMU)
  - Twelve local access windows define mapping within local 36-bit address space.
  - Inbound and outbound ATMUs map to larger external address spaces.



Overview

- Supports fully nested interrupt delivery
- Interrupts can be routed to external pin for external processing.
- Interrupts can be routed to the e500 core's standard or critical interrupt inputs.
- Interrupt summary registers allow fast identification of interrupt source.
- Integrated security engine (SEC) optimized to process all the algorithms associated with IPSec, IKE, SSL/TLS, SRTP, 802.16e, and 3GPP
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Dynamic assignment of crypto-execution units through an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
  - PKEU—public key execution unit
    - RSA and Diffie-Hellman; programmable field size up to 4096 bits
    - Elliptic curve cryptography with F<sub>2</sub>m and F(p) modes and programmable field size up to 1023 bits
  - DEU—Data Encryption Standard execution unit
    - DES, 3DES
    - Two key (K1, K2, K1) or three key (K1, K2, K3)
    - ECB, CBC and OFB-64 modes for both DES and 3DES
  - AESU—Advanced Encryption Standard unit
    - Implements the Rijndael symmetric key cipher
    - ECB, CBC, CTR, CCM, GCM, CMAC, OFB-128, CFB-128, and LRW modes
    - 128-, 192-, and 256-bit key lengths
  - AFEU—ARC four execution unit
    - Implements a stream cipher compatible with the RC4 algorithm
    - 40- to 128-bit programmable key
  - MDEU—message digest execution unit
    - SHA-1 with 160-bit message digest
    - SHA-2 (SHA-256, SHA-384, SHA-512)
    - MD5 with 128-bit message digest
    - HMAC with all algorithms
  - KEU—Kasumi execution unit
    - Implements F8 algorithm for encryption and F9 algorithm for integrity checking
    - Also supports A5/3 and GEA-3 algorithms
  - RNG—random number generator
  - XOR engine for parity checking in RAID storage applications
  - CRC execution unit
    - CRC-32 and CRC-32C
- Pattern Matching Engine with DEFLATE decompression



# 4 Input Clocks

# 4.1 System Clock Timing

Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8572E.

#### Table 6. SYSCLK AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3V ± 5%.

| Parameter/Condition       | Symbol                                | Min | Typical | Мах     | Unit | Notes   |
|---------------------------|---------------------------------------|-----|---------|---------|------|---------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | 33  | —       | 133     | MHz  | 1       |
| SYSCLK cycle time         | t <sub>SYSCLK</sub>                   | 7.5 | —       | 30.3    | ns   | —       |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 1.2     | ns   | 2       |
| SYSCLK duty cycle         | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | —       | 60      | %    | 3       |
| SYSCLK jitter             | —                                     | —   | —       | +/- 150 | ps   | 4, 5, 6 |

Notes:

1. **Caution:** The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum operating frequencies.Refer to Section 19.2, "CCB/SYSCLK PLL Ratio," and Section 19.3, "e500 Core PLL Ratio," for ratio settings.

- 2. Rise and fall times for SYSCLK are measured at 0.6 V and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The SYSCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYSCLK drivers with the specified jitter.
- 6. For spread spectrum clocking, guidelines are +0% to -1% down spread at a modulation rate between 20 kHz and 60 kHz on SYSCLK.

## 4.2 Real Time Clock Timing

The RTC input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than 2x the period of the CCB clock. That is, minimum clock high time is  $2 \times t_{CCB}$ , and minimum clock low time is  $2 \times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.



**RESET** Initialization

Table 8. DDRCLK AC Timing Specifications (continued)

At recommended operating conditions with  $OV_{DD}$  of 3.3V ± 5%.

| Parameter/Condition | Symbol | Min | Typical | Max     | Unit | Notes   |
|---------------------|--------|-----|---------|---------|------|---------|
| DDRCLK jitter       | _      |     |         | +/- 150 | ps   | 4, 5, 6 |

Notes:

- 1. **Caution:** The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to Section 19.4, "DDR/DDRCLK PLL Ratio," for ratio settings.
- 2. Rise and fall times for DDRCLK are measured at 0.6 V and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The DDRCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track DDRCLK drivers with the specified jitter.
- 6. For spread spectrum clocking, guidelines are +0% to -1% down spread at a modulation rate between 20 kHz and 60 kHz on DDRCLK.

## 4.5 Platform to eTSEC FIFO Restrictions

Note the following eTSEC FIFO mode maximum speed restrictions based on platform (CCB) frequency.

For FIFO GMII modes (both 8 and 16 bit) and 16-bit encoded FIFO mode:

FIFO TX/RX clock frequency <= platform clock (CCB) frequency/4.2

For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 127 MHz.

For 8-bit encoded FIFO mode:

FIFO TX/RX clock frequency <= platform clock (CCB) frequency/3.2

For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 167 MHz.

## 4.6 Other Input Clocks

For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC, see the respective sections of this document.

# 5 **RESET** Initialization

Table 9 describes the AC electrical specifications for the RESET initialization timing.

#### **Table 9. RESET Initialization Timing Specifications**

| Parameter/Condition               |     | Мах | Unit    | Notes |
|-----------------------------------|-----|-----|---------|-------|
| Required assertion time of HRESET | 100 | —   | μs      | 2     |
| Minimum assertion time for SRESET | 3   | —   | SYSCLKs | 1     |

#### DDR2 and DDR3 SDRAM Controller

#### Table 11. DDR2 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued)

| Parameter/Condition                             | Symbol          | Min  | Мах | Unit | Notes |
|-------------------------------------------------|-----------------|------|-----|------|-------|
| Output low current (V <sub>OUT</sub> = 0.280 V) | I <sub>OL</sub> | 13.4 | _   | mA   | _     |

Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm GV}_{\rm DD}$  at all times.

- 2.  $MV_{REF}n$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}n$  may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to that far end signal termination is made and is expected to be equal to MV<sub>REF</sub>*n*. This rail should track variations in the DC level of MV<sub>REF</sub>*n*.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 12 provides the recommended operating conditions for the DDR SDRAM controller of the MPC8572E when interfacing to DDR3 SDRAM.

| Parameter/Condition    | Symbol              | Min                  | Typical                            | Max | Unit |
|------------------------|---------------------|----------------------|------------------------------------|-----|------|
| I/O supply voltage     | GV <sub>DD</sub>    | 1.425                | 1.575                              | V   | 1    |
| I/O reference voltage  | MV <sub>REF</sub> n | $0.49 	imes GV_{DD}$ | $0.51 	imes GV_{DD}$               | V   | 2    |
| Input high voltage     | V <sub>IH</sub>     | $MV_{REF}n + 0.100$  | GV <sub>DD</sub>                   | V   | —    |
| Input low voltage      | V <sub>IL</sub>     | GND                  | MV <sub>REF</sub> <i>n</i> - 0.100 | V   | —    |
| Output leakage current | I <sub>OZ</sub>     | -50                  | 50                                 | μΑ  | 3    |

Notes:

1.  ${\rm GV}_{\rm DD}$  is expected to be within 50 mV of the DRAM  ${\rm GV}_{\rm DD}$  at all times.

2.  $MV_{REF}n$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}n$  may not exceed ±1% of the DC value.

3. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

#### Table 13 provides the DDR SDRAM controller interface capacitance for DDR2 and DDR3.

#### Table 13. DDR2 and DDR3 SDRAM Interface Capacitance for GV<sub>DD</sub>(typ)=1.8 V and 1.5 V

| Parameter/Condition                          | Symbol           | Min | Typical | Мах | Unit |
|----------------------------------------------|------------------|-----|---------|-----|------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8       | pF  | 1, 2 |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5     | pF  | 1, 2 |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V (for DDR2), f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

2. This parameter is sampled.  $GV_{DD}$  = 1.5 V ± 0.075 V (for DDR3), f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.175 V.

Ethernet: Enhanced Three-Speed Ethernet (eTSEC)



Figure 8. FIFO Receive AC Timing Diagram

## 8.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

## 8.2.2.1 GMII Transmit AC Timing Specifications

Table 27 provides the GMII transmit AC timing specifications.

#### Table 27. GMII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/TV_{DD}$  of 2.5/ 3.3 V ± 5%.

| Parameter/Condition                               | Symbol <sup>1</sup> | Min | Тур | Max | Unit |
|---------------------------------------------------|---------------------|-----|-----|-----|------|
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub> | 2.5 | _   | _   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | <sup>t</sup> GTKHDX | 0.5 | _   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%-80%)            | t <sub>GTXR</sub> 2 | _   | _   | 1.0 | ns   |
| GTX_CLK data clock fall time (80%-20%)            | $t_{GTXF}^2$        |     | 1   | 1.0 | ns   |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Guaranteed by design.



Figure 15 shows the TBI transmit AC timing diagram.



Figure 15. TBI Transmit AC Timing Diagram

## 8.2.4.2 TBI Receive AC Timing Specifications

Table 32 provides the TBI receive AC timing specifications.

#### Table 32. TBI Receive AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V  $\pm$  5%.

| Parameter/Condition <sup>3</sup>                             | Symbol <sup>1</sup>                 | Min | Тур  | Мах | Unit |
|--------------------------------------------------------------|-------------------------------------|-----|------|-----|------|
| Clock period for TBI Receive Clock 0, 1                      | t <sub>TRX</sub>                    | _   | 16.0 | —   | ns   |
| Skew for TBI Receive Clock 0, 1                              | t <sub>SKTRX</sub>                  | 7.5 | —    | 8.5 | ns   |
| Duty cycle for TBI Receive Clock 0, 1                        | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  | —    | 60  | %    |
| RCG[9:0] setup time to rising edge of TBI Receive Clock 0, 1 | t <sub>TRDVKH</sub>                 | 2.5 | —    | —   | ns   |
| RCG[9:0] hold time to rising edge of TBI Receive Clock 0, 1  | t <sub>TRDXKH</sub>                 | 1.5 | —    | —   | ns   |
| Clock rise time (20%-80%) for TBI Receive Clock 0, 1         | t <sub>TRXR</sub> <sup>2</sup>      | 0.7 | —    | 2.4 | ns   |
| Clock fall time (80%-20%) for TBI Receive Clock 0, 1         | t <sub>TRXF</sub> <sup>2</sup>      | 0.7 | —    | 2.4 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).</sub>

2. Guaranteed by design.

3. The signals "TBI Receive Clock 0" and "TBI Receive Clock 1" refer to TSECn\_RX\_CLK and TSECn\_TX\_CLK pins respectively. These two clock signals are also referred as PMA\_RX\_CLK[0:1].



Ethernet: Enhanced Three-Speed Ethernet (eTSEC)





Table 39 lists the SGMII DC receiver electrical characteristics.

| Parameter                            |                                                       | Symbol                 | Min   | Тур                   | Max   | Unit | Notes |      |
|--------------------------------------|-------------------------------------------------------|------------------------|-------|-----------------------|-------|------|-------|------|
| Supply Voltage                       |                                                       | XV <sub>DD_SRDS2</sub> | 1.045 | 1.1                   | 1.155 | V    |       |      |
| DC Input voltage range               |                                                       | —                      |       | N/A                   |       | _    | 1     |      |
| Input differential voltage           | ifferential voltageLSTS = 0 $V_{RX_DIFFp-p}$ 100—1200 |                        | 1200  | 1200                  | 1200  | 1200 | mV    | 2, 4 |
|                                      | LSTS = 1                                              |                        | 175   | —                     |       |      |       |      |
| Loss of signal threshold             | LSTS = 0                                              | VLOS                   | 30    | —                     | 100   | mV   | 3, 4  |      |
|                                      | LSTS = 1                                              |                        | 65    | —                     | 175   |      |       |      |
| Input AC common mode v               | voltage                                               | V <sub>CM_ACp-p</sub>  |       | —                     | 100   | mV   | 5     |      |
| Receiver differential input          | impedance                                             | Z <sub>RX_DIFF</sub>   | 80    | 100                   | 120   | Ω    |       |      |
| Receiver common mode input impedance |                                                       | Z <sub>RX_CM</sub>     | 20    | —                     | 35    | Ω    | _     |      |
| Common mode input volta              | age                                                   | V <sub>CM</sub>        | —     | V <sub>xcorevss</sub> |       | V    | 6     |      |

Table 39. SGMII DC Receiver Electrical Characteristics

#### Note:

1. Input must be externally AC-coupled.

2. V<sub>RX DIFFp-p</sub> is also referred to as peak to peak input differential voltage

3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.

4. The LSTS shown in the table refers to the LSTSAB or LSTSEF bit field of MPC8572E's SerDes 2 Control Register.

5.  $V_{\mbox{CM\_ACp-p}}$  is also referred to as peak to peak AC common mode voltage.

6. On-chip termination to SGND\_SRDS2 (xcorevss).



## 8.4 eTSEC IEEE Std 1588<sup>™</sup> AC Specifications

Figure 26 shows the data and command output timing diagram.



Figure 26. eTSEC IEEE 1588 Output AC Timing

<sup>1</sup> The output delay is count starting rising edge if t<sub>T1588CLKOUT</sub> is non-inverting. Otherwise, it is count starting falling edge.

Figure 27 shows the data and command input timing diagram.





### Table 42 provides the IEEE 1588 AC timing specifications.

## Table 42. eTSEC IEEE 1588 AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/TV_{DD}$  of 3.3 V ± 5% or 2.5 V ± 5%

| Parameter/Condition                | Symbol                                             | Min                     | Тур | Max                    | Unit | Note |
|------------------------------------|----------------------------------------------------|-------------------------|-----|------------------------|------|------|
| TSEC_1588_CLK clock period         | t <sub>T1588CLK</sub>                              | 3.3                     | —   | T <sub>TX_CLK</sub> *9 | ns   | 1    |
| TSEC_1588_CLK duty cycle           | t <sub>T1588</sub> CLKH<br>/t <sub>T1588</sub> CLK | 40                      | 50  | 60                     | %    | —    |
| TSEC_1588_CLK peak-to-peak jitter  | t <sub>T1588CLKINJ</sub>                           | —                       | —   | 250                    | ps   | —    |
| Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588CLKINR</sub>                           | 1.0                     | —   | 2.0                    | ns   | —    |
| Fall time eTSEC_1588_CLK (80%-20%) | t <sub>T1588CLKINF</sub>                           | 1.0                     | —   | 2.0                    | ns   | —    |
| TSEC_1588_CLK_OUT clock period     | t <sub>T1588CLKOUT</sub>                           | 2*t <sub>T1588CLK</sub> | —   | _                      | ns   | _    |

#### MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7

NXP Semiconductors



#### **Ethernet Management Interface Electrical Characteristics**

#### Table 42. eTSEC IEEE 1588 AC Timing Specifications (continued)

At recommended operating conditions with  $LV_{DD}/TV_{DD}$  of 3.3 V ± 5% or 2.5 V ± 5%

| Parameter/Condition           | Symbol                                                  | Min                         | Тур | Мах | Unit | Note |
|-------------------------------|---------------------------------------------------------|-----------------------------|-----|-----|------|------|
| TSEC_1588_CLK_OUT duty cycle  | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30                          | 50  | 70  | %    | —    |
| TSEC_1588_PULSE_OUT           | t <sub>T1588OV</sub>                                    | 0.5                         | _   | 3.0 | ns   | —    |
| TSEC_1588_TRIG_IN pulse width | t <sub>T1588</sub> trigh                                | 2*t <sub>T1588CLK_MAX</sub> | _   | —   | ns   | 2    |

#### Note:

1.When TMR\_CTRL[CKSEL] is set as '00', the external TSEC\_1588\_CLK input is selected as the 1588 timer reference clock source, with the timing defined in Table 42, "eTSEC IEEE 1588 AC Timing Specifications." The maximum value of t<sub>T1588CLK</sub> is defined in terms of T<sub>TX\_CLK</sub>, that is the maximum clock cycle period of the equivalent interface speed that the eTSEC1 port is running at. When eTSEC1 is configured to operate in the parallel mode, the T<sub>TX\_CLK</sub> is the maximum clock period of the TSEC1\_TX\_CLK. When eTSEC1 operates in SGMII mode, the maximum value of t<sub>T1588CLK</sub> is defined in terms of the recovered clock from SGMII SerDes. For example, for SGMII 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 3600, 360, 72 ns respectively. See the *MPC8572E PowerQUICC™ III Integrated Communications Processor Reference Manual* for detailed description of TMR\_CTRL registers.

2. It needs to be at least two times of the clock period of the clock selected by TMR\_CTRL[CKSEL].

# 9 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals ECn\_MDIO (management data input/output) and ECn\_MDC (management data clock). The electrical characteristics for GMII, SGMII, RGMII, RMII, TBI and RTBI are specified in "Section 8, "Ethernet: Enhanced Three-Speed Ethernet (eTSEC)."

## 9.1 MII Management DC Electrical Characteristics

The ECn\_MDC and ECn\_MDIO are defined to operate at a supply voltage of 3.3 V or 2.5 V. The DC electrical characteristics for ECn\_MDIO and ECn\_MDC are provided in Table 43 and Table 44.

| Parameter                                                                | Symbol            | Min  | Мах                    | Unit | Notes |
|--------------------------------------------------------------------------|-------------------|------|------------------------|------|-------|
| Supply voltage (3.3 V)                                                   | $LV_{DD}/TV_{DD}$ | 3.13 | 3.47                   | V    | 1, 2  |
| Output high voltage<br>( $LV_{DD}/TV_{DD} = Min, I_{OH} = -1.0 mA$ )     | V <sub>OH</sub>   | 2.10 | OV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage $(LV_{DD}/TV_{DD} = Min, I_{OL} = 1.0 mA)$            | V <sub>OL</sub>   | GND  | 0.50                   | V    | _     |
| Input high voltage                                                       | V <sub>IH</sub>   | 2.0  | —                      | V    | _     |
| Input low voltage                                                        | V <sub>IL</sub>   | _    | 0.90                   | V    | _     |
| Input high current $(LV_{DD}/TV_{DD} = Max, V_{IN}^{3} = 2.1 \text{ V})$ | IIH               |      | 40                     | μA   | —     |

Table 43. MII Management DC Electrical Characteristics ( $LV_{DD}/TV_{DD}$ =3.3 V)



#### Local Bus Controller (eLBC)

Figure 30 through Figure 35 show the local bus signals.



Figure 30. Local Bus Signals, Non-Special Signals Only (PLL Enabled)

Table 52 describes the general timing parameters of the local bus interface at  $BV_{DD} = 3.3 \text{ V DC}$  with PLL disabled.

#### Table 52. Local Bus General Timing Parameters—PLL Bypassed

At recommended operating conditions with  $BV_{DD}$  of 3.3 V ± 5%

| Parameter                                             | Symbol <sup>1</sup>                 | Min  | Max | Unit | Notes |
|-------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Local bus cycle time                                  | t <sub>LBK</sub>                    | 12   | _   | ns   | 2     |
| Local bus duty cycle                                  | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43   | 57  | %    | —     |
| Internal launch/capture clock to LCLK delay           | t <sub>LBKHKT</sub>                 | 2.3  | 4.0 | ns   | —     |
| Input setup to local bus clock (except LGTA/LUPWAIT)  | t <sub>LBIVKH1</sub>                | 5.8  | —   | ns   | 4, 5  |
| LGTA/LUPWAIT input setup to local bus clock           | t <sub>LBIVKL2</sub>                | 5.7  | _   | ns   | 4, 5  |
| Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub>                | -1.3 | —   | ns   | 4, 5  |

1<sup>2</sup>C

## Table 54. I<sup>2</sup>C DC Electrical Characteristics (continued)

| Capacitance for each I/O pin C <sub>1</sub> | — 10 | pF | — |
|---------------------------------------------|------|----|---|
|---------------------------------------------|------|----|---|

#### Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2. Refer to the MPC8572E PowerQUICC<sup>™</sup> III Integrated Host Processor Family Reference Manual for information on the digital filter used.

3. I/O pins will obstruct the SDA and SCL lines if  $\mathsf{OV}_\mathsf{DD}$  is switched off.

# 13.2 I<sup>2</sup>C AC Electrical Specifications

Table 55 provides the AC timing parameters for the  $I^2C$  interfaces.

## Table 55. I<sup>2</sup>C AC Electrical Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%. All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 2).

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                  | Мах              | Unit             |
|----------------------------------------------------------------------------------------------|---------------------|----------------------|------------------|------------------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                    | 400              | kHz <sup>4</sup> |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                  | _                | μs               |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                  | —                | μs               |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                  | —                | μs               |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                  | _                | μs               |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                  | —                | ns               |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>I2DXKL</sub> | $\overline{0^2}$     | _                | μs               |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —                    | 0.9 <sup>3</sup> | μs               |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6                  | —                | μs               |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                  | —                | μs               |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | _                | V                |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ | _                | V                |



#### High-Speed Serial Interfaces (HSSI)

clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



Figure 50. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)

Figure 51 shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with MPC8572E SerDes reference clock input's DC requirement.



# 15.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and



PCI Express

| Symbol                                       | Parameter                                                                                    | Min   | Nominal | Max | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------|----------------------------------------------------------------------------------------------|-------|---------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-EYE-MEDIAN-to-MAX</sub><br>-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. |       | _       | 0.3 | UI    | Jitter is defined as the measurement<br>variation of the crossing points ( $V_{RX-DIFFp-p}$<br>= 0 V) in relation to a recovered TX UI. A<br>recovered TX UI is calculated over 3500<br>consecutive unit intervals of sample data.<br>Jitter is measured using all edges of the<br>250 consecutive UI in the center of the<br>3500 UI used for calculating the TX UI. See<br>Notes 2, 3 and 7. |
| V <sub>RX-CM-ACp</sub>                       | AC Peak<br>Common Mode<br>Input Voltage                                                      | _     |         | 150 | mV    | $V_{RX-CM-ACp} =  V_{RXD+} + V_{RXD-} /2 - V_{RX-CM-DC} = DC_{(avg)} \text{ of }  V_{RX-D+} + V_{RX-D-} /2$<br>See Note 2                                                                                                                                                                                                                                                                      |
| RL <sub>RX-DIFF</sub>                        | Differential<br>Return Loss                                                                  | 15    |         | _   | dB    | Measured over 50 MHz to 1.25 GHz with<br>the D+ and D- lines biased at +300 mV and<br>-300 mV, respectively.<br>See Note 4                                                                                                                                                                                                                                                                     |
| RL <sub>RX-CM</sub>                          | Common Mode<br>Return Loss                                                                   | 6     | _       | _   | dB    | Measured over 50 MHz to 1.25 GHz with<br>the D+ and D- lines biased at 0 V. See Note<br>4                                                                                                                                                                                                                                                                                                      |
| Z <sub>RX-DIFF-DC</sub>                      | DC Differential<br>Input Impedance                                                           | 80    | 100     | 120 | Ω     | RX DC Differential mode impedance. See Note 5                                                                                                                                                                                                                                                                                                                                                  |
| Z <sub>RX-DC</sub>                           | DC Input<br>Impedance                                                                        | 40    | 50      | 60  | Ω     | Required RX D+ as well as D- DC<br>Impedance (50 $\pm$ 20% tolerance). See<br>Notes 2 and 5.                                                                                                                                                                                                                                                                                                   |
| Z <sub>RX-HIGH-IMP-DC</sub>                  | Powered Down<br>DC Input<br>Impedance                                                        | 200 k | _       | _   | Ω     | Required RX D+ as well as D- DC<br>Impedance when the Receiver terminations<br>do not have power. See Note 6.                                                                                                                                                                                                                                                                                  |
| V <sub>RX-IDLE</sub> -DET-DIFFp-p            | Electrical Idle<br>Detect Threshold                                                          | 65    | _       | 175 | mV    | $V_{RX-IDLE-DET-DIFF_{P}} = 2^*  V_{RX-D+} - V_{RX-D-} $<br>Measured at the package pins of the<br>Receiver                                                                                                                                                                                                                                                                                    |
| T <sub>RX-IDLE-DET-DIFF-</sub><br>ENTERTIME  | Unexpected<br>Electrical Idle<br>Enter Detect<br>Threshold<br>Integration Time               |       |         | 10  | ms    | An unexpected Electrical Idle ( $V_{RX-DIFFp-p} < V_{RX-IDLE-DET-DIFFp-p}$ ) must be recognized<br>no longer than $T_{RX-IDLE-DET-DIFF-ENTERING}$ to signal an unexpected idle condition.                                                                                                                                                                                                      |

## Table 63. Differential Receiver (RX) Input Specifications (continued)





| Symbol               | Parameter  | Min | Nominal | Max | Units | Comments                                                                                                                                                                                                                                 |
|----------------------|------------|-----|---------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L <sub>RX-SKEW</sub> | Total Skew |     |         | 20  | ns    | Skew across all lanes on a Link. This<br>includes variation in the length of SKP<br>ordered set (for example, COM and one to<br>five SKP Symbols) at the RX as well as any<br>delay differences arising from the<br>interconnect itself. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 57 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 56). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 ohms to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes see Figure 57). Note: that the series capacitors CTX is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
- 6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit does not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.



Serial RapidIO

# 17.1 <u>DC Requirements</u> for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK

For more information, see Section 15.2, "SerDes Reference Clocks."

# 17.2 <u>AC Requirements</u> for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK

Figure 64lists the AC requirements.

| Table 64. SDn_ | _REF_CLK an | d SD <i>n</i> _REF_ | _CLK AC Requirements |
|----------------|-------------|---------------------|----------------------|

| Symbol             | Parameter Description                                                                    | Min | Typical | Max | Units | Comments                                                         |
|--------------------|------------------------------------------------------------------------------------------|-----|---------|-----|-------|------------------------------------------------------------------|
| t <sub>REF</sub>   | REFCLK cycle time                                                                        | —   | 10(8)   | —   | ns    | 8 ns applies only to serial RapidIO with 125-MHz reference clock |
| t <sub>REFCJ</sub> | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles | _   | —       | 80  | ps    | _                                                                |
| t <sub>REFPJ</sub> | Phase jitter. Deviation in edge location with respect to mean edge location              | -40 | _       | 40  | ps    | _                                                                |

# 17.3 Equalization

With the use of high speed serial links, the interconnect media causes degradation of the signal at the receiver. Effects such as Inter-Symbol Interference (ISI) or data dependent jitter are produced. This loss can be large enough to degrade the eye opening at the receiver beyond what is allowed in the specification. To negate a portion of these effects, equalization can be used. The most common equalization techniques that can be used are as follows:

- A passive high pass filter network placed at the receiver. This is often referred to as passive equalization.
- The use of active circuits in the receiver. This is often referred to as adaptive equalization.

# 17.4 Explanatory Note on Transmitter and Receiver Specifications

AC electrical specifications are given for transmitter and receiver. Long run and short run interfaces at three baud rates (a total of six cases) are described.

The parameters for the AC electrical specifications are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002.

XAUI has similar application goals to serial RapidIO, as described in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—FIFO/GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics." The goal of this standard is that electrical designs for Serial RapidIO can reuse electrical designs for XAUI, suitably modified for applications at the baud intervals and reaches described herein.



Serial RapidIO

| Characteristic                                     | Range           |      |                   | Unit   | Notes                                                              |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|
| Characteristic                                     | Symbol          | Min  | Мах               | Unit   | Notes                                                              |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | —                 | UI p-p | Measured at receiver                                               |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | —                 | UI p-p | Measured at receiver                                               |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 22                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |
| Bit Error Rate                                     | BER             | —    | 10 <sup>-12</sup> | —      | _                                                                  |
| Unit Interval                                      | UI              | 320  | 320               | ps     | +/- 100 ppm                                                        |

#### Table 74. Receiver AC Timing Specifications—3.125 GBaud

#### Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.



| Signal             | Signal Name                         | Package Pin Number | Pin Type | Power<br>Supply         | Notes |
|--------------------|-------------------------------------|--------------------|----------|-------------------------|-------|
| SD1_IMP_CAL_RX     | SerDes1 Rx Impedance<br>Calibration | B32                | I        | 200Ω<br>(±1%) to<br>GND | _     |
| SD1_IMP_CAL_TX     | SerDes1 Tx Impedance<br>Calibration | T32                | I        | 100Ω<br>(±1%) to<br>GND | _     |
| SD1_PLL_TPA        | SerDes1 PLL Test Point Analog       | J30                | 0        | AVDD_S<br>RDS<br>analog | 17    |
| SD2_IMP_CAL_RX     | SerDes2 Rx Impedance<br>Calibration | AC32               | I        | 200Ω<br>(±1%) to<br>GND | —     |
| SD2_IMP_CAL_TX     | SerDes2 Tx Impedance<br>Calibration | AM32               | I        | 100Ω<br>(±1%) to<br>GND | —     |
| SD2_PLL_TPA        | SerDes2 PLL Test Point Analog       | AH30               | 0        | AVDD_S<br>RDS<br>analog | 17    |
| TEMP_ANODE         | Temperature Diode Anode             | AA31               | _        | internal<br>diode       | 14    |
| TEMP_CATHODE       | Temperature Diode Cathode           | AB31               |          | internal<br>diode       | 14    |
| No Connection Pins |                                     | 1                  |          | 11                      |       |

#### Table 76. MPC8572E Pinout Listing (continued)



System Design Information



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 6. Asserting SRESET causes a machine check interrupt to the e500 cores.



**Document Revision History** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6              | 06/2014 | <ul> <li>Updated Table 76, "MPC8572E Pinout Listing," TDO signal is not driven during HRSET* assertion.</li> <li>In Table 86, "Part Numbering Nomenclature—Rev 2.2.1," added full Pb-free part code.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5              | 01/2011 | <ul> <li>Editorial changes throughout</li> <li>Updated Table 4, "MPC8572E Power Dissipation," to include low power product.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," defined PPC as "Prototype" and changed table headings to say "Package Sphere Type".</li> <li>Added Table 86, "Part Numbering Nomenclature—Rev 2.2.1."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4              | 06/2010 | <ul> <li>In Section 18.3, "Pinout Listings," updated Table 76 showing GPINOUT power rail as BVDD.</li> <li>Updated Section 14.1, "GPIO DC Electrical Characteristics."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3              | 03/2010 | <ul> <li>In Section 2.1, "Overall DC Electrical Characteristics," changed GPIO power from OVDD to BVDD.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," added Table 87 for Rev 2.1 silicon.</li> <li>In Section 22.1, "Part Numbers Fully Addressed by this Document," updated Table 88 for Rev 1.1.1 silicon.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2              | 06/2009 | <ul> <li>In Section 3, "Power Characteristics," updated CCB Max to 533MHz for 1200MHz core device in Table 5, "MPC8572EL Power Dissipation."</li> <li>In Section 4.4, "DDR Clock Timing," changed DDRCLK Max to 100MHz. This change was announced in Product Bulletin #13572.</li> <li>Clarified restrictions in Section 4.5, "Platform to eTSEC FIFO Restrictions."</li> <li>In Table 9, "RESET Initialization Timing Specifications," added note 2.</li> <li>Added Section 14, "GPIO."</li> <li>In Section 18.1, "Package Parameters for the MPC8572E FC-PBGA," updated material composition to 63% Sn, 37% Pb.</li> <li>In Section 18.2, "Mechanical Dimensions of the MPC8572E FC-PBGA, updated Figure 61 to correct the package thickness and top view.</li> <li>In Section 19.1, "Clock Ranges," updated CCB Max to 533MHz for 1200MHz core device in Table 77, "MPC8572E Processor Core Clocking Specifications."</li> <li>In Section 19.5.2, "Minimum Platform Frequency Requirements for High-Speed Interfaces," changed minimum CCB clock frequency for proper PCI Express operation.</li> <li>Added LPBSE to description of LGPL4/LGTA/LUPWAIT/LPBSE/LFRB signal in Table 76, "MPC8572E Pinout Listing."</li> <li>Corrected supply voltage for GPIO pins in Table 76, "MPC8572E Pinout Listing."</li> <li>Applied note regarding MDIC in Table 76, "MPC8572E Pinout Listing."</li> <li>Added note for LAD pins in Table 76, "MPC8572E Pinout Listing."</li> <li>Updated Table 88, ",Part Numbering Nomenclature—Rev 1.1.1" with Rev 2.0 and Rev 2.1 part number information. Added note indicating that silicon version 2.0 is available for prototype purposes only and will not be available as a qualified device.</li> </ul> |
| 1              | 08/2008 | • In Section 22.1, "Part Numbers Fully Addressed by this Document," added SVR information in,<br>Table 88 "Part Numbering Nomenclature—Rev 1.1.1," for devices without Security Engine feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0              | 07/2008 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |