Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PowerPC e500 | | Number of Cores/Bus Width | 2 Core, 32-Bit | | Speed | 1.333GHz | | Co-Processors/DSP | Signal Processing; SPE, Security; SEC | | RAM Controllers | DDR2, DDR3 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 1.5V, 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | Cryptography, Random Number Generator | | Package / Case | 1023-BBGA, FCBGA | | Supplier Device Package | 1023-FCPBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8572evjaule | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Overview - Multiplexed 32-bit address and data bus operating at up to 150 MHz - Eight chip selects support eight external slaves - Up to 8-beat burst transfers - The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller. - Three protocol engines available on a per-chip select basis: - General-purpose chip select machine (GPCM) - Three user programmable machines (UPMs) - NAND Flash control machine (FCM) - Parity support - Default boot ROM chip select with configurable bus width (8, 16, or 32 bits) - Four enhanced three-speed Ethernet controllers (eTSECs) - Three-speed support (10/100/1000 Mbps) - Four IEEE Std 802.3®, 802.3u, 802.3x, 802.3z, 802.3ac, 802.3ab-compatible controllers - Support for various Ethernet physical interfaces: - 1000 Mbps full-duplex IEEE 802.3 GMII, IEEE 802.3z TBI, RTBI, RGMII, and SGMII - 10/100 Mbps full and half-duplex IEEE 802.3 MII, IEEE 802.3 RGMII, and RMII - Flexible configuration for multiple PHY interface configurations - TCP/IP acceleration and QoS features available - IP v4 and IP v6 header recognition on receive - IP v4 header checksum verification and generation - TCP and UDP checksum verification and generation - Per-packet configurable acceleration - Recognition of VLAN, stacked (Q-in-Q) VLAN, 802.2, PPPoE session, MPLS stacks, and ESP/AH IP-security headers - Supported in all FIFO modes - Quality of service support: - Transmission from up to eight physical queues - Reception to up to eight physical queues - Full- and half-duplex Ethernet support (1000 Mbps supports only full duplex): - IEEE 802.3 full-duplex flow control (automatic PAUSE frame generation or software-programmed PAUSE frame generation and recognition) - Programmable maximum frame length supports jumbo frames (up to 9.6 Kbytes) and IEEE Std 802.1<sup>TM</sup> virtual local area network (VLAN) tags and priority - VLAN insertion and deletion - Per-frame VLAN control word or default VLAN for each eTSEC - Extracted VLAN control word passed to software separately - Retransmission following a collision MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 | PLL config input setup time with stable SYSCLK before HRESET negation | 100 | _ | μѕ | _ | |---------------------------------------------------------------------------------------------------------|-----|---|---------|---| | Input setup time for POR configs (other than PLL config) with respect to negation of HRESET | 4 | _ | SYSCLKs | 1 | | Input hold time for all POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | 1 | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | 1 | #### Notes: - 1. SYSCLK is the primary clock input for the MPC8572E. - 2. Reset assertion timing requirements for DDR3 DRAMs may differ. Table 10 provides the PLL lock times. **Table 10. PLL Lock Times** | Parameter/Condition | Symbol | Min | Typical | Max | |---------------------|--------|-----|---------|-----| | PLL lock times | _ | 100 | μs | _ | | Local bus PLL | _ | 50 | μs | | ## 6 DDR2 and DDR3 SDRAM Controller This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8Vor 1.5 V when interfacing to DDR2 or DDR3 SDRAM, respectively. # 6.1 DDR2 and DDR3 SDRAM Interface DC Electrical Characteristics Table 11 provides the recommended operating conditions for the DDR SDRAM controller of the MPC8572E when interfacing to DDR2 SDRAM. Table 11. DDR2 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------|---------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 1.71 | 1.89 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> n | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> n - 0.04 | MV <sub>REF</sub> n + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | $MV_{REF}n + 0.125$ | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | $MV_{REF}n - 0.125$ | V | _ | | Output leakage current | l <sub>OZ</sub> | -50 | 50 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **DDR2 and DDR3 SDRAM Controller** #### Table 17. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------|---------|------|-----|------|-------| | Controller Skew for MDQS—MDQ/MECC | tciskew | _ | _ | ps | 1, 2 | | 800 MHz | _ | -200 | 200 | _ | _ | | 667 MHz | _ | -240 | 240 | _ | _ | | 533 MHz | _ | -300 | 300 | _ | _ | | 400 MHz | _ | -365 | 365 | _ | _ | #### Note: - 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called tDISKEW. This can be determined by the following equation: tDISKEW =+/-(T/4 abs(tCISKEW)) where T is the clock period and abs(tCISKEW) is the absolute value of tCISKEW. Figure 3 shows the DDR2 and DDR3 SDRAM interface input timing diagram. Figure 3. DDR2 and DDR3 SDRAM Interface Input Timing Diagram # 6.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications Table 18 contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface. ### Table 18. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------|---------------------|-----|-----|------|-------| | MCK[n] cycle time | t <sub>MCK</sub> | 2.5 | 5 | ns | 2 | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | 3 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 8. FIFO Receive AC Timing Diagram ## 8.2.2 GMII AC Timing Specifications This section describes the GMII transmit and receive AC timing specifications. ## 8.2.2.1 GMII Transmit AC Timing Specifications Table 27 provides the GMII transmit AC timing specifications. #### **Table 27. GMII Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------------------|-----|-----|-----|------| | GMII data TXD[7:0], TX_ER, TX_EN setup time | t <sub>GTKHDV</sub> | 2.5 | _ | _ | ns | | GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> | 0.5 | _ | 5.0 | ns | | GTX_CLK data clock rise time (20%-80%) | t <sub>GTXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | GTX_CLK data clock fall time (80%-20%) | t <sub>GTXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ (reference)(state) for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{GTKHDV}$ symbolizes GMII transmit timing (GT) with respect to the $t_{GTX}$ clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, $t_{GTKHDX}$ symbolizes GMII transmit timing (GT) with respect to the $t_{GTX}$ clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of $t_{GTX}$ represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 14 shows the MII receive AC timing diagram. Figure 14. MII Receive AC Timing Diagram ## 8.2.4 TBI AC Timing Specifications This section describes the TBI transmit and receive AC timing specifications. ## 8.2.4.1 TBI Transmit AC Timing Specifications Table 31 provides the TBI transmit AC timing specifications. ### **Table 31. TBI Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------|--------------------------------|-----|-----|-----|------| | TCG[9:0] setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2.0 | _ | _ | ns | | TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub> | 1.0 | _ | _ | ns | | GTX_CLK rise (20%–80%) | t <sub>TTXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | GTX_CLK fall time (80%–20%) | t <sub>TTXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state )</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 16 shows the TBI receive AC timing diagram. Figure 16. TBI Receive AC Timing Diagram ## 8.2.5 TBI Single-Clock Mode AC Specifications When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when a 125-MHz TBI receive clock is supplied on TSEC*n* pin (no receive clock is used in this mode, whereas for the dual-clock mode this is the PMA1 receive clock). The 125-MHz transmit clock is applied in all TBI modes. A summary of the single-clock TBI mode AC specifications for receive appears in Table 33. Table 33. TBI single-clock Mode Receive AC Timing Specification At recommended operating conditions with LV $_{DD}/TV_{DD}$ of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------------|-----|-----|-----|------| | RX_CLK clock period | t <sub>TRRX</sub> | 7.5 | 8.0 | 8.5 | ns | | RX_CLK duty cycle | t <sub>TRRH</sub> /t <sub>TRRX</sub> | 40 | 50 | 60 | % | | RX_CLK peak-to-peak jitter | t <sub>TRRJ</sub> | _ | _ | 250 | ps | | Rise time RX_CLK (20%–80%) | t <sub>TRRR</sub> | _ | _ | 1.0 | ns | | Fall time RX_CLK (80%–20%) | t <sub>TRRF</sub> | _ | _ | 1.0 | ns | | RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDVKH</sub> | 2.0 | _ | _ | ns | | RCG[9:0] hold time to RX_CLK rising edge | t <sub>TRRDXKH</sub> | 1.0 | _ | _ | ns | Figure 17 shows the TBI receive the timing diagram. Figure 17. TBI Single-Clock Mode Receive AC Timing Diagram ## 8.2.6 RGMII and RTBI AC Timing Specifications Table 34 presents the RGMII and RTBI AC timing specifications. ### Table 34. RGMII and RTBI AC Timing Specifications At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------------------------------|------|-----|------|------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> | -500 | 0 | 500 | ps | | Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub> | 1.0 | _ | 2.8 | ns | | Clock period <sup>3</sup> | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | | Duty cycle for 10BASE-T and 100BASE-TX 3, 4 | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | | Rise time (20%–80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | | Fall time (20%–80%) | t <sub>RGTF</sub> | _ | _ | 0.75 | ns | ### Notes: - 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. ### Table 49. Local Bus General Timing Parameters ( $BV_{DD} = 3.3 \text{ V DC}$ )—PLL Enabled (continued) At recommended operating conditions with BV<sub>DD</sub> of 3.3 V $\pm$ 5%. (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus clock to LALE assertion | t <sub>LBKHOV4</sub> | _ | 2.3 | ns | 3 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKHOX1</sub> | 0.7 | _ | ns | 3 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX2</sub> | 0.7 | _ | ns | 3 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> | _ | 2.5 | ns | 5 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ2</sub> | _ | 2.5 | ns | 5 | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode. - 3. All signals are measured from $BV_{DD}/2$ of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to $0.4 \times BV_{DD}$ of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 8. Guaranteed by design. Table 50 describes the general timing parameters of the local bus interface at $BV_{DD} = 2.5 \text{ V DC}$ . Table 50. Local Bus General Timing Parameters (BV $_{DD}$ = 2.5 V DC)—PLL Enabled At recommended operating conditions with BV $_{DD}$ of 2.5 V $\pm$ 5% | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|-------------------------------------|------|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 6.67 | 12 | ns | 2 | | Local bus duty cycle | t <sub>LBKH</sub> /t <sub>LBK</sub> | 43 | 57 | % | _ | | LCLK[n] skew to LCLK[m] or LSYNC_OUT | t <sub>LBKSKEW</sub> | _ | 150 | ps | 7, 8 | | Input setup to local bus clock (except LGTA/LUPWAIT) | t <sub>LBIVKH1</sub> | 1.9 | _ | ns | 3, 4 | | LGTA/LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.8 | _ | ns | 3, 4 | | Input hold from local bus clock (except LGTA/LUPWAIT) | t <sub>LBIXKH1</sub> | 1.1 | _ | ns | 3, 4 | | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKH2</sub> | 1.1 | _ | ns | 3, 4 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 52. Local Bus General Timing Parameters—PLL Bypassed (continued) At recommended operating conditions with BV<sub>DD</sub> of 3.3 V $\pm$ 5% | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |----------------------------------------------------------------------|----------------------|------|------|------|-------| | LGTA/LUPWAIT input hold from local bus clock | t <sub>LBIXKL2</sub> | -1.3 | _ | ns | 4, 5 | | LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub> | 1.5 | _ | ns | 6 | | Local bus clock to output valid (except LAD/LDP and LALE) | t <sub>LBKLOV1</sub> | _ | -0.3 | ns | | | Local bus clock to data valid for LAD/LDP | t <sub>LBKLOV2</sub> | _ | -0.1 | ns | 4 | | Local bus clock to address valid for LAD | t <sub>LBKLOV3</sub> | _ | 0.0 | ns | 4 | | Local bus clock to LALE assertion | t <sub>LBKLOV4</sub> | _ | 0.0 | ns | 4 | | Output hold from local bus clock (except LAD/LDP and LALE) | t <sub>LBKLOX1</sub> | -3.3 | _ | ns | 4 | | Output hold from local bus clock for LAD/LDP | t <sub>LBKLOX2</sub> | -3.3 | _ | ns | 4 | | Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKLOZ1</sub> | _ | 0.2 | ns | 7 | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKLOZ2</sub> | _ | 0.2 | ns | 7 | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>I BKHKT</sub>. - 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2. - 4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal in question for 3.3-V signaling levels. - 5. Input timings are measured at the pin. - 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter. - 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. ### **NOTE** In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at the falling edge of the internal clock with the exception of $\overline{LGTA}/LUPWAIT$ (which is captured on the rising edge of the internal clock). MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### Local Bus Controller (eLBC) Figure 35. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 8 or 16 (PLL Bypass Mode) Figure 38. TRST Timing Diagram Figure 39 provides the boundary-scan timing diagram. Figure 39. Boundary-Scan Timing Diagram # 13 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8572E. # 13.1 I<sup>2</sup>C DC Electrical Characteristics Table 54 provides the DC electrical characteristics for the I<sup>2</sup>C interfaces. **Parameter Symbol** Min Max Unit **Notes** $\mathsf{V}_{\mathsf{IH}}$ $OV_{DD} + 0.3$ Input high voltage level $0.7 \times OV_{DD}$ ٧ $V_{IL}$ ٧ Input low voltage level -0.3 $0.3 \times OV_{DD}$ ٧ Low level output voltage $V_{OL}$ 0 0.4 1 Pulse width of spikes which must be suppressed by the 0 50 2 ns t<sub>12KHKL</sub> input filter Input current each I/O pin (input voltage is between I<sub>I</sub> -10 10 μΑ 3 $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) Table 54. I<sup>2</sup>C DC Electrical Characteristics MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 SDn\_REF\_CLK VCROSS MEDIAN +100 mV VCROSS MEDIAN -100 mV SDn\_REF\_CLK SDn\_REF\_CLK SDn\_REF\_CLK SDn\_REF\_CLK Figure 53. Single-Ended Measurement Points for Rise and Fall Time Matching The other detailed AC requirements of the SerDes Reference Clocks is defined by each interface protocol based on application usage. Refer to the following sections for detailed information: - Section 8.3.2, "AC Requirements for SGMII SD2\_REF\_CLK and SD2\_REF\_CLK" - Section 16.2, "AC Requirements for PCI Express SerDes Reference Clocks" - Section 17.2, "AC Requirements for Serial RapidIO SD1\_REF\_CLK and SD1\_REF\_CLK" ### 15.2.4.1 Spread Spectrum Clock SD1\_REF\_CLK/SD1\_REF\_CLK are designed to work with a spread spectrum clock (+0 to -0.5% spreading at 30–33 KHz rate is allowed), assuming both ends have same reference clock. For better results, a source without significant unintended modulation should be used. SD2\_REF\_CLK/SD2\_REF\_CLK are not to be used with, and should not be clocked by, a spread spectrum clock source. ## 15.3 SerDes Transmitter and Receiver Reference Circuits Figure 54 shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 54. SerDes Transmitter and Receiver Reference Circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage: - Section 8.3, "SGMII Interface Electrical Characteristics" - Section 16, "PCI Express" MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### PCI Express Table 62. Differential Transmitter (TX) Output Specifications (continued) | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |------------------------|-----------------------------|-----|---------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>crosslink</sub> | Crosslink<br>Random Timeout | 0 | | 1 | | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one Downstream and one Upstream Port. See Note 7. | #### Notes: - 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 57 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 55.) - 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The Transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 ohms to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes—see Figure 57). Note that the series capacitors C<sub>TX</sub> is optional for the return loss measurement. - 5. Measured between 20-80% at transmitter package pins into a test load as shown in Figure 57 for both V<sub>TX-D+</sub> and V<sub>TX-D-</sub>. - 6. See Section 4.3.1.8 of the PCI Express Base Specifications Rev 1.0a. - 7. See Section 4.2.6.3 of the PCI Express Base Specifications Rev 1.0a. - 8. MPC8572E SerDes transmitter does not have C<sub>TX</sub> built-in. An external AC Coupling capacitor is required. ## 16.4.2 Transmitter Compliance Eye Diagrams The TX eye diagram in Figure 55 is specified using the passive compliance/test measurement load (see Figure 57) in place of any real PCI Express interconnect + RX component. There are two eye diagrams that must be met for the transmitter. Both eye diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit. The eye diagram must be valid for any 250 consecutive UIs. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. #### **NOTE** It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits). MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 55. Minimum Transmitter Timing and Voltage Output Compliance Specifications # 16.4.3 Differential Receiver (RX) Input Specifications Table 63 defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins. | Symbol | Parameter | Min | Nominal | Max | Units | Comments | |-------------------------|-----------------------------------------------|--------|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UI | Unit Interval | 399.88 | 400 | 400.12 | ps | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1. | | V <sub>RX-DIFFp-p</sub> | Differential Input<br>Peak-to-Peak<br>Voltage | 0.175 | _ | 1.200 | V | $V_{RX-DIFFp-p} = 2* V_{RX-D+} - V_{RX-D-} $<br>See Note 2. | | T <sub>RX-EYE</sub> | Minimum<br>Receiver Eye<br>Width | 0.4 | _ | _ | UI | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as T <sub>RX-MAX-JITTER</sub> = 1 - T <sub>RX-EYE</sub> = 0.6 UI. See Notes 2 and 3. | Table 63. Differential Receiver (RX) Input Specifications Figure 60. Receiver Input Compliance Mask Table 75. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter | Receiver Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) | |---------------|----------------------------|----------------------------|--------|--------| | 1.25 GBaud | 100 | 800 | 0.275 | 0.400 | | 2.5 GBaud | 100 | 800 | 0.275 | 0.400 | | 3.125 GBaud | 100 | 800 | 0.275 | 0.400 | # 17.8 Measurement and Test Requirements Because the LP-Serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. Additionally, the CJPAT test pattern defined in Annex 48A of IEEE 802.3ae-2002 is specified as the test pattern for use in eye pattern and jitter measurements. Annex 48B of IEEE 802.3ae-2002 is recommended as a reference for additional information on jitter test methods. ## 17.8.1 Eye Template Measurements For the purpose of eye template measurements, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for template measurements is the Continuous Jitter Test Pattern (CJPAT) defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **Package Description** ## Table 76. MPC8572E Pinout Listing (continued) | Signal | gnal Signal Name | | Pin Type | Power<br>Supply | Notes | |-------------------------|------------------------------------------|-------------------------------------------|----------|----------------------------|-------| | SD2_RX[3:0] | Receive Data (negative) | AK31, AJ29, AF29,<br>AE31 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[3] | SGMII Tx Data eTSEC4 | AH26 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[2] | SGMII Tx Data eTSEC3 | AG24 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[1] | SGMII Tx Data eTSEC2 | AE24 | 0 | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_TX[0] | SGMII Tx Data eTSEC1 | AD26 | 0 | XV <sub>DD_SR</sub> | _ | | SD2_TX[3:0] | Transmit Data (negative) | AH27, AG25, AE25,<br>AD27 | 0 | XV <sub>DD_SR</sub> | _ | | SD2_PLL_TPD | PLL Test Point Digital | AH32 | 0 | XV <sub>DD_SR</sub> | 17 | | SD2_REF_CLK | PLL Reference Clock | AG32 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | SD2_REF_CLK | PLL Reference Clock<br>Complement | AG31 | I | XV <sub>DD_SR</sub><br>DS2 | _ | | Reserved | _ | AF26, AF27 | _ | _ | 28 | | | General-Purpose | Input/Output | | | | | GPINOUT[0:7] | General Purpose Input / Output | B27, A28, B31, A32,<br>B30, A31, B28, B29 | I/O | BV <sub>DD</sub> | _ | | | System Co | ontrol | | <u>'</u> | | | HRESET | Hard Reset | AC31 | I | OV <sub>DD</sub> | _ | | HRESET_REQ | Hard Reset Request | L23 | 0 | OV <sub>DD</sub> | 21 | | SRESET | Soft Reset | P24 | I | OV <sub>DD</sub> | _ | | CKSTP_IN0 | Checkstop In Processor 0 | N26 | I | OV <sub>DD</sub> | _ | | CKSTP_IN1 | Checkstop In Processor 1 | N25 | I | OV <sub>DD</sub> | _ | | CKSTP_OUT0 | Checkstop Out Processor 0 | U29 | 0 | OV <sub>DD</sub> | 2, 4 | | CKSTP_OUT1 | Checkstop Out Processor 1 | T25 | 0 | OV <sub>DD</sub> | 2, 4 | | | Debu | g | | | | | TRIG_IN | Trigger In | P26 | I | OV <sub>DD</sub> | _ | | TRIG_OUT/READY_P0/QUIES | Trigger Out / Ready Processor 0/ Quiesce | P25 | 0 | OV <sub>DD</sub> | 21 | | READY_P1 | Ready Processor 1 | N28 | 0 | OV <sub>DD</sub> | 5, 9 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **Package Description** ## Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | | | |--------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-------|--|--|--|--| | Power and Ground Signals | | | | | | | | | | | GND | Ground | A18, A25, A29, C3, C6, C9, C12, C15, C20, C22, E5, E8, E11, E14, F3, G7, G10, G13, G16, H5, H21, J3, J9, J12, J18, K7, L5, L13, L15, L16, L21, M3, M9, M12, M14, M16, M18, N7, N13, N15, N17, N19, N21, N23, P5, P12, P14, P16, P20, P22, R3, R9, R11, R13, R15, R17, R19, R21, R23, R26, T7, T12, T14, T16, T18, T20, T22, T30, U5, U11, U13, U15, U16, U17, U19, U21, U23, U25, V3, V9, V12, V14, V16, V18, V20, V22, W7, W11, W13, W15, W17, W19, W21, W27, W32, Y5, Y12, Y14, Y16, Y18, Y20, AA3, AA9, AA13, AA15, AA17, AA19, AA21, AA30, AB7, AB26, AC5, AC11, AC13, AD3, AD9, AD14, AD17, AD22, AE7, AE13, AF5, AF11, AG3, AG9, AG15, AG19, AH7, AH13, AH22, AJ5, AJ11, AJ17, AK3, AK9, AK15, AK24, AL7, AL13, AL19, AL26 | | | | | | | | | XGND_SRDS1 | SerDes Transceiver Pad GND (xpadvss) | C23, C27, D23, D25,<br>E23, E26, F23, F24,<br>G23, G27, H23, H25,<br>J23, J26, K23, K24,<br>L27, M25 | _ | _ | _ | | | | | | XGND_SRDS2 | SerDes Transceiver Pad GND (xpadvss) | AD23, AD25, AE23,<br>AE27, AF23, AF24,<br>AG23, AG26, AH23,<br>AH25, AJ27 | _ | _ | _ | | | | | #### **System Design Information** logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 66 allows the COP port to independently assert $\overline{\text{HRESET}}$ or $\overline{\text{TRST}}$ , while ensuring that the target can drive $\overline{\text{HRESET}}$ as well. The COP interface has a standard header, shown in Figure 65, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 65 is common to all known emulators. # 21.9.1 Termination of Unused Signals If the JTAG interface and COP header is not used, Freescale recommends the following connections: - TRST should be tied to HRESET through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 66. If this is not possible, the isolation resistor allows future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations. - No pull-up/pull-down is required for TDI, TMS, TDO or TCK. ### Figure 66. JTAG Interface Connection # 21.10 Guidelines for High-Speed Interface Termination ## 21.10.1 SerDes 1 Interface Entirely Unused If the high-speed SerDes 1 interface is not used at all, the unused pin should be terminated as described in this section. The following pins must be left unconnected (float): - SD1\_TX[7:0] - SD1 TX[7:0] - Reserved pins C24, C25, H26, H27 The following pins must be connected to XGND\_SRDS1: - SD1\_RX[7:0] - SD1\_RX[7:0] - SD1\_REF\_CLK - SD1 REF CLK Pins K32 and C29 must be tied to $XV_{DD}$ \_SRDS1. Pins K31 and C30 must be tied to XGND\_SRDS1 through a 300- $\Omega$ resistor. The POR configuration pin cfg\_srds1\_en on TSEC2\_TXD[5] can be used to power down SerDes 1 block for power saving. Note that both SVDD\_SRDS1 and XVDD\_SRDS1 must remain powered. ## 21.10.2 SerDes 1 Interface Partly Unused If only part of the high speed SerDes 1 interface pins are used, the remaining high-speed serial I/O pins should be terminated as described in this section. The following pins must be left unconnected (float) if not used: - SD1\_TX[7:0] - SD1\_TX[7:0] - Reserved pins: C24, C25, H26, H27 The following pins must be connected to XGND\_SRDS1 if not used: - SD1\_RX[7:0] - SD1\_RX[7:0] Pins K32 and C29 must be tied to XV<sub>DD</sub>\_SRDS1. Pins K31 and C30 must be tied to XGND\_SRDS1 through a 300- $\Omega$ resistor. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 NXP Semiconductors 135 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies. #### 22.2 **Part Marking** Parts are marked as the example shown in Figure 67. Notes: FC-PBGA MMMMMM is the 6-digit mask number. ATWLYYWW is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States. Figure 67. Part Marking for FC-PBGA Device Table 89 explains line four of Figure 67. Table 89. Meaning of Last Line of Part Marking | Digit | Description | |-------|--------------------------------------| | A | Assembly Site<br>E Oak Hill<br>Q KLM | | WL | Lot number | | YY | Year assembled | | WW | Work week assembled | #### **Document Revision History** 23 Table 90 provides a revision history for the MPC8572E hardware specification. **Table 90. Document Revision History** | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|-----------------------------------------------------------------------------------------| | 7 | 03/2016 | Updated Section 22.2, "Part Marking," changed the five-digit mask number to six digits. | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7