

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                      |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                              |
| Speed                           | 1.067GHz                                                    |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                       |
| RAM Controllers                 | DDR2, DDR3                                                  |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | -                                                           |
| Ethernet                        | 10/100/1000Mbps (4)                                         |
| SATA                            | -                                                           |
| USB                             | -                                                           |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V, 3.3V                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                            |
| Security Features               | Cryptography, Random Number Generator                       |
| Package / Case                  | 1023-BFBGA, FCBGA                                           |
| Supplier Device Package         | 1023-FCPBGA (33x33)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8572evtarle |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

Table 1 provides the absolute maximum ratings.

| Table 1. Absolute Maximum Ratings | Table 1 | . Absolute | Maximum | Ratings |
|-----------------------------------|---------|------------|---------|---------|
|-----------------------------------|---------|------------|---------|---------|

| Characteristic                                                                                                                                                      |                                                                                        | Symbol                                        | Range                                                                | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------|------|-------|
| Core supply voltag                                                                                                                                                  | е                                                                                      | V <sub>DD</sub>                               | -0.3 to 1.21                                                         | V    | —     |
| PLL supply voltage                                                                                                                                                  | ,                                                                                      | AV <sub>DD</sub>                              | -0.3 to 1.21                                                         | V    | —     |
| Core power supply                                                                                                                                                   | for SerDes transceivers                                                                | SV <sub>DD</sub>                              | -0.3 to 1.21                                                         | V    | —     |
| Pad power supply for SerDes transceivers                                                                                                                            |                                                                                        | XV <sub>DD</sub>                              | -0.3 to 1.21                                                         | V    | —     |
| DDR SDRAM DDR2 SDRAM Interface                                                                                                                                      |                                                                                        | GV <sub>DD</sub>                              | -0.3 to 1.98                                                         | V    | —     |
| Controller I/O         DDR3 SDRAM Interface           supply voltage         DDR3 SDRAM Interface           Three-speed Ethernet I/O, FEC management interface, MII |                                                                                        | _                                             | -0.3 to 1.65                                                         |      | _     |
| Three-speed Ethernet I/O, FEC management interface, MII management voltage                                                                                          |                                                                                        | LV <sub>DD</sub> (for eTSEC1<br>and eTSEC2)   | -0.3 to 3.63<br>-0.3 to 2.75                                         | V    | 2     |
|                                                                                                                                                                     |                                                                                        | TV <sub>DD</sub> (for eTSEC3 and eTSEC4, FEC) | -0.3 to 3.63<br>-0.3 to 2.75                                         | —    | 2     |
| DUART, system co<br>I/O voltage                                                                                                                                     | ntrol and power management, I <sup>2</sup> C, and JTAG                                 | OV <sub>DD</sub>                              | -0.3 to 3.63                                                         | V    | —     |
| Local bus and GPIO I/O voltage                                                                                                                                      |                                                                                        | BV <sub>DD</sub>                              | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98                         | V    | —     |
| Input voltage                                                                                                                                                       | DDR2 and DDR3 SDRAM interface signals                                                  | MV <sub>IN</sub>                              | –0.3 to (GV <sub>DD</sub> + 0.3)                                     | V    | 3     |
|                                                                                                                                                                     | DDR2 and DDR3 SDRAM interface reference                                                | MV <sub>REF</sub> n                           | -0.3 to (GV <sub>DD</sub> /2 + 0.3)                                  | V    | —     |
| Three-speed Ethernet signals<br>Local bus and GPIO signals                                                                                                          |                                                                                        | LV <sub>IN</sub><br>TV <sub>IN</sub>          | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V    | 3     |
|                                                                                                                                                                     |                                                                                        | BV <sub>IN</sub>                              | –0.3 to (BV <sub>DD</sub> + 0.3)                                     | —    | —     |
|                                                                                                                                                                     | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                              | –0.3 to (OV <sub>DD</sub> + 0.3)                                     | V    | 3     |
| Storage temperatu                                                                                                                                                   | re range                                                                               | T <sub>STG</sub>                              | –55 to 150                                                           | °C   |       |

Notes:

1. Functional operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

The 3.63V maximum is only supported when the port is configured in GMII, MII, RMII or TBI modes; otherwise the 2.75V maximum applies. See Section 8.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol.

3. (M,L,O)V<sub>IN</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.



# 4.3 eTSEC Gigabit Reference Clock Timing

Table 7 provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the MPC8572E.

### Table 7. EC\_GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/TV_{DD}$  of 3.3V ± 5% or 2.5V ± 5%

| Parameter/Condition                                                 | Symbol                                  | Min      | Typical | Мах         | Unit | Notes |
|---------------------------------------------------------------------|-----------------------------------------|----------|---------|-------------|------|-------|
| EC_GTX_CLK125 frequency                                             | f <sub>G125</sub>                       | —        | 125     | —           | MHz  | —     |
| EC_GTX_CLK125 cycle time                                            | t <sub>G125</sub>                       | —        | 8       | —           | ns   | _     |
| EC_GTX_CLK125 rise and fall time L/TV_DD=2.5V L/TV_DD=3.3V          | t <sub>G125R</sub> , t <sub>G125F</sub> | _        | _       | 0.75<br>1.0 | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>1000Base-T for RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub>   | 45<br>47 | _       | 55<br>53    | %    | 2, 3  |

Notes:

1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5V and 2.0V for L/TV<sub>DD</sub>=2.5V, and from 0.6V and 2.7V for L/TV<sub>DD</sub>=3.3V.

- 2. Timing is guaranteed by design and characterization.
- 3. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the TSEC*n*\_GTX\_CLK. See Section 8.2.6, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock.

# 4.4 DDR Clock Timing

Table 8 provides the DDR clock (DDRCLK) AC timing specifications for the MPC8572E.

### Table 8. DDRCLK AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3V ± 5%.

| Parameter/Condition       | Symbol                                | Min  | Typical | Мах   | Unit | Notes |
|---------------------------|---------------------------------------|------|---------|-------|------|-------|
| DDRCLK frequency          | f <sub>DDRCLK</sub>                   | 66   | —       | 100   | MHz  | 1     |
| DDRCLK cycle time         | t <sub>DDRCLK</sub>                   | 10.0 | —       | 15.15 | ns   | _     |
| DDRCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6  | 1.0     | 1.2   | ns   | 2     |
| DDRCLK duty cycle         | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40   | —       | 60    | %    | 3     |



#### DDR2 and DDR3 SDRAM Controller

Figure 6 provides the AC test load for the DDR2 and DDR3 Controller bus.



Figure 6. DDR2 and DDR3 Controller bus AC Test Load

### 6.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications

This section describes the DC and AC differential electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E.



VID specifies the input differential voltage |VTR - VCP| required for switching, where VTR is the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as MCK or MDQS).

Table 19 provides the differential specifications for the MPC8572E differential signals MDQS/ $\overline{MDQS}$  and MCK/ $\overline{MCK}$  when in DDR2 mode.

| Parameter/Condition                 | Symbol            | Min        | Мах                           | Unit | Notes |
|-------------------------------------|-------------------|------------|-------------------------------|------|-------|
| DC Input Signal Voltage             | V <sub>IN</sub>   | -0.3       | GV <sub>DD</sub> + 0.3        | V    | _     |
| DC Differential Input Voltage       | V <sub>ID</sub>   |            | —                             | mV   |       |
| AC Differential Input Voltage       | V <sub>IDAC</sub> | _          | —                             | mV   | _     |
| DC Differential Output Voltage      | V <sub>OH</sub>   | _          | —                             | mV   | _     |
| AC Differential Output Voltage      | V <sub>OHAC</sub> | JEDEC: 0.5 | JEDEC: GV <sub>DD</sub> + 0.6 | V    | _     |
| AC Differential Cross-point Voltage | V <sub>IXAC</sub> | _          | —                             | mV   | _     |
| Input Midpoint Voltage              | V <sub>MP</sub>   |            | _                             | mV   |       |

Table 19. DDR2 SDRAM Differential Electrical Characteristics



Figure 12 shows the MII transmit AC timing diagram.



Figure 12. MII Transmit AC Timing Diagram

### 8.2.3.2 MII Receive AC Timing Specifications

Table 30 provides the MII receive AC timing specifications.

Table 30. MII Receive AC Timing Specifications

At recommended operating conditions with LV\_{DD}/TV\_{DD} of 2.5/ 3.3 V ± 5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> 2                  | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>MRXR</sub> <sup>2</sup>      | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub> <sup>2</sup>      | 1.0  | —   | 4.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference</sub>

receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Guaranteed by design.

Figure 13 provides the AC test load for eTSEC.



Figure 13. eTSEC AC Test Load



Ethernet: Enhanced Three-Speed Ethernet (eTSEC)





Table 39 lists the SGMII DC receiver electrical characteristics.

| Parameter                             |          | Symbol                  | Min   | Тур                   | Max   | Unit | Notes |
|---------------------------------------|----------|-------------------------|-------|-----------------------|-------|------|-------|
| Supply Voltage                        |          | XV <sub>DD_SRDS2</sub>  | 1.045 | 1.1                   | 1.155 | V    | _     |
| DC Input voltage range                |          | —                       | N/A   |                       |       | —    | 1     |
| Input differential voltage            | LSTS = 0 | V <sub>RX_DIFFp-p</sub> | 100   | —                     | 1200  | mV   | 2, 4  |
|                                       | LSTS = 1 |                         | 175   | —                     |       |      |       |
| Loss of signal threshold              | LSTS = 0 | VLOS                    | 30    | —                     | 100   | mV   | 3, 4  |
|                                       | LSTS = 1 |                         | 65    | —                     | 175   |      |       |
| Input AC common mode v                | oltage   | V <sub>CM_ACp-p</sub>   |       | —                     | 100   | mV   | 5     |
| Receiver differential input impedance |          | Z <sub>RX_DIFF</sub>    | 80    | 100                   | 120   | Ω    |       |
| Receiver common mode input impedance  |          | Z <sub>RX_CM</sub>      | 20    | —                     | 35    | Ω    | —     |
| Common mode input volta               | ige      | V <sub>CM</sub>         | _     | V <sub>xcorevss</sub> | _     | V    | 6     |

Table 39. SGMII DC Receiver Electrical Characteristics

### Note:

1. Input must be externally AC-coupled.

2. V<sub>RX DIFFp-p</sub> is also referred to as peak to peak input differential voltage

3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.

4. The LSTS shown in the table refers to the LSTSAB or LSTSEF bit field of MPC8572E's SerDes 2 Control Register.

5.  $V_{\mbox{CM\_ACp-p}}$  is also referred to as peak to peak AC common mode voltage.

6. On-chip termination to SGND\_SRDS2 (xcorevss).

### Ethernet: Enhanced Three-Speed Ethernet (eTSEC)



Figure 24. SGMII Receiver Input Compliance Mask



Figure 25. SGMII AC Test/Measurement Load



Local Bus Controller (eLBC)



Figure 32. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Enabled)









Figure 39. Boundary-Scan Timing Diagram

# 13 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the MPC8572E.

# 13.1 I<sup>2</sup>C DC Electrical Characteristics

Table 54 provides the DC electrical characteristics for the  $I^2C$  interfaces.

| 5 |
|---|
|   |

| Parameter                                                                                                                    | Symbol              | Min                 | Мах                    | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------------------------|------|-------|
| Input high voltage level                                                                                                     | V <sub>IH</sub>     | $0.7 	imes OV_{DD}$ | OV <sub>DD</sub> + 0.3 | V    | —     |
| Input low voltage level                                                                                                      | V <sub>IL</sub>     | -0.3                | $0.3 	imes OV_{DD}$    | V    | —     |
| Low level output voltage                                                                                                     | V <sub>OL</sub>     | 0                   | 0.4                    | V    | 1     |
| Pulse width of spikes which must be suppressed by the input filter                                                           | t <sub>I2KHKL</sub> | 0                   | 50                     | ns   | 2     |
| Input current each I/O pin (input voltage is between $0.1 \times \text{OV}_{DD}$ and $0.9 \times \text{OV}_{DD}(\text{max})$ | I                   | -10                 | 10                     | μA   | 3     |



Table 58 provides the DC electrical characteristics for the GPIO interface operating at  $BV_{DD} = 1.8 \text{ V DC}$ . Table 58. GPIO DC Electrical Characteristics (1.8 V DC)

| Parameter                                                              | Symbol                                                      | Min                     | Max                     | Unit |
|------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|-------------------------|------|
| Supply voltage 1.8V                                                    | BV <sub>DD</sub>                                            | 1.71                    | 1.89                    | V    |
| High-level input voltage                                               | V <sub>IH</sub>                                             | 0.65 x BV <sub>DD</sub> | BV <sub>DD</sub> + 0.3  | V    |
| Low-level input voltage                                                | put voltage V <sub>IL</sub> -0.3 0.3                        |                         | 0.35 x BV <sub>DD</sub> | V    |
| Input current<br>( $BV_{IN}^{1} = 0 V \text{ or } BV_{IN} = BV_{DD}$ ) | DD)                                                         |                         | μA                      |      |
| High-level output voltage $(I_{OH} = -100 \ \mu A)$                    | V <sub>OH</sub> BV <sub>DD</sub> - 0.2 —                    |                         | V                       |      |
| High-level output voltage $(I_{OH} = -2 \text{ mA})$                   | -level output voltage $V_{OH}$ $BV_{DD} - 0.45$<br>= -2 mA) |                         | —                       | V    |
| Low-level output voltage $(I_{OL} = 100 \ \mu A)$                      | V <sub>OL</sub>                                             | _                       | — 0.2                   |      |
| Low-level output voltage<br>(I <sub>OL</sub> = 2 mA)                   | V <sub>OL</sub>                                             | — 0.45                  |                         | V    |

#### Note:

1. The symbol  $BV_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Table 1.

# 14.2 GPIO AC Electrical Specifications

Table 59 provides the GPIO input and output AC timing specifications.

### Table 59. GPIO Input AC Timing Specifications<sup>1</sup>

| Parameter                       | Symbol             | Тур | Unit | Notes |
|---------------------------------|--------------------|-----|------|-------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 2     |

Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYSCLK. Timings are measured at the pin.
- 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

Figure 42 provides the AC test load for the GPIO.





PCI Express

| Table 62. Differential Transmitter | (TX) Output Specifications |
|------------------------------------|----------------------------|
|------------------------------------|----------------------------|

| Symbol                                       | Parameter                                                                                    | Min    | Nominal | Max    | Units | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------|----------------------------------------------------------------------------------------------|--------|---------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                           | Unit Interval                                                                                | 399.88 | 400     | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account<br>for Spread Spectrum Clock dictated variations. See<br>Note 1.                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>TX-DIFFp-p</sub>                      | Differential<br>Peak-to-Peak<br>Output Voltage                                               | 0.8    | —       | 1.2    | V     | $V_{TX-DIFFp-p} = 2^*  V_{TX-D+} - V_{TX-D-} $ See Note 2.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>TX-DE-RATIO</sub>                     | De- Emphasized<br>Differential<br>Output Voltage<br>(Ratio)                                  | -3.0   | -3.5    | -4.0   | dB    | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 2.                                                                                                                                                                                                                                                                                                                         |
| T <sub>TX-EYE</sub>                          | Minimum TX Eye<br>Width                                                                      | 0.70   | —       | —      | UI    | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI.<br>See Notes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum<br>deviation from<br>the median. |        | _       | 0.15   | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3.                                                                                                                        |
| T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub>  | D+/D- TX Output<br>Rise/Fall Time                                                            | 0.125  | —       | —      | UI    | See Notes 2 and 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>TX-CM-ACp</sub>                       | RMS AC Peak<br>Common Mode<br>Output Voltage                                                 | _      | —       | 20     | mV    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>TX-CM-DC-ACTIVE-</sub> IDLE-DELTA     | Absolute Delta of<br>DC Common<br>Mode Voltage<br>During L0 and<br>Electrical Idle           | 0      | _       | 100    | mV    | $\label{eq:logical_state} \begin{array}{l}  V_{TX}\text{-}CM\text{-}DC (during L0) - V_{TX}\text{-}CM\text{-}Idle\text{-}DC (During Electrical Idle)}  <= 100 \text{ mV} \\ V_{TX}\text{-}CM\text{-}DC = DC_{(avg)} \text{ of }  V_{TX}\text{-}D\text{+} + V_{TX}\text{-}D\text{-} /2 \text{ [L0]} \\ V_{TX}\text{-}CM\text{-}Idle\text{-}DC = DC_{(avg)} \text{ of }  V_{TX}\text{-}D\text{+} + V_{TX}\text{-}D\text{-} /2 \\ \text{[Electrical Idle]} \\ \text{See Note 2.} \end{array}$ |
| V <sub>TX-CM</sub> -DC-LINE-DELTA            | Absolute Delta of<br>DC Common<br>Mode between<br>D+ and D–                                  | 0      | _       | 25     | mV    | $\begin{split}  V_{\text{TX-CM-DC-D+}} - V_{\text{TX-CM-DC-D-}}  &<= 25 \text{ mV} \\ V_{\text{TX-CM-DC-D+}} = DC_{(\text{avg})} \text{ of }  V_{\text{TX-D+}}  \\ V_{\text{TX-CM-DC-D-}} = DC_{(\text{avg})} \text{ of }  V_{\text{TX-D-}}  \\ \text{See Note 2.} \end{split}$                                                                                                                                                                                                            |
| V <sub>TX-IDLE</sub> -DIFFp                  | Electrical Idle<br>differential Peak<br>Output Voltage                                       | 0      | —       | 20     | mV    | $V_{TX-IDLE-DIFFp} =  V_{TX-IDLE-D+} - V_{TX-IDLE-D-}  \le 20$<br>mV<br>See Note 2.                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>TX-RCV-DETECT</sub>                   | The amount of<br>voltage change<br>allowed during<br>Receiver<br>Detection                   |        |         | 600    | mV    | The total amount of voltage change that a transmitter can apply to sense whether a low impedance Receiver is present. See Note 6.                                                                                                                                                                                                                                                                                                                                                          |



PCI Express

# 16.5 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 56 is specified using the passive compliance/test measurement load (see Figure 57) in place of any real PCI Express RX component.

Note: In general, the minimum Receiver eye diagram measured with the compliance/test measurement load (see Figure 57) is larger than the minimum Receiver eye diagram measured over a range of systems at the input Receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input Receiver eye diagram is implementation specific and is not specified. RX component designer should provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in Figure 56) expected at the input Receiver based on some adequate combination of system simulations and the Return Loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### NOTE

The reference impedance for return loss measurements is 50. to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50. probes—see Figure 57). Note that the series capacitors, CTX, are optional for the return loss measurement.



Figure 56. Minimum Receiver Eye Timing and Voltage Compliance Specification



### 16.5.1 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 57.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary.



Figure 57. Compliance Test/Measurement Load

# 17 Serial RapidIO

This section describes the DC and AC electrical specifications for the RapidIO interface of the MPC8572E for the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitters (short run and long run) and a single receiver are specified for each of three baud rates, 1.25, 2.50, and 3.125 GBaud.

Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that accepts signals from both the short run and long run transmitter specifications.

The short run transmitter should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers.

The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates.

All unit intervals are specified with a tolerance of +/-100 ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm.

To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used.



| Characterictic                                     | Symbol          | Ra   | nge               | Unit   | Notes                                                              |  |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Symbol          | Min  | Мах               | Unit   |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | _                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | _    | 10 <sup>-12</sup> | _      | _                                                                  |  |
| Unit Interval                                      | UI              | 800  | 800               | ps     | +/– 100 ppm                                                        |  |

#### Table 72. Receiver AC Timing Specifications—1.25 GBaud

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

| Characteristic                                     | Symbol          | Ra   | nge               | Unit   | Notes                                                              |  |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Gymbol          | Min  | Мах               | Unit   |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | —                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | _                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | —    | 10 <sup>-12</sup> | —      | —                                                                  |  |
| Unit Interval                                      | UI              | 400  | 400               | ps     | +/– 100 ppm                                                        |  |

### Table 73. Receiver AC Timing Specifications—2.5 GBaud

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.



## 18.2 Mechanical Dimensions of the MPC8572E FC-PBGA

Figure 61 shows the mechanical dimensions of the MPC8572E FC-PBGA package with full lid.



Figure 61. Mechanical Dimensions of the MPC8572E FC-PBGA with Full Lid

### NOTES:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. All dimensions are symmetric across the package center lines unless dimensioned otherwise.
- 4. Maximum solder ball diameter measured parallel to datum A.



**Package Description** 

- 5. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 6. Parallelism measurement shall exclude any effect of mark on top surface of package.

# 18.3 Pinout Listings

Table 76 provides the pin-out listing for the MPC8572E 1023 FC-PBGA package.

### Table 76. MPC8572E Pinout Listing

| Signal       | Signal Name           | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                        | Pin Type | Power<br>Supply  | Notes |
|--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|              | DDR SDRAM Memo        | bry Interface 1                                                                                                                                                                                                                                                                                                                                                                           |          |                  |       |
| D1_MDQ[0:63] | Data                  | D15, A14, B12, D12,<br>A15, B15, B13, C13,<br>C11, D11, D9, A8, A12,<br>A11, A9, B9, F11, G12,<br>K11, K12, E10, E9, J11,<br>J10, G8, H10, L10,<br>M11, F10, G9, K9, K8,<br>AC6, AC7, AG8, AH9,<br>AB6, AB8, AE9, AF9,<br>AL8, AM8, AM10,<br>AK11, AH8, AK8, AJ10,<br>AK10, AL12, AJ12,<br>AL14, AK14, AL11,<br>AM11, AK13, AM14,<br>AM15, AJ16, AL18,<br>AM18, AJ15, AL15,<br>AK17, AM17 | I/O      | GV <sub>DD</sub> | _     |
| D1_MECC[0:7] | Error Correcting Code | M10, M7, R8, T11, L12,<br>L11, P9, R10                                                                                                                                                                                                                                                                                                                                                    | I/O      | GV <sub>DD</sub> | —     |
| D1_MAPAR_ERR | Address Parity Error  | P6                                                                                                                                                                                                                                                                                                                                                                                        | I        | GV <sub>DD</sub> | _     |
| D1_MAPAR_OUT | Address Parity Out    | W6                                                                                                                                                                                                                                                                                                                                                                                        | 0        | GV <sub>DD</sub> | _     |
| D1_MDM[0:8]  | Data Mask             | C14, A10, G11, H9,<br>AD7, AJ9, AM12,<br>AK16, N11                                                                                                                                                                                                                                                                                                                                        | 0        | GV <sub>DD</sub> | _     |
| D1_MDQS[0:8] | Data Strobe           | A13, C10, H12, J7,<br>AE8, AM9, AM13,<br>AL17, N9                                                                                                                                                                                                                                                                                                                                         | I/O      | GV <sub>DD</sub> | _     |
| D1_MDQS[0:8] | Data Strobe           | D14, B10, H13, J8,<br>AD8, AL9, AJ13,<br>AM16, P10                                                                                                                                                                                                                                                                                                                                        | I/O      | GV <sub>DD</sub> | _     |
| D1_MA[0:15]  | Address               | Y7, W8, U6, W9, U7,<br>V8, Y11, V10, T6, V11,<br>AA10, U9, U10, AD11,<br>T8, P7                                                                                                                                                                                                                                                                                                           | 0        | GV <sub>DD</sub> |       |
| D1_MBA[0:2]  | Bank Select           | AA7, AA8, R7                                                                                                                                                                                                                                                                                                                                                                              | 0        | $GV_DD$          |       |
| D1_MWE       | Write Enable          | AC12                                                                                                                                                                                                                                                                                                                                                                                      | 0        | GV <sub>DD</sub> | —     |



| Signal                                            | Signal Name                   | Package Pin Number                                   | Pin Type | Power<br>Supply  | Notes       |  |  |  |
|---------------------------------------------------|-------------------------------|------------------------------------------------------|----------|------------------|-------------|--|--|--|
| TSEC1_RX_DV/FIFO1_RX_D<br>V/FIFO1_RXC[0]          | Receive Data Valid            | AL24                                                 | Ι        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC1_RX_ER/FIFO1_RX_E<br>R/FIFO1_RXC[1]          | Receive Data Error            | AM29                                                 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC1_TX_CLK/FIFO1_TX_C<br>LK                     | Transmit Clock In             | AB20                                                 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC1_TX_EN/FIFO1_TX_EN<br>/FIFO1_TXC[0]          | Transmit Enable               | AJ24                                                 | 0        | LV <sub>DD</sub> | 1, 22       |  |  |  |
| TSEC1_TX_ER/FIFO1_TX_ER<br>R/FIFO1_TXC[1]         | Transmit Error                | AK25                                                 | 0        | LV <sub>DD</sub> | 1, 5, 9     |  |  |  |
|                                                   | Three-Speed Ethern            | net Controller 2                                     |          | •                |             |  |  |  |
| TSEC2_RXD[7:0]/FIFO2_RXD[<br>7:0]/FIFO1_RXD[15:8] | Receive Data                  | AG22, AH20, AL22,<br>AG20, AK21, AK22,<br>AJ21, AK20 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_TXD[7:0]/FIFO2_TXD[<br>7:0]/FIFO1_TXD[15:8] | Transmit Data                 | AH21, AF20, AC17,<br>AF21, AD18, AF22,<br>AE20, AB18 | 0        | LV <sub>DD</sub> | 1, 5, 9, 24 |  |  |  |
| TSEC2_COL/FIFO2_TX_FC                             | Collision Detect/Flow Control | AE19                                                 | Ι        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_CRS/FIFO2_RX_FC                             | Carrier Sense/Flow Control    | AJ20                                                 | I/O      | LV <sub>DD</sub> | 1, 16       |  |  |  |
| TSEC2_GTX_CLK                                     | Transmit Clock Out            | AE18                                                 | 0        | LV <sub>DD</sub> | —           |  |  |  |
| TSEC2_RX_CLK/FIFO2_RX_C<br>LK                     | Receive Clock                 | AL23                                                 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_RX_DV/FIFO2_RX_D<br>V/FIFO1_RXC[2]          | Receive Data Valid            | AJ22                                                 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_RX_ER/FIFO2_RX_E<br>R                       | Receive Data Error            | AD19                                                 | Ι        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_TX_CLK/FIFO2_TX_C<br>LK                     | Transmit Clock In             | AC19                                                 | I        | LV <sub>DD</sub> | 1           |  |  |  |
| TSEC2_TX_EN/FIFO2_TX_EN<br>/FIFO1_TXC[2]          | Transmit Enable               | AB19                                                 | 0        | LV <sub>DD</sub> | 1, 22       |  |  |  |
| TSEC2_TX_ER/FIFO2_TX_ER<br>R                      | Transmit Error                | AB17                                                 | 0        | LV <sub>DD</sub> | 1, 5, 9     |  |  |  |
| Three-Speed Ethernet Controller 3                 |                               |                                                      |          |                  |             |  |  |  |
| TSEC3_TXD[3:0]/FEC_TXD[3:<br>0]/FIFO3_TXD[3:0]    | Transmit Data                 | AG18, AG17, AH17,<br>AH19                            | 0        | TV <sub>DD</sub> | 1, 5, 9     |  |  |  |
| TSEC3_RXD[3:0]/FEC_RXD[3:<br>0]/FIFO3_RXD[3:0]    | Receive Data                  | AG16, AK19, AD16,<br>AJ19                            | I        | TV <sub>DD</sub> | 1           |  |  |  |



| Table 76 | MPC8572E | Pinout I | istina ( | (continued) | ` |
|----------|----------|----------|----------|-------------|---|
|          |          | FIIIOULL | .isuny ( | (continueu) | , |

| Signal      | Signal Name                                                                      | Package Pin Number                        | Pin Type | Power<br>Supply            | Notes |
|-------------|----------------------------------------------------------------------------------|-------------------------------------------|----------|----------------------------|-------|
| SD1_RX[7:0] | Receive Data (positive)                                                          | P32, N30, M32, L30,<br>G30, F32, E30, D32 | I        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_RX[7:0] | Receive Data (negative)                                                          | P31, N29, M31, L29,<br>G29, F31, E29, D31 | I        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[7]   | PCIe1 Tx Data Lane 7 / SRIO or<br>PCIe2 Tx Data Lane 3 / PCIe3<br>TX Data Lane 1 | M26                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[6]   | PCIe1 Tx Data Lane 6 / SRIO or<br>PCIe2 Tx Data Lane 2 / PCIe3<br>TX Data Lane 0 | L24                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[5]   | PCIe1 Tx Data Lane 5 / SRIO or<br>PCIe2 Tx Data Lane 1                           | K26                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[4]   | PCIe1 Tx Data Lane 4 / SRIO or<br>PCIe2 Tx Data Lane 0                           | J24                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[3]   | PCIe1 Tx Data Lane 3                                                             | G24                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[2]   | PCIe1 Tx Data Lane 2                                                             | F26                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[1]   | PCIe1 Tx Data Lane 1]                                                            | E24                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | —     |
| SD1_TX[0]   | PCIe1 Tx Data Lane 0                                                             | D26                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_TX[7:0] | Transmit Data (negative)                                                         | M27, L25, K27, J25,<br>G25, F27, E25, D27 | 0        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_PLL_TPD | PLL Test Point Digital                                                           | J32                                       | 0        | XV <sub>DD_SR</sub><br>DS1 | 17    |
| SD1_REF_CLK | PLL Reference Clock                                                              | H32                                       | I        | XV <sub>DD_SR</sub><br>DS1 | _     |
| SD1_REF_CLK | PLL Reference Clock<br>Complement                                                | H31                                       | I        | XV <sub>DD_SR</sub><br>DS1 | _     |
| Reserved    | —                                                                                | C29, K32                                  | _        | —                          | 26    |
| Reserved    | —                                                                                | C30, K31                                  |          | —                          | 27    |
| Reserved    | —                                                                                | C24, C25, H26, H27                        | _        | —                          | 28    |
| Reserved    | _                                                                                | AL20, AL21                                |          | —                          | 29    |
|             | SerDes (x4)                                                                      | SGMII                                     |          |                            |       |
| SD2_RX[3:0] | Receive Data (positive)                                                          | AK32, AJ30, AF30,<br>AE32                 | Ι        | XV <sub>DD_SR</sub><br>DS2 | —     |



Package Description

| Signal                  | Signal Name                                 | Package Pin Number                        | Pin Type | Power<br>Supply            | Notes |  |  |  |  |
|-------------------------|---------------------------------------------|-------------------------------------------|----------|----------------------------|-------|--|--|--|--|
| SD2_RX[3:0]             | Receive Data (negative)                     | AK31, AJ29, AF29,<br>AE31                 | I        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| SD2_TX[3]               | SGMII Tx Data eTSEC4                        | AH26                                      | 0        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| SD2_TX[2]               | SGMII Tx Data eTSEC3                        | AG24                                      | 0        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| SD2_TX[1]               | SGMII Tx Data eTSEC2                        | AE24                                      | 0        | XV <sub>DD_SR</sub><br>DS2 | _     |  |  |  |  |
| SD2_TX[0]               | SGMII Tx Data eTSEC1                        | AD26                                      | 0        | XV <sub>DD_SR</sub><br>DS2 | _     |  |  |  |  |
| SD2_TX[3:0]             | Transmit Data (negative)                    | AH27, AG25, AE25,<br>AD27                 | 0        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| SD2_PLL_TPD             | PLL Test Point Digital                      | AH32                                      | 0        | XV <sub>DD_SR</sub><br>DS2 | 17    |  |  |  |  |
| SD2_REF_CLK             | PLL Reference Clock                         | AG32                                      | I        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| SD2_REF_CLK             | PLL Reference Clock<br>Complement           | AG31                                      | I        | XV <sub>DD_SR</sub><br>DS2 | —     |  |  |  |  |
| Reserved                | —                                           | AF26, AF27                                | —        | —                          | 28    |  |  |  |  |
|                         | General-Purpose                             | Input/Output                              |          |                            |       |  |  |  |  |
| GPINOUT[0:7]            | General Purpose Input / Output              | B27, A28, B31, A32,<br>B30, A31, B28, B29 | I/O      | BV <sub>DD</sub>           | _     |  |  |  |  |
|                         | System Co                                   | ontrol                                    |          |                            |       |  |  |  |  |
| HRESET                  | Hard Reset                                  | AC31                                      | I        | OV <sub>DD</sub>           | _     |  |  |  |  |
| HRESET_REQ              | Hard Reset Request                          | L23                                       | 0        | OV <sub>DD</sub>           | 21    |  |  |  |  |
| SRESET                  | Soft Reset                                  | P24                                       | I        | OV <sub>DD</sub>           |       |  |  |  |  |
| CKSTP_IN0               | Checkstop In Processor 0                    | N26                                       | I        | OV <sub>DD</sub>           |       |  |  |  |  |
| CKSTP_IN1               | Checkstop In Processor 1                    | N25                                       | I        | OV <sub>DD</sub>           | _     |  |  |  |  |
| CKSTP_OUT0              | Checkstop Out Processor 0                   | U29                                       | 0        | OV <sub>DD</sub>           | 2, 4  |  |  |  |  |
| CKSTP_OUT1              | Checkstop Out Processor 1                   | T25                                       | 0        | OV <sub>DD</sub>           | 2, 4  |  |  |  |  |
| Debug                   |                                             |                                           |          |                            |       |  |  |  |  |
| TRIG_IN                 | Trigger In                                  | P26                                       | I        | OV <sub>DD</sub>           | _     |  |  |  |  |
| TRIG_OUT/READY_P0/QUIES | Trigger Out / Ready Processor<br>0/ Quiesce | P25                                       | 0        | OV <sub>DD</sub>           | 21    |  |  |  |  |
| READY_P1                | Ready Processor 1                           | N28                                       | 0        | OV <sub>DD</sub>           | 5, 9  |  |  |  |  |

### Table 76. MPC8572E Pinout Listing (continued)



| Binary Value of<br>TSEC_1588_CLK_OUT,<br>TSEC_1588_PULSE_OUT1,<br>TSEC_1588_PULSE_OUT2 Signals | DDR:DDRCLK Ratio |  |  |  |
|------------------------------------------------------------------------------------------------|------------------|--|--|--|
| 101                                                                                            | 12:1             |  |  |  |
| 110                                                                                            | 14:1             |  |  |  |
| 111                                                                                            | Synchronous mode |  |  |  |

 Table 82. DDR Clock Ratio (continued)

# **19.5 Frequency Options**

### **19.5.1** Platform to Sysclk Frequency Options

Table 83 shows the expected frequency values for the platform frequency when using the specified CCB clock to SYSCLK ratio.

| CCB to<br>SYSCLK Ratio | SYSCLK (MHz) |       |        |            |            |       |     |        |
|------------------------|--------------|-------|--------|------------|------------|-------|-----|--------|
|                        | 33.33        | 41.66 | 50     | 66.66      | 83         | 100   | 111 | 133.33 |
|                        |              |       | Platfo | orm /CCB F | requency ( | (MHz) |     |        |
| 4                      |              |       |        |            |            | 400   | 444 | 533    |
| 5                      |              |       |        |            | 415        | 500   | 555 |        |
| 6                      |              |       |        | 400        | 498        | 600   |     |        |
| 8                      |              |       | 400    | 533        |            |       | -   |        |
| 10                     |              | 417   | 500    |            | -          |       |     |        |
| 12                     | 400          | 500   | 600    |            |            |       |     |        |

Table 83. Frequency Options for Platform Frequency

### 19.5.2 Minimum Platform Frequency Requirements for High-Speed Interfaces

Section 4.4.3.6, "I/O Port Selection," in the *MPC8572E PowerQUICC III Integrated Host Processor Family Reference Manual* describes various high-speed interface configuration options. Note that the CCB clock frequency must be considered for proper operation of such interfaces as described below.

For proper PCI Express operation, the CCB clock frequency must be greater than or equal to:

See Section 21.1.3.2, "Link Width," in the *MPC8572E PowerQUICC III Integrated Host Processor Family Reference Manual* for PCI Express interface width details. Note that the "PCI Express link width"



System Design Information

# 21.6 Pull-Up and Pull-Down Resistor Requirements

The MPC8572E requires weak pull-up resistors (2–10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C pins and MPIC interrupt pins.

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 66. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

The following pins must NOT be pulled down during power-on reset: DMA\_DACK[0:1], EC5\_MDC, HRESET\_REQ, TRIG\_OUT/READY\_P0/QUIESCE, MSRCID[2:4], MDVAL, and ASLEEP. The TEST\_SEL pin must be set to a proper state during POR configuration. For more details, refer to the pinlist table of the individual device.

# 21.7 Output Buffer DC Impedance

The MPC8572E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 64). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



Figure 64. Driver Impedance Measurement