

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                |
| Number of Cores/Bus Width       | 2 Core, 32-Bit                                              |
| Speed                           | 1.5GHz                                                      |
| Co-Processors/DSP               | Signal Processing; SPE, Security; SEC                       |
| RAM Controllers                 | DDR2, DDR3                                                  |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | ·                                                           |
| Ethernet                        | 10/100/1000Mbps (4)                                         |
| SATA                            | ·                                                           |
| USB                             | ·                                                           |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V, 3.3V                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                            |
| Security Features               | Cryptography, Random Number Generator                       |
| Package / Case                  | 1023-BFBGA, FCBGA                                           |
| Supplier Device Package         | 1023-FCBGA (33x33)                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8572evtavnd |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- CRC generation and verification of inbound/outbound frames
- Programmable Ethernet preamble insertion and extraction of up to 7 bytes
- MAC address recognition:
  - Exact match on primary and virtual 48-bit unicast addresses
  - VRRP and HSRP support for seamless router fail-over
  - Up to 16 exact-match MAC addresses supported
  - Broadcast address (accept/reject)
  - Hash table match on up to 512 multicast addresses
  - Promiscuous mode
- Buffer descriptors backward compatible with MPC8260 and MPC860T 10/100 Ethernet programming models
- RMON statistics support
- 10-Kbyte internal transmit and 2-Kbyte receive FIFOs
- Two MII management interfaces for control and status
- Ability to force allocation of header information and buffer descriptors into L2 cache
- 10/100 Fast Ethernet controller (FEC) management interface
  - 10/100 Mbps full and half-duplex IEEE 802.3 MII for system management
  - Note: When enabled, the FEC occupies eTSEC3 and eTSEC4 parallel interface signals. In such a mode, eTSEC3 and eTSEC4 are only available through SGMII interfaces.
- OCeaN switch fabric
  - Full crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Two integrated DMA controllers
  - Four DMA channels per controller
  - All channels accessible by the local masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no snoop)
  - Ability to start and flow control up to 4 (both Channel 0 and 1 for each DMA Controller) of the 8 total DMA channels from external 3-pin interface by the remote masters
  - The Channel 2 of DMA Controller 2 is only allowed to initiate and start a DMA transfer by the remote master, because only one of the 3-external pins (DMA2\_DREQ[2]) is made available



Ethernet: Enhanced Three-Speed Ethernet (eTSEC)

The Fast Ethernet Controller (FEC) operates in MII mode only, and complies with the AC and DC electrical characteristics specified in this chapter for MII. Note that if FEC is used, eTSEC 3 and 4 are only available in SGMII mode.

### 8.1.1 eTSEC DC Electrical Characteristics

All MII, GMII, RMII, and TBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. All RGMII, RTBI and FIFO drivers and receivers comply with the DC parametric attributes specified in Table 24. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter                                                    | Symbol                               | Min  | Max                                      | Unit | Notes  |
|--------------------------------------------------------------|--------------------------------------|------|------------------------------------------|------|--------|
| Supply voltage 3.3 V                                         | LV <sub>DD</sub><br>TV <sub>DD</sub> | 3.13 | 3.47                                     | V    | 1, 2   |
| Output high voltage $(LV_{DD}/TV_{DD} = Min, IOH = -4.0 mA)$ | VOH                                  | 2.40 | LV <sub>DD</sub> /TV <sub>DD</sub> + 0.3 | V    | —      |
| Output low voltage $(LV_{DD}/TV_{DD} = Min, IOL = 4.0 mA)$   | VOL                                  | GND  | 0.50                                     | V    | —      |
| Input high voltage                                           | V <sub>IH</sub>                      | 2.0  | $LV_{DD}/TV_{DD} + 0.3$                  | V    | —      |
| Input low voltage                                            | V <sub>IL</sub>                      | -0.3 | 0.90                                     | V    | —      |
| Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$    | IIH                                  | _    | 40                                       | μΑ   | 1, 2,3 |
| Input low current<br>(V <sub>IN</sub> = GND)                 | Ι <sub>ΙL</sub>                      | -600 | _                                        | μA   | 3      |

| Table 23. | GMII.      | MII. RMII. | and TBI DC | Electrical | Characteristics  |
|-----------|------------|------------|------------|------------|------------------|
|           | <b>.</b> , | ,          |            | Liootiioui | 0114140101101100 |

### Notes:

<sup>1</sup> LV<sub>DD</sub> supports eTSECs 1 and 2.

 $^{2}$  TV<sub>DD</sub> supports eTSECs 3 and 4 or FEC.

 $^{3}$  The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1.

### Table 24. MII, GMII, RMII, RGMII, TBI, RTBI, and FIFO DC Electrical Characteristics

| Parameters                                                        | Symbol                             | Min       | Мах                     | Unit | Notes |
|-------------------------------------------------------------------|------------------------------------|-----------|-------------------------|------|-------|
| Supply voltage 2.5 V                                              | LV <sub>DD/</sub> TV <sub>DD</sub> | 2.37      | 2.63                    | V    | 1,2   |
| Output high voltage<br>( $LV_{DD}/TV_{DD} = Min, IOH = -1.0 mA$ ) | V <sub>OH</sub>                    | 2.00      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —     |
| Output low voltage $(LV_{DD}/TV_{DD} = Min, I_{OL} = 1.0 mA)$     | V <sub>OL</sub>                    | GND – 0.3 | 0.40                    | V    | —     |
| Input high voltage                                                | V <sub>IH</sub>                    | 1.70      | $LV_{DD}/TV_{DD} + 0.3$ | V    | —     |
| Input low voltage                                                 | V <sub>IL</sub>                    | -0.3      | 0.70                    | V    | —     |

Ethernet: Enhanced Three-Speed Ethernet (eTSEC)



Figure 8. FIFO Receive AC Timing Diagram

### 8.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 8.2.2.1 GMII Transmit AC Timing Specifications

Table 27 provides the GMII transmit AC timing specifications.

### Table 27. GMII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/TV_{DD}$  of 2.5/ 3.3 V ± 5%.

| Parameter/Condition                               | Symbol <sup>1</sup>            | Min | Тур | Мах | Unit |
|---------------------------------------------------|--------------------------------|-----|-----|-----|------|
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | t <sub>GTKHDV</sub>            | 2.5 | —   | _   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | <sup>t</sup> GTKHDX            | 0.5 | —   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%-80%)            | t <sub>GTXR</sub> <sup>2</sup> | —   | —   | 1.0 | ns   |
| GTX_CLK data clock fall time (80%-20%)            | t <sub>GTXF</sub> 2            | —   | —   | 1.0 | ns   |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Guaranteed by design.



Figure 9 shows the GMII transmit AC timing diagram.



Figure 9. GMII Transmit AC Timing Diagram

### 8.2.2.2 GMII Receive AC Timing Specifications

Table 28 provides the GMII receive AC timing specifications.

### Table 28. GMII Receive AC Timing Specifications

At recommended operating conditions with LV\_{DD}/TV\_{DD} of 2.5/ 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | _   | 8.0 | _   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40  | _   | 60  | ns   |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | _   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0   | _   | _   | ns   |
| RX_CLK clock rise (20%-80%)                 | t <sub>GRXR</sub> 2                 | _   | _   | 1.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>GRXF</sub> 2                 |     |     | 1.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

2. Guaranteed by design.

Figure 10 provides the AC test load for eTSEC.



MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7



Ethernet: Enhanced Three-Speed Ethernet (eTSEC)





Figure 18. RGMII and RTBI AC Timing and Multiplexing Diagrams

## 8.2.7 RMII AC Timing Specifications

This section describes the RMII transmit and receive AC timing specifications.

### 8.2.7.1 RMII Transmit AC Timing Specifications

Table 35 shows the RMII transmit AC timing specifications.

### Table 35. RMII Transmit AC Timing Specifications

```
At recommended operating conditions with LV_{DD}/TV_{DD} of 2.5/ 3.3 V \pm 5%.
```

| Parameter/Condition              | Symbol <sup>1</sup> | Min  | Тур  | Мах  | Unit |
|----------------------------------|---------------------|------|------|------|------|
| TSECn_TX_CLK clock period        | t <sub>RMT</sub>    | 15.0 | 20.0 | 25.0 | ns   |
| TSECn_TX_CLK duty cycle          | t <sub>RMTH</sub>   | 35   | 50   | 65   | %    |
| TSECn_TX_CLK peak-to-peak jitter | t <sub>RMTJ</sub>   | —    | —    | 250  | ps   |
| Rise time TSECn_TX_CLK (20%-80%) | t <sub>RMTR</sub>   | 1.0  | —    | 2.0  | ns   |
| Fall time TSECn_TX_CLK (80%–20%) | t <sub>RMTF</sub>   | 1.0  | —    | 2.0  | ns   |



### Table 52. Local Bus General Timing Parameters—PLL Bypassed (continued)

At recommended operating conditions with  $BV_{DD}$  of 3.3 V ± 5%

| Parameter                                                            | Symbol <sup>1</sup>  | Min  | Мах  | Unit | Notes |
|----------------------------------------------------------------------|----------------------|------|------|------|-------|
| LGTA/LUPWAIT input hold from local bus clock                         | t <sub>LBIXKL2</sub> | -1.3 | _    | ns   | 4, 5  |
| LALE output negation to high impedance for LAD/LDP (LATCH hold time) | t <sub>LBOTOT</sub>  | 1.5  | _    | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)            | t <sub>LBKLOV1</sub> | _    | -0.3 | ns   |       |
| Local bus clock to data valid for LAD/LDP                            | t <sub>LBKLOV2</sub> | _    | -0.1 | ns   | 4     |
| Local bus clock to address valid for LAD                             | t <sub>LBKLOV3</sub> | —    | 0.0  | ns   | 4     |
| Local bus clock to LALE assertion                                    | t <sub>LBKLOV4</sub> | —    | 0.0  | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)           | t <sub>LBKLOX1</sub> | -3.3 | —    | ns   | 4     |
| Output hold from local bus clock for LAD/LDP                         | t <sub>LBKLOX2</sub> | -3.3 | _    | ns   | 4     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE)   | t <sub>LBKLOZ1</sub> | —    | 0.2  | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP                 | t <sub>LBKLOZ2</sub> | _    | 0.2  | ns   | 7     |

#### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to local bus clock for PLL bypass mode. Timings may be negative with respect to the local bus clock because the actual launch and capture of signals is done with the internal launch/capture clock, which precedes LCLK by t<sub>LBKHKT</sub>.
- 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal in question for 3.3-V signaling levels.
- 5. Input timings are measured at the pin.
- t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBOTOT</sub> is programmed with the LBCR[AHD] parameter.
- 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

### NOTE

In PLL bypass mode, LCLK[n] is the inverted version of the internal clock with the delay of  $t_{LBKHKT}$ . In this mode, signals are launched at the rising edge of the internal clock and are captured at the falling edge of the internal clock with the exception of LGTA/LUPWAIT (which is captured on the rising edge of the internal clock).



Local Bus Controller (eLBC)



Figure 33. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Bypass Mode)

1<sup>2</sup>C

### Table 54. I<sup>2</sup>C DC Electrical Characteristics (continued)

| Capacitance for each I/O pin | CI |  | 10 | pF |  |
|------------------------------|----|--|----|----|--|
|                              |    |  |    |    |  |

### Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2. Refer to the MPC8572E PowerQUICC<sup>™</sup> III Integrated Host Processor Family Reference Manual for information on the digital filter used.

3. I/O pins will obstruct the SDA and SCL lines if  $\mathsf{OV}_\mathsf{DD}$  is switched off.

# 13.2 I<sup>2</sup>C AC Electrical Specifications

Table 55 provides the AC timing parameters for the  $I^2C$  interfaces.

### Table 55. I<sup>2</sup>C AC Electrical Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%. All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 2).

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                  | Max              | Unit             |
|----------------------------------------------------------------------------------------------|---------------------|----------------------|------------------|------------------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                    | 400              | kHz <sup>4</sup> |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                  | _                | μs               |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                  | _                | μs               |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                  |                  | μs               |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                  | —                | μs               |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                  | _                | ns               |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>i2DXKL</sub> | $\overline{0^2}$     |                  | μs               |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —                    | 0.9 <sup>3</sup> | μs               |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6                  | —                | μs               |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                  | —                | μs               |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | —                | V                |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ | —                | V                |

![](_page_9_Picture_0.jpeg)

GPIO

# 14 GPIO

This section describes the DC and AC electrical specifications for the GPIO interface of the MPC8572E.

# 14.1 GPIO DC Electrical Characteristics

Table 56 provides the DC electrical characteristics for the GPIO interface operating at  $BV_{DD} = 3.3 \text{ V DC}$ .

| Parameter                                                                      | Symbol           | Min                    | Мах                    | Unit |
|--------------------------------------------------------------------------------|------------------|------------------------|------------------------|------|
| Supply voltage 3.3V                                                            | BV <sub>DD</sub> | 3.13                   | 3.47                   | V    |
| High-level input voltage                                                       | V <sub>IH</sub>  | 2                      | BV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub>  | -0.3                   | 0.8                    | V    |
| Input current $(BV_{IN}^{1} = 0 V \text{ or } BV_{IN} = BV_{DD})$              | I <sub>IN</sub>  | _                      | ±5                     | μA   |
| High-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub>  | BV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub>  | _                      | 0.2                    | V    |

 Table 56. GPIO DC Electrical Characteristics (3.3 V DC)

Note:

1. Note that the symbol  $BV_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Table 1.

Table 57 provides the DC electrical characteristics for the GPIO interface operating at  $BV_{DD} = 2.5 \text{ V DC}$ .

Table 57. GPIO DC Electrical Characteristics (2.5 V DC)

| Parameter                                                                                      | Symbol           | Min       | Мах                    | Unit |
|------------------------------------------------------------------------------------------------|------------------|-----------|------------------------|------|
| Supply voltage 2.5V                                                                            | BV <sub>DD</sub> | 2.37      | 2.63                   | V    |
| High-level input voltage                                                                       | V <sub>IH</sub>  | 1.70      | BV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                                        | V <sub>IL</sub>  | -0.3      | 0.7                    | V    |
| Input current<br>(BV <sub>IN</sub> <sup>1</sup> = 0 V or BV <sub>IN</sub> = BV <sub>DD</sub> ) | IIH              | —         | 10                     | μΑ   |
|                                                                                                | ۱ <sub>IL</sub>  |           | -15                    |      |
| High-level output voltage<br>( $BV_{DD} = min, I_{OH} = -1 mA$ )                               | V <sub>OH</sub>  | 2.0       | BV <sub>DD</sub> + 0.3 | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> min, I <sub>OL</sub> = 1 mA)                     | V <sub>OL</sub>  | GND – 0.3 | 0.4                    | V    |

Note:

1. The symbol  $BV_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Table 1.

![](_page_10_Picture_0.jpeg)

#### High-Speed Serial Interfaces (HSSI)

clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.

![](_page_10_Figure_3.jpeg)

Figure 50. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)

Figure 51 shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with MPC8572E SerDes reference clock input's DC requirement.

![](_page_10_Figure_6.jpeg)

# 15.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and

![](_page_11_Picture_0.jpeg)

![](_page_11_Figure_2.jpeg)

![](_page_11_Figure_3.jpeg)

### 16.4.3 Differential Receiver (RX) Input Specifications

Table 63 defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins.

| Symbol                  | Parameter                                     | Min    | Nominal | Max    | Units | Comments                                                                                                                                                                                    |
|-------------------------|-----------------------------------------------|--------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                      | Unit Interval                                 | 399.88 | 400     | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not<br>account for Spread Spectrum Clock<br>dictated variations. See Note 1.                                                                           |
| V <sub>RX-DIFFp-p</sub> | Differential Input<br>Peak-to-Peak<br>Voltage | 0.175  | _       | 1.200  | V     | $V_{RX-DIFFp-p} = 2^{*} V_{RX-D+} - V_{RX-D-} $<br>See Note 2.                                                                                                                              |
| T <sub>RX-EYE</sub>     | Minimum<br>Receiver Eye<br>Width              | 0.4    |         |        | UI    | The maximum interconnect media and<br>Transmitter jitter that can be tolerated by<br>the Receiver can be derived as<br>$T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI.<br>See Notes 2 and 3. |

Table 63. Differential Receiver (RX) Input Specifications

![](_page_12_Picture_0.jpeg)

### 16.5.1 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 57.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary.

![](_page_12_Figure_6.jpeg)

Figure 57. Compliance Test/Measurement Load

# 17 Serial RapidIO

This section describes the DC and AC electrical specifications for the RapidIO interface of the MPC8572E for the LP-Serial physical layer. The electrical specifications cover both single and multiple-lane links. Two transmitters (short run and long run) and a single receiver are specified for each of three baud rates, 1.25, 2.50, and 3.125 GBaud.

Two transmitter specifications allow for solutions ranging from simple board-to-board interconnect to driving two connectors across a backplane. A single receiver specification is given that accepts signals from both the short run and long run transmitter specifications.

The short run transmitter should be used mainly for chip-to-chip connections on either the same printed circuit board or across a single connector. This covers the case where connections are made to a mezzanine (daughter) card. The minimum swings of the short run specification reduce the overall power used by the transceivers.

The long run transmitter specifications use larger voltage swings that are capable of driving signals across backplanes. This allows a user to drive signals across two connectors and a backplane. The specifications allow a distance of at least 50 cm at all baud rates.

All unit intervals are specified with a tolerance of +/-100 ppm. The worst case frequency difference between any transmit and receive clock is 200 ppm.

To ensure interoperability between drivers and receivers of different vendors and technologies, AC coupling at the receiver input must be used.

![](_page_13_Picture_0.jpeg)

| Characterictic                                     | Symbol          | Ra   | nge               | Unit   | Notos                                                              |  |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Symbol          | Min  | Мах               | Unit   | NOLES                                                              |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | _                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | _                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | _    | 10 <sup>-12</sup> | _      | _                                                                  |  |
| Unit Interval                                      | UI              | 800  | 800               | ps     | +/– 100 ppm                                                        |  |

#### Table 72. Receiver AC Timing Specifications—1.25 GBaud

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

| Characteristic                                     | Symbol          | Ra   | nge               | Unit   | Notes                                                              |  |
|----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------------|--|
| Characteristic                                     | Gymbol          | Min  | Мах               | Unit   |                                                                    |  |
| Differential Input Voltage                         | V <sub>IN</sub> | 200  | 1600              | mV p-p | Measured at receiver                                               |  |
| Deterministic Jitter Tolerance                     | J <sub>D</sub>  | 0.37 | —                 | UI p-p | Measured at receiver                                               |  |
| Combined Deterministic and Random Jitter Tolerance | J <sub>DR</sub> | 0.55 | —                 | UI p-p | Measured at receiver                                               |  |
| Total Jitter Tolerance <sup>1</sup>                | J <sub>T</sub>  | 0.65 | —                 | UI p-p | Measured at receiver                                               |  |
| Multiple Input Skew                                | S <sub>MI</sub> | _    | 24                | ns     | Skew at the receiver input<br>between lanes of a multilane<br>link |  |
| Bit Error Rate                                     | BER             | —    | 10 <sup>-12</sup> | —      | —                                                                  |  |
| Unit Interval                                      | UI              | 400  | 400               | ps     | +/– 100 ppm                                                        |  |

### Table 73. Receiver AC Timing Specifications—2.5 GBaud

Note:

1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects.

![](_page_14_Picture_0.jpeg)

| Signal                            | Signal Name                                                                                  | Package Pin Number                                                  | Pin Type | Power<br>Supply  | Notes   |
|-----------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------|------------------|---------|
| LGPL0/LFCLE                       | UPM General Purpose Line 0 /<br>Flash Command Latch Enable                                   | J13                                                                 | 0        | BV <sub>DD</sub> | 5, 9    |
| LGPL1/LFALE                       | UPM General Purpose Line 1/<br>Flash Address Latch Enable                                    | J16                                                                 | 0        | BV <sub>DD</sub> | 5, 9    |
| LGPL2/LOE/LFRE                    | UPM General Purpose Line 2 /<br>Output Enable / Flash Read<br>Enable                         | A27                                                                 | 0        | BV <sub>DD</sub> | 5, 8, 9 |
| LGPL3/LFWP                        | UPM General Purpose Line 3 /<br>Flash Write Protect                                          | K16                                                                 | 0        | BV <sub>DD</sub> | 5, 9    |
| LGPL4/LGTA/LUPWAIT/LPBSE<br>/LFRB | UPM General Purpose Line 4 /<br>Target Ack / Wait / Parity Byte<br>Select / Flash Ready-Busy | L17                                                                 | I/O      | BV <sub>DD</sub> | _       |
| LGPL5                             | UPM General Purpose Line 5 /<br>Amux                                                         | B26                                                                 | 0        | BV <sub>DD</sub> | 5, 9    |
| LCLK[0:2]                         | Local Bus Clock                                                                              | F17, F16, A23                                                       | 0        | BV <sub>DD</sub> | _       |
| LSYNC_IN                          | Local Bus DLL Synchronization                                                                | B22                                                                 | I        | BV <sub>DD</sub> | _       |
| LSYNC_OUT                         | Local Bus DLL Synchronization                                                                | A21                                                                 | 0        | BV <sub>DD</sub> |         |
|                                   | DMA                                                                                          |                                                                     |          |                  |         |
| DMA1_DACK[0:1]                    | DMA Acknowledge                                                                              | W25, U30                                                            | 0        | OV <sub>DD</sub> | 21      |
| DMA2_DACK[0]                      | DMA Acknowledge                                                                              | AA26                                                                | 0        | OV <sub>DD</sub> | 5, 9    |
| DMA1_DREQ[0:1]                    | DMA Request                                                                                  | Y29, V27                                                            | I        | OV <sub>DD</sub> |         |
| DMA2_DREQ[0]                      | DMA Request                                                                                  | V29                                                                 | I        | OV <sub>DD</sub> |         |
| DMA1_DDONE[0:1]                   | DMA Done                                                                                     | Y28, V30                                                            | 0        | OV <sub>DD</sub> | 5, 9    |
| DMA2_DDONE[0]                     | DMA Done                                                                                     | AA28                                                                | 0        | OV <sub>DD</sub> | 5, 9    |
| DMA2_DREQ[2]                      | DMA Request                                                                                  | M23                                                                 | I        | BV <sub>DD</sub> | _       |
|                                   | Programmable Inter                                                                           | rupt Controller                                                     |          |                  |         |
| UDE0                              | Unconditional Debug Event<br>Processor 0                                                     | AC25                                                                | I        | OV <sub>DD</sub> | _       |
| UDE1                              | Unconditional Debug Event<br>Processor 1                                                     | AA25                                                                | Ι        | OV <sub>DD</sub> |         |
| MCP0                              | Machine Check Processor 0                                                                    | M28                                                                 | I        | OV <sub>DD</sub> | —       |
| MCP1                              | Machine Check Processor 1                                                                    | L28                                                                 | I        | OV <sub>DD</sub> |         |
| IRQ[0:11]                         | External Interrupts                                                                          | T24, R24, R25, R27,<br>R28, AB27, AB28, P27,<br>R30, AC28, R29, T31 | I        | OV <sub>DD</sub> | _       |

### Table 76. MPC8572E Pinout Listing (continued)

![](_page_15_Picture_0.jpeg)

Package Description

| Signal     | Signal Name                              | Package Pin Number                                                                                                                                                                                                                                                                                                        | Pin Type | Power<br>Supply     | Notes |
|------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------|-------|
| VDD        | Core, L2, Logic Supply                   | L14, M13, M15, M17,<br>N12, N14, N16, N20,<br>N22, P11, P13, P15,<br>P17, P19, P21, P23,<br>R12, R14, R16, R18,<br>R20, R22, T13, T15,<br>T19, T21, T23, U12,<br>U14, U18, U20, U22,<br>V13, V15, V17, V19,<br>V21, W12, W14, W16,<br>W18, W20, W22, Y13,<br>Y15, Y17, Y19, Y21,<br>AA12, AA14, AA16,<br>AA18, AA20, AB13 |          | VDD                 |       |
| SVDD_SRDS1 | SerDes Core 1 Logic Supply<br>(xcorevdd) | C31, D29, E28, E32,<br>F30, G28, G31, H29,<br>K30, L31, M29, N32,<br>P30                                                                                                                                                                                                                                                  | _        | _                   | _     |
| SVDD_SRDS2 | SerDes Core 2 Logic Supply<br>(xcorevdd) | AD32, AF31, AG29,<br>AJ32, AK29, AK30                                                                                                                                                                                                                                                                                     | _        | —                   | _     |
| XVDD_SRDS1 | SerDes1 Transceiver Supply (xpadvdd)     | C26, D24, E27, F25,<br>G26, H24, J27, K25,<br>L26, M24, N27                                                                                                                                                                                                                                                               | _        | _                   | _     |
| XVDD_SRDS2 | SerDes2 Transceiver Supply (xpadvdd)     | AD24, AD28, AE26,<br>AF25, AG27, AH24,<br>AJ26                                                                                                                                                                                                                                                                            | _        |                     | _     |
| AVDD_LBIU  | Local Bus PLL Supply                     | A19                                                                                                                                                                                                                                                                                                                       | _        | —                   | 19    |
| AVDD_DDR   | DDR PLL Supply                           | AM20                                                                                                                                                                                                                                                                                                                      | _        | —                   | 19    |
| AVDD_CORE0 | CPU PLL Supply                           | B18                                                                                                                                                                                                                                                                                                                       | _        |                     | 19    |
| AVDD_CORE1 | CPU PLL Supply                           | A17                                                                                                                                                                                                                                                                                                                       | _        | —                   | 19    |
| AVDD_PLAT  | Platform PLL Supply                      | AB32                                                                                                                                                                                                                                                                                                                      | _        |                     | 19    |
| AVDD_SRDS1 | SerDes1 PLL Supply                       | J29                                                                                                                                                                                                                                                                                                                       | _        | _                   | 19    |
| AVDD_SRDS2 | SerDes2 PLL Supply                       | AH29                                                                                                                                                                                                                                                                                                                      | _        | —                   | 19    |
| SENSEVDD   | VDD Sensing Pin                          | N18                                                                                                                                                                                                                                                                                                                       | _        | —                   | 13    |
| SENSEVSS   | GND Sensing Pin                          | P18                                                                                                                                                                                                                                                                                                                       | —        | —                   | 13    |
|            | Analog Si                                | gnals                                                                                                                                                                                                                                                                                                                     |          |                     |       |
| MVREF1     | SSTL_1.8 Reference Voltage               | C16                                                                                                                                                                                                                                                                                                                       | I        | GV <sub>DD</sub> /2 | _     |
| MVREF2     | SSTL_1.8 Reference Voltage               | AM19                                                                                                                                                                                                                                                                                                                      | I        | GV <sub>DD</sub> /2 | _     |

### Table 76. MPC8572E Pinout Listing (continued)

![](_page_16_Picture_1.jpeg)

Table 81 describes the clock ratio between e500 Core1 and the e500 core complex bus (CCB). This ratio is determined by the binary value of LWE[0]/LBS[0]/LFWE, UART\_SOUT[1], and READY\_P1 signals at power up, as shown in Table 81.

| <u>Bina</u> ry <u>Value</u> of<br><u>L</u> WE[0]/LBS[0]/<br>LFWE, UART_SOUT[1],<br>READY_P1 Signals | e500 Core1:CCB Clock Ratio | <u>Bina</u> ry V <u>alue</u> of<br><u>L</u> WE[0]/LBS[0]/<br>LFWE, UART_SOUT[1],<br>READY_P1 Signals | e500 Core1:CCB Clock Ratio |
|-----------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------|----------------------------|
| 000                                                                                                 | Reserved                   | 100                                                                                                  | 2:1                        |
| 001                                                                                                 | Reserved                   | 101                                                                                                  | 5:2 (2.5:1)                |
| 010                                                                                                 | Reserved                   | 110                                                                                                  | 3:1                        |
| 011                                                                                                 | 3:2 (1.5:1)                | 111                                                                                                  | 7:2 (3.5:1)                |

| Table 81. | e500 | Core1 | to | ССВ | Clock | Ratio |
|-----------|------|-------|----|-----|-------|-------|
|           |      |       |    |     |       |       |

## 19.4 DDR/DDRCLK PLL Ratio

The dual DDR memory controller complexes can be synchronous with, or asynchronous to, the CCB, depending on configuration.

Table 82 describes the clock ratio between the DDR memory controller complexes and the DDR PLL reference clock, DDRCLK, which is not the memory bus clock. The DDR memory controller complexes clock frequency is equal to the DDR data rate.

When synchronous mode is selected, the memory buses are clocked at half the CCB clock rate. The default mode of operation is for the DDR data rate for both DDR controllers to be equal to the CCB clock rate in synchronous mode, or the resulting DDR PLL rate in asynchronous mode.

In asynchronous mode, the DDR PLL rate to DDRCLK ratios listed in Table 82 reflects the DDR data rate to DDRCLK ratio, because the DDR PLL rate in asynchronous mode means the DDR data rate resulting from DDR PLL output.

Note that the DDR PLL reference clock input, DDRCLK, is only required in asynchronous mode. MPC8572E does not support running one DDR controller in synchronous mode and the other in asynchronous mode.

| Binary Value of<br>TSEC_1588_CLK_OUT,<br>TSEC_1588_PULSE_OUT1,<br>TSEC_1588_PULSE_OUT2 Signals | DDR:DDRCLK Ratio |
|------------------------------------------------------------------------------------------------|------------------|
| 000                                                                                            | 3:1              |
| 001                                                                                            | 4:1              |
| 010                                                                                            | 6:1              |
| 011                                                                                            | 8:1              |
| 100                                                                                            | 10:1             |

### Table 82. DDR Clock Ratio

![](_page_17_Picture_0.jpeg)

System Design Information

Figure 62 shows the PLL power supply filter circuits.

![](_page_17_Figure_3.jpeg)

Figure 62. PLL Power Supply Filter Circuit

### NOTE

It is recommended to have the minimum number of vias in the  $AV_{DD}$  trace for board layout. For example, zero vias might be possible if the  $AV_{DD}$  filter is placed on the component side. One via might be possible if it is placed on the opposite of the component side. Additionally, all traces for  $AV_{DD}$  and the filter components should be low impedance, 10 to 15 mils wide and short. This includes traces going to GND and the supply rails they are filtering.

The AV<sub>DD</sub>\_SRDSn signal provides power for the analog portions of the SerDesn PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in following figure. For maximum effectiveness, the filter circuit is placed as closely as possible to the AV<sub>DD</sub>\_SRDSn ball to ensure it filters out as much noise as possible. The ground connection should be near the AV<sub>DD</sub>\_SRDSn ball. The 0.003- $\mu$ F capacitor is closest to the ball, followed by the two 2.2  $\mu$ F capacitors, and finally the 1  $\Omega$  resistor to the board supply plane. The capacitors are connected from AV<sub>DD</sub>\_SRDSn to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide and direct.

![](_page_17_Figure_8.jpeg)

1. An 0805 sized capacitor is recommended for system initial bring-up.

Figure 63. SerDes PLL Power Supply Filter

### NOTE

AV<sub>DD</sub>\_SRDSn should be a filtered version of SV<sub>DD</sub>\_SRDSn.

### NOTE

Signals on the SerDesn interface are fed from the  $XV_{DD}$ -SRDS*n* power plane.

## 21.3 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads.

![](_page_18_Picture_1.jpeg)

Table 85 summarizes the signal impedance targets. The driver impedances are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet, DUART,<br>Control, Configuration, Power<br>Management | DDR DRAM                                                         | Symbol         | Unit |
|----------------|----------------------------------------------------------------------------|------------------------------------------------------------------|----------------|------|
| R <sub>N</sub> | 45 Target                                                                  | 18 Target (full strength mode)<br>36 Target (half strength mode) | Z <sub>0</sub> | Ω    |
| R <sub>P</sub> | 45 Target                                                                  | 18 Target (full strength mode)<br>36 Target (half strength mode) | Z <sub>0</sub> | Ω    |

Table 85. Impedance Characteristics

**Note:** Nominal supply voltages. See Table 1,  $T_i = 105^{\circ}C$ .

# 21.8 Configuration Pin Muxing

The MPC8572E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While  $\overline{\text{HRESET}}$  is asserted however, these pins are treated as inputs. The value presented on these pins while  $\overline{\text{HRESET}}$  is asserted, is latched when  $\overline{\text{HRESET}}$  deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Most of these sampled configuration pins are equipped with an on-chip gated resistor of approximately 20 kΩ. This value should permit the 4.7-kΩ resistor to pull the configuration pin to a valid logic low level. The pull-up resistor is enabled only during  $\overline{\text{HRESET}}$  (and for platform /system clocks after  $\overline{\text{HRESET}}$  deassertion to ensure capture of the reset value). When the input receiver is disabled the pull-up is also, thus allowing functional operation of the pin as an output with minimal signal quality or delay disruption. The default value for all configuration bits treated this way has been encoded such that a high voltage level puts the device into the default state and external resistors are needed only when non-default settings are required by the user.

Careful board layout with stubless connections to these pull-down resistors coupled with the large value of the pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

The platform PLL ratio, DDR complex PLL and e500 PLL ratio configuration pins are not equipped with these default pull-up devices.

# 21.9 JTAG Configuration Signals

Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 66. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion gives unpredictable results.

Boundary-scan testing is enabled through the JTAG interface signals. The  $\overline{\text{TRST}}$  signal is optional in the IEEE Std 1149.1 specification, but it is provided on all processors built on Power Architecture technology. The device requires  $\overline{\text{TRST}}$  to be asserted during power-on reset flow to ensure that the JTAG boundary

![](_page_19_Picture_0.jpeg)

<sup>3</sup> Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

### 22.2 Part Marking

Parts are marked as the example shown in Figure 67.

![](_page_19_Figure_5.jpeg)

Notes:

FC-PBGA

MMMMMM is the 6-digit mask number.

ATWLYYWW is the traceability code.

CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

#### Figure 67. Part Marking for FC-PBGA Device

Table 89 explains line four of Figure 67.

### Table 89. Meaning of Last Line of Part Marking

| Digit | Description                          |
|-------|--------------------------------------|
| A     | Assembly Site<br>E Oak Hill<br>Q KLM |
| WL    | Lot number                           |
| YY    | Year assembled                       |
| WW    | Work week assembled                  |

# 23 Document Revision History

Table 90 provides a revision history for the MPC8572E hardware specification.

#### Table 90. Document Revision History

| Rev.<br>Number | Date    | Substantive Change(s)                                                                     |
|----------------|---------|-------------------------------------------------------------------------------------------|
| 7              | 03/2016 | • Updated Section 22.2, "Part Marking," changed the five-digit mask number to six digits. |

![](_page_20_Picture_0.jpeg)

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. ,ÅúTypical,Åù parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including ,Åútypicals,,Åù must be validated for each customer application by customer,Åôs technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE,

JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. . Oracle and

Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2008-2011, 2014, 2016 NXP B.V.

Document Number: MPC8572EEC Rev. 7 03/2016

![](_page_20_Picture_11.jpeg)

![](_page_20_Picture_12.jpeg)