Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PowerPC e500 | | Number of Cores/Bus Width | 2 Core, 32-Bit | | Speed | 1.333GHz | | Co-Processors/DSP | Signal Processing; SPE | | RAM Controllers | DDR2, DDR3 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (4) | | SATA | - | | USB | - | | Voltage - I/O | 1.5V, 1.8V, 2.5V, 3.3V | | Operating Temperature | 0°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 1023-BFBGA, FCBGA | | Supplier Device Package | 1023-FCBGA (33x33) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8572vtauld | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | PLL config input setup time with stable SYSCLK before HRESET negation | 100 | _ | μѕ | _ | |---------------------------------------------------------------------------------------------------------|-----|---|---------|---| | Input setup time for POR configs (other than PLL config) with respect to negation of HRESET | 4 | _ | SYSCLKs | 1 | | Input hold time for all POR configs (including PLL config) with respect to negation of HRESET | 2 | _ | SYSCLKs | 1 | | Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _ | 5 | SYSCLKs | 1 | #### Notes: - 1. SYSCLK is the primary clock input for the MPC8572E. - 2. Reset assertion timing requirements for DDR3 DRAMs may differ. Table 10 provides the PLL lock times. **Table 10. PLL Lock Times** | Parameter/Condition | Symbol | Min | Typical | Max | |---------------------|--------|-----|---------|-----| | PLL lock times | _ | 100 | μs | _ | | Local bus PLL | _ | 50 | μs | | ### 6 DDR2 and DDR3 SDRAM Controller This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8Vor 1.5 V when interfacing to DDR2 or DDR3 SDRAM, respectively. # 6.1 DDR2 and DDR3 SDRAM Interface DC Electrical Characteristics Table 11 provides the recommended operating conditions for the DDR SDRAM controller of the MPC8572E when interfacing to DDR2 SDRAM. Table 11. DDR2 SDRAM Interface DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |--------------------------------------------------|---------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | GV <sub>DD</sub> | 1.71 | 1.89 | V | 1 | | I/O reference voltage | MV <sub>REF</sub> n | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> n - 0.04 | MV <sub>REF</sub> n + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | $MV_{REF}n + 0.125$ | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | $MV_{REF}n - 0.125$ | V | _ | | Output leakage current | l <sub>OZ</sub> | -50 | 50 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 #### **DDR2 and DDR3 SDRAM Controller** ### Table 18. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued) At recommended operating conditions with $GV_{DD}$ of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |---------------------|---------------------|---------------------------------|-----------------------------------|------|-------| | 533 MHz | | 538 | _ | | | | 400 MHz | | 700 | _ | | | | MDQS preamble start | t <sub>DDKHMP</sub> | | | ns | 6 | | 800 MHz | | -0.5 × t <sub>MCK</sub> - 0.375 | −0.5 × t <sub>MCK</sub><br>+0.375 | | | | <= 667 MHz | | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | | | | MDQS epilogue end | t <sub>DDKHME</sub> | | | ns | 6 | | 800 MHz | 1 | -0.375 | 0.375 | | | | <= 667 MHz | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns | 6 | #### Note: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This typically be set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8572E PowerQUICC<sup>TM</sup> III Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. ### **NOTE** For the ADDR/CMD setup and hold specifications in Table 18, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle. #### **DDR2 and DDR3 SDRAM Controller** Figure 6 provides the AC test load for the DDR2 and DDR3 Controller bus. Figure 6. DDR2 and DDR3 Controller bus AC Test Load ### 6.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications This section describes the DC and AC differential electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the MPC8572E. VID specifies the input differential voltage |VTR - VCP| required for switching, where VTR is the true input signal (such as $\overline{MCK}$ or $\overline{MDQS}$ ) and VCP is the complementary input signal (such as $\overline{MCK}$ or $\overline{MDQS}$ ). Table 19 provides the differential specifications for the MPC8572E differential signals MDQS/MDQS and MCK/MCK when in DDR2 mode. **Table 19. DDR2 SDRAM Differential Electrical Characteristics** | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------|-------------------|------------|-------------------------------|------|-------| | DC Input Signal Voltage | V <sub>IN</sub> | -0.3 | GV <sub>DD</sub> + 0.3 | V | _ | | DC Differential Input Voltage | V <sub>ID</sub> | _ | _ | mV | _ | | AC Differential Input Voltage | V <sub>IDAC</sub> | _ | _ | mV | _ | | DC Differential Output Voltage | V <sub>OH</sub> | _ | _ | mV | _ | | AC Differential Output Voltage | V <sub>OHAC</sub> | JEDEC: 0.5 | JEDEC: GV <sub>DD</sub> + 0.6 | V | _ | | AC Differential Cross-point Voltage | V <sub>IXAC</sub> | _ | _ | mV | _ | | Input Midpoint Voltage | V <sub>MP</sub> | _ | _ | mV | _ | Ethernet: Enhanced Three-Speed Ethernet (eTSEC) Figure 14 shows the MII receive AC timing diagram. Figure 14. MII Receive AC Timing Diagram ## 8.2.4 TBI AC Timing Specifications This section describes the TBI transmit and receive AC timing specifications. ### 8.2.4.1 TBI Transmit AC Timing Specifications Table 31 provides the TBI transmit AC timing specifications. ### **Table 31. TBI Transmit AC Timing Specifications** At recommended operating conditions with LV<sub>DD</sub>/TV<sub>DD</sub> of 2.5/ 3.3 V $\pm$ 5%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------|--------------------------------|-----|-----|-----|------| | TCG[9:0] setup time GTX_CLK going high | t <sub>TTKHDV</sub> | 2.0 | _ | _ | ns | | TCG[9:0] hold time from GTX_CLK going high | t <sub>TTKHDX</sub> | 1.0 | _ | _ | ns | | GTX_CLK rise (20%-80%) | t <sub>TTXR</sub> <sup>2</sup> | _ | _ | 1.0 | ns | | GTX_CLK fall time (80%–20%) | t <sub>TTXF</sub> <sup>2</sup> | _ | _ | 1.0 | ns | #### Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state )</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Guaranteed by design. #### **Ethernet Management Interface Electrical Characteristics** ### Table 42. eTSEC IEEE 1588 AC Timing Specifications (continued) At recommended operating conditions with $LV_{DD}/TV_{DD}$ of 3.3 V ± 5% or 2.5 V ± 5% | Parameter/Condition | Symbol | Min | Тур | Max | Unit | Note | |-------------------------------|---------------------------------------------------------|-----------------------------|-----|-----|------|------| | TSEC_1588_CLK_OUT duty cycle | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30 | 50 | 70 | % | _ | | TSEC_1588_PULSE_OUT | t <sub>T1588OV</sub> | 0.5 | _ | 3.0 | ns | _ | | TSEC_1588_TRIG_IN pulse width | t <sub>T1588</sub> TRIGH | 2*t <sub>T1588CLK_MAX</sub> | _ | _ | ns | 2 | #### Note - 1.When TMR\_CTRL[CKSEL] is set as '00', the external TSEC\_1588\_CLK input is selected as the 1588 timer reference clock source, with the timing defined in Table 42, "eTSEC IEEE 1588 AC Timing Specifications." The maximum value of t<sub>T1588CLK</sub> is defined in terms of T<sub>TX\_CLK</sub>, that is the maximum clock cycle period of the equivalent interface speed that the eTSEC1 port is running at. When eTSEC1 is configured to operate in the parallel mode, the T<sub>TX\_CLK</sub> is the maximum clock period of the TSEC1\_TX\_CLK. When eTSEC1 operates in SGMII mode, the maximum value of t<sub>T1588CLK</sub> is defined in terms of the recovered clock from SGMII SerDes. For example, for SGMII 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 3600, 360, 72 ns respectively. See the MPC8572E PowerQUICC™ III Integrated Communications Processor Reference Manual for detailed description of TMR\_CTRL registers. - 2. It needs to be at least two times of the clock period of the clock selected by TMR\_CTRL[CKSEL]. # 9 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals ECn\_MDIO (management data input/output) and ECn\_MDC (management data clock). The electrical characteristics for GMII, SGMII, RGMII, RMII, TBI and RTBI are specified in "Section 8, "Ethernet: Enhanced Three-Speed Ethernet (eTSEC)." # 9.1 MII Management DC Electrical Characteristics The ECn\_MDC and ECn\_MDIO are defined to operate at a supply voltage of 3.3 V or 2.5 V. The DC electrical characteristics for ECn\_MDIO and ECn\_MDC are provided in Table 43 and Table 44. Table 43. MII Management DC Electrical Characteristics (LV<sub>DD</sub>/TV<sub>DD</sub>=3.3 V) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------------|------------------------------------|------|------------------------|------|-------| | Supply voltage (3.3 V) | LV <sub>DD</sub> /TV <sub>DD</sub> | 3.13 | 3.47 | V | 1, 2 | | Output high voltage $(LV_{DD}/TV_{DD} = Min, I_{OH} = -1.0 mA)$ | V <sub>OH</sub> | 2.10 | OV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage (LV <sub>DD</sub> /TV <sub>DD</sub> =Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND | 0.50 | V | _ | | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | _ | | Input low voltage | V <sub>IL</sub> | _ | 0.90 | V | _ | | Input high current (LV <sub>DD</sub> /TV <sub>DD</sub> = Max, V <sub>IN</sub> <sup>3</sup> = 2.1 V) | I <sub>IH</sub> | _ | 40 | μΑ | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 # 11 Programmable Interrupt Controller In IRQ edge trigger mode, when an external interrupt signal is asserted (according to the programmed polarity), it must remain asserted for at least 3 system clocks (SYSCLK periods). # 12 JTAG This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8572E. Table 53 provides the JTAG AC timing specifications as defined in Figure 37 through Figure 39. Table 53. JTAG AC Timing Specifications (Independent of SYSCLK) <sup>1</sup> At recommended operating conditions with $OV_{DD}$ of 3.3 V ± 5%. | Para | meter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |----------------------------|--------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequ | ency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle | time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse | width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise a | and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | 6 | | TRST assert time | | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: | Boundary-scan data<br>TMS, TDI | 0101111 | 4<br>0 | _<br>_ | ns | 4 | | Input hold times: | Boundary-scan data<br>TMS, TDI | | 20<br>25 | | ns | 4 | | Valid times: | Boundary-scan data<br>TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 4<br>4 | 20<br>25 | ns | 5 | | Output hold times: | Boundary-scan data<br>TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 30<br>30 | | ns | 5 | **High-Speed Serial Interfaces (HSSI)** # 15 High-Speed Serial Interfaces (HSSI) The MPC8572E features two Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes1 interface can be used for PCI Express and/or Serial RapidIO data transfers. The SerDes2 is dedicated for SGMII application. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown. ## 15.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 43 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SDn\_TX and $\overline{\text{SDn}}$ ) or a receiver input (SDn\_RX and $\overline{\text{SDn}}$ ). Each signal swings between A Volts and B Volts where A > B. Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. ### 1. Single-Ended Swing The transmitter output signals and the receiver input signals SDn\_TX, SDn\_TX, SDn\_RX and SDn\_RX each have a peak-to-peak swing of A - B Volts. This is also referred as each signal wire's Single-Ended Swing. ### 2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The Differential Output Voltage (or Swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The $V_{OD}$ value can be either positive or negative. ### 3. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing): The Differential Input Voltage (or Swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SDn\_RX}$ - $V_{\overline{SDn\_RX}}$ . The $V_{ID}$ value can be either positive or negative. # 4. Differential Peak Voltage, $V_{DIFFp}$ The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage, $V_{DIFFp} = |A - B|$ Volts. ### 5. Differential Peak-to-Peak, V<sub>DIFFp-p</sub> Because the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage, $V_{DIFFp-p}=2*V_{DIFFp}=2*|(A-B)|$ Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p}=2*|V_{OD}|$ . MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 is less of a problem. Phase noise above 15MHz is filtered by the PLL. The most problematic phase noise occurs in the 1-15MHz range. The source impedance of the clock driver should be 50 ohms to match the transmission line and reduce reflections which are a source of noise to the system. Table 60 describes some AC parameters common to SGMII, PCI Express and Serial RapidIO protocols. ### Table 60. SerDes Reference Clock Common AC Parameters At recommended operating conditions with $XV_{DD}$ SRDS1 or $XV_{DD}$ SRDS2 = 1.1V ± 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------------------|-----------------------|------|------|------|-------| | Rising Edge Rate | Rise Edge Rate | 1.0 | 4.0 | V/ns | 2, 3 | | Falling Edge Rate | Fall Edge Rate | 1.0 | 4.0 | V/ns | 2, 3 | | Differential Input High Voltage | V <sub>IH</sub> | +200 | | mV | 2 | | Differential Input Low Voltage | V <sub>IL</sub> | _ | -200 | mV | 2 | | Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall<br>Matching | _ | 20 | % | 1, 4 | #### Notes: - 1. Measurement taken from single ended waveform. - 2. Measurement taken from differential waveform. - 3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 52. - 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 53. Figure 52. Differential Measurement Points for Rise and Fall Time #### Serial RapidIO Figure 58. Transmitter Output Compliance Mask **Table 71. Transmitter Differential Output Eye Diagram Parameters** | Transmitter Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) | |-------------------------|----------------------------|----------------------------|--------|--------| | 1.25 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 1.25 GBaud long range | 400 | 800 | 0.175 | 0.39 | | 2.5 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 2.5 GBaud long range | 400 | 800 | 0.175 | 0.39 | | 3.125 GBaud short range | 250 | 500 | 0.175 | 0.39 | | 3.125 GBaud long range | 400 | 800 | 0.175 | 0.39 | # 17.6 Receiver Specifications LP-Serial receiver electrical and timing specifications are stated in the text and tables of this section. Receiver input impedance shall result in a differential return loss better that 10 dB and a common mode return loss better than 6 dB from 100 MHz to $(0.8) \times$ (Baud Frequency). This includes contributions from on-chip circuitry, the chip package and any off-chip components related to the receiver. AC coupling components are included in this requirement. The reference impedance for return loss measurements is 100 Ohm resistive for differential return loss and 25- $\Omega$ resistive for common mode. | Table 72. Receiver AC Timing Specifications—1.25 GBau | Table 72. F | eceiver AC | Timina | Specifications- | -1.25 GBau | |-------------------------------------------------------|-------------|------------|--------|-----------------|------------| |-------------------------------------------------------|-------------|------------|--------|-----------------|------------| | Characteristic | Range Symbol | | nge | Unit | Notes | | |----------------------------------------------------|-----------------|------|-------------------|--------|--------------------------------------------------------------|--| | Cital acteristic | Symbol | Min | Max | Offic | Notes | | | Differential Input Voltage | V <sub>IN</sub> | 200 | 1600 | mV p-p | Measured at receiver | | | Deterministic Jitter Tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | | Combined Deterministic and Random Jitter Tolerance | $J_{DR}$ | 0.55 | _ | UI p-p | Measured at receiver | | | Total Jitter Tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | | Multiple Input Skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | | Bit Error Rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | | Unit Interval | UI | 800 | 800 | ps | +/- 100 ppm | | #### Note: 1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. Table 73. Receiver AC Timing Specifications—2.5 GBaud | Characteristic | Symbol | Range | | Unit | Notes | |----------------------------------------------------|-----------------|-------|-------------------|--------|--------------------------------------------------------------| | Gharacteristic | Symbol | Min | Max | Offic | 140163 | | Differential Input Voltage | V <sub>IN</sub> | 200 | 1600 | mV p-p | Measured at receiver | | Deterministic Jitter Tolerance | $J_D$ | 0.37 | _ | UI p-p | Measured at receiver | | Combined Deterministic and Random Jitter Tolerance | $J_{DR}$ | 0.55 | _ | UI p-p | Measured at receiver | | Total Jitter Tolerance <sup>1</sup> | J <sub>T</sub> | 0.65 | _ | UI p-p | Measured at receiver | | Multiple Input Skew | S <sub>MI</sub> | _ | 24 | ns | Skew at the receiver input between lanes of a multilane link | | Bit Error Rate | BER | _ | 10 <sup>-12</sup> | _ | _ | | Unit Interval | UI | 400 | 400 | ps | +/- 100 ppm | #### Note: 1. Total jitter is composed of three components, deterministic jitter, random jitter and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 59. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk and other variable system effects. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 Figure 59. Single Frequency Sinusoidal Jitter Limits #### **Receiver Eye Diagrams** 17.7 For each baud rate at which an LP-Serial receiver is specified to operate, the receiver shall meet the corresponding Bit Error Rate specification (Table 72, Table 73, and Table 74) when the eye pattern of the receiver test signal (exclusive of sinusoidal jitter) falls entirely within the unshaded portion of the Receiver Input Compliance Mask shown in Figure 60 with the parameters specified in Table 75. The eye pattern of the receiver test signal is measured at the input pins of the receiving device with the device replaced with a $100-\Omega + / -5\%$ differential resistive load. MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 **NXP Semiconductors** 99 Figure 60. Receiver Input Compliance Mask Table 75. Receiver Input Compliance Mask Parameters Exclusive of Sinusoidal Jitter | Receiver Type | V <sub>DIFF</sub> min (mV) | V <sub>DIFF</sub> max (mV) | A (UI) | B (UI) | |---------------|----------------------------|----------------------------|--------|--------| | 1.25 GBaud | 100 | 800 | 0.275 | 0.400 | | 2.5 GBaud | 100 | 800 | 0.275 | 0.400 | | 3.125 GBaud | 100 | 800 | 0.275 | 0.400 | # 17.8 Measurement and Test Requirements Because the LP-Serial electrical specification are guided by the XAUI electrical interface specified in Clause 47 of IEEE 802.3ae-2002, the measurement and test requirements defined here are similarly guided by Clause 47. Additionally, the CJPAT test pattern defined in Annex 48A of IEEE 802.3ae-2002 is specified as the test pattern for use in eye pattern and jitter measurements. Annex 48B of IEEE 802.3ae-2002 is recommended as a reference for additional information on jitter test methods. # 17.8.1 Eye Template Measurements For the purpose of eye template measurements, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for template measurements is the Continuous Jitter Test Pattern (CJPAT) defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. The amount of data represented in the eye shall be adequate to ensure that the bit error ratio is less than $10^{-12}$ . The eye pattern shall be measured with AC coupling and the compliance template centered at 0 Volts differential. The left and right edges of the template shall be aligned with the mean zero crossing points of the measured data eye. The load for this test shall be $100 \Omega$ resistive +/- 5% differential to 2.5 GHz. ### 17.8.2 Jitter Test Measurements For the purpose of jitter measurement, the effects of a single-pole high pass filter with a 3 dB point at (Baud Frequency)/1667 is applied to the jitter. The data pattern for jitter measurements is the Continuous Jitter Test Pattern (CJPAT) pattern defined in Annex 48A of IEEE 802.3ae. All lanes of the LP-Serial link shall be active in both the transmit and receive directions, and opposite ends of the links shall use asynchronous clocks. Four lane implementations shall use CJPAT as defined in Annex 48A. Single lane implementations shall use the CJPAT sequence specified in Annex 48A for transmission on lane 0. Jitter shall be measured with AC coupling and at 0 Volts differential. Jitter measurement for the transmitter (or for calibration of a jitter tolerance setup) shall be performed with a test procedure resulting in a BER curve such as that described in Annex 48B of IEEE 802.3ae. ### 17.8.3 Transmit Jitter Transmit jitter is measured at the driver output when terminated into a load of $100 \Omega$ resistive +/- 5% differential to 2.5 GHz. ### 17.8.4 Jitter Tolerance Jitter tolerance is measured at the receiver using a jitter tolerance test signal. This signal is obtained by first producing the sum of deterministic and random jitter defined in Section 17.6, "Receiver Specifications," and then adjusting the signal amplitude until the data eye contacts the 6 points of the minimum eye opening of the receive template shown in Figure 60 and Table 75. Note that for this to occur, the test signal must have vertical waveform symmetry about the average value and have horizontal symmetry (including jitter) about the mean zero crossing. Eye template measurement requirements are as defined above. Random jitter is calibrated using a high pass filter with a low frequency corner at 20 MHz and a 20 dB/decade roll-off below this. The required sinusoidal jitter specified in Section 17.6, "Receiver Specifications," is then added to the signal and the test load is replaced by the receiver being tested. # 18 Package Description This section describes package parameters, pin assignments, and dimensions. ### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|---------| | D2_MBA[0:2] | Bank Select | Y1, W3, P3 | 0 | GV <sub>DD</sub> | _ | | D2_MWE | Write Enable | AA2 | 0 | GV <sub>DD</sub> | _ | | D2_MCAS | Column Address Strobe | AD1 | 0 | GV <sub>DD</sub> | _ | | D2_MRAS | Row Address Strobe | AA1 | 0 | GV <sub>DD</sub> | _ | | D2_MCKE[0:3] | Clock Enable | L3, L1, K1, K2 | 0 | GV <sub>DD</sub> | 11 | | D2_MCS[0:3] | Chip Select | AB1, AG2, AC1, AH2 | 0 | GV <sub>DD</sub> | _ | | D2_MCK[0:5] | Clock | V4, F7, AJ3, V2, E7,<br>AG4 | 0 | GV <sub>DD</sub> | _ | | D2_MCK[0:5] | Clock Complements | V1, F8, AJ4, U1, E6,<br>AG5 | 0 | GV <sub>DD</sub> | _ | | D2_MODT[0:3] | On Die Termination | AE1, AG1, AE2, AH1 | 0 | GV <sub>DD</sub> | _ | | D2_MDIC[0:1] | Driver Impedance Calibration | F1, G1 | I/O | GV <sub>DD</sub> | 25 | | Local Bus Controller Interface | | | | | | | LAD[0:31] | Muxed Data/Address | M22, L22, F22, G22,<br>F21, G21, E20, H22,<br>K22, K21, H19, J20,<br>J19, L20, M20, M19,<br>E22, E21, L19, K19,<br>G19, H18, E18, G18,<br>J17, K17, K14, J15,<br>H16, J14, H15, G15 | I/O | BV <sub>DD</sub> | 34 | | LDP[0:3] | Data Parity | M21, D22, A24, E17 | I/O | BV <sub>DD</sub> | _ | | LA[27] | Burst Address | J21 | 0 | BV <sub>DD</sub> | 5, 9 | | LA[28:31] | Port Address | F20, K18, H20, G17 | 0 | BV <sub>DD</sub> | 5, 7, 9 | | LCS[0:4] | Chip Selects | B23, E16, D20, B25,<br>A22 | 0 | BV <sub>DD</sub> | 10 | | LCS[5]/DMA2_DREQ[1] | Chip Selects / DMA Request | D19 | I/O | BV <sub>DD</sub> | 1, 10 | | LCS[6]/DMA2_DACK[1] | Chip Selects / DMA Ack | E19 | 0 | BV <sub>DD</sub> | 1, 10 | | LCS[7]/DMA2_DDONE[1] | Chip Selects / DMA Done | C21 | 0 | BV <sub>DD</sub> | 1, 10 | | LWE[0]/LBS[0]/LFWE | Write Enable / Byte Select | D17 | 0 | BV <sub>DD</sub> | 5, 9 | | LWE[1]/LBS[1] | Write Enable / Byte Select | F15 | 0 | BV <sub>DD</sub> | 5, 9 | | TWE[2]/LBS[2] | Write Enable / Byte Select | B24 | 0 | BV <sub>DD</sub> | 5, 9 | | LWE[3]/LBS[3] | Write Enable / Byte Select | D18 | 0 | BV <sub>DD</sub> | 5, 9 | | LALE | Address Latch Enable | F19 | 0 | BV <sub>DD</sub> | 5, 8, 9 | | LBCTL | Buffer Control | L18 | 0 | BV <sub>DD</sub> | 5, 8, 9 | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------|------------------|---------| | LGPL0/LFCLE | UPM General Purpose Line 0 / Flash Command Latch Enable | J13 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL1/LFALE | UPM General Purpose Line 1/<br>Flash Address Latch Enable | J16 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL2/LOE/LFRE | UPM General Purpose Line 2 /<br>Output Enable / Flash Read<br>Enable | A27 | 0 | BV <sub>DD</sub> | 5, 8, 9 | | LGPL3/LFWP | UPM General Purpose Line 3 /<br>Flash Write Protect | K16 | 0 | BV <sub>DD</sub> | 5, 9 | | LGPL4/LGTA/LUPWAIT/LPBSE<br>/LFRB | UPM General Purpose Line 4 /<br>Target Ack / Wait / Parity Byte<br>Select / Flash Ready-Busy | L17 | I/O | BV <sub>DD</sub> | _ | | LGPL5 | UPM General Purpose Line 5 /<br>Amux | B26 | 0 | BV <sub>DD</sub> | 5, 9 | | LCLK[0:2] | Local Bus Clock | F17, F16, A23 | 0 | BV <sub>DD</sub> | _ | | LSYNC_IN | Local Bus DLL Synchronization | B22 | I | BV <sub>DD</sub> | _ | | LSYNC_OUT | Local Bus DLL Synchronization | A21 | 0 | BV <sub>DD</sub> | _ | | | DMA | | | | | | DMA1_DACK[0:1] | DMA Acknowledge | W25, U30 | 0 | OV <sub>DD</sub> | 21 | | DMA2_DACK[0] | DMA Acknowledge | AA26 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA1_DREQ[0:1] | DMA Request | Y29, V27 | I | OV <sub>DD</sub> | _ | | DMA2_DREQ[0] | DMA Request | V29 | 1 | OV <sub>DD</sub> | _ | | DMA1_DDONE[0:1] | DMA Done | Y28, V30 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA2_DDONE[0] | DMA Done | AA28 | 0 | OV <sub>DD</sub> | 5, 9 | | DMA2_DREQ[2] | DMA Request | M23 | I | BV <sub>DD</sub> | _ | | | Programmable Inter | rupt Controller | | | | | UDE0 | Unconditional Debug Event<br>Processor 0 | AC25 | I | OV <sub>DD</sub> | _ | | ÜDE1 | Unconditional Debug Event<br>Processor 1 | AA25 | I | OV <sub>DD</sub> | _ | | MCP0 | Machine Check Processor 0 | M28 | 1 | OV <sub>DD</sub> | _ | | MCP1 | Machine Check Processor 1 | L28 | I | OV <sub>DD</sub> | _ | | IRQ[0:11] | External Interrupts | T24, R24, R25, R27,<br>R28, AB27, AB28, P27,<br>R30, AC28, R29, T31 | 1 | OV <sub>DD</sub> | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### **Package Description** ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |---------------------------------|-------------------------------|------------------------------------------------------|----------|------------------|---------|--|--| | IRQ_OUT | Interrupt Output | U24 | 0 | OV <sub>DD</sub> | 2, 4 | | | | | 1588 | | | | | | | | TSEC_1588_CLK | Clock In | AM22 | I | LV <sub>DD</sub> | _ | | | | TSEC_1588_TRIG_IN | Trigger In | AM23 | I | LV <sub>DD</sub> | _ | | | | TSEC_1588_TRIG_OUT | Trigger Out | AA23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | TSEC_1588_CLK_OUT | Clock Out | AC23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | TSEC_1588_PULSE_OUT1 | Pulse Out1 | AA22 | 0 | LV <sub>DD</sub> | 5, 9 | | | | TSEC_1588_PULSE_OUT2 | Pulse Out2 | AB23 | 0 | LV <sub>DD</sub> | 5, 9 | | | | Ethernet Management Interface 1 | | | | | | | | | EC1_MDC | Management Data Clock | AL30 | 0 | LV <sub>DD</sub> | 5, 9 | | | | EC1_MDIO | Management Data In/Out | AM25 | I/O | LV <sub>DD</sub> | _ | | | | Ethernet Management Interface 3 | | | | | | | | | EC3_MDC | Management Data Clock | AF19 | 0 | TV <sub>DD</sub> | 5, 9 | | | | EC3_MDIO | Management Data In/Out | AF18 | I/O | $TV_DD$ | _ | | | | | Ethernet Managem | ent Interface 5 | | | | | | | EC5_MDC | Management Data Clock | AF14 | 0 | $TV_DD$ | 21 | | | | EC5_MDIO | Management Data In/Out | AF15 | I/O | TV <sub>DD</sub> | _ | | | | | Gigabit Ethernet Re | eference Clock | | | | | | | EC_GTX_CLK125 | Reference Clock | AM24 | I | LV <sub>DD</sub> | 32 | | | | | Three-Speed Etherr | net Controller 1 | | | | | | | TSEC1_RXD[7:0]/FIFO1_RXD[7:0] | Receive Data | AM28, AL28, AM26,<br>AK23, AM27, AK26,<br>AL29, AM30 | I | LV <sub>DD</sub> | 1 | | | | TSEC1_TXD[7:0]/FIFO1_TXD[7:0] | Transmit Data | AC20, AD20, AE22,<br>AB22, AC22, AD21,<br>AB21, AE21 | 0 | LV <sub>DD</sub> | 1, 5, 9 | | | | TSEC1_COL/FIFO1_TX_FC | Collision Detect/Flow Control | AJ23 | I | LV <sub>DD</sub> | 1 | | | | TSEC1_CRS/FIFO1_RX_FC | Carrier Sense/Flow Control | AM31 | I/O | LV <sub>DD</sub> | 1, 16 | | | | TSEC1_GTX_CLK | Transmit Clock Out | AK27 | 0 | LV <sub>DD</sub> | | | | | TSEC1_RX_CLK/FIFO1_RX_C<br>LK | Receive Clock | AL25 | I | LV <sub>DD</sub> | 1 | | | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------|----------------------------------------------------------------------------------|-------------------------------------------|----------|----------------------------|-------| | SD1_RX[7:0] | Receive Data (positive) | P32, N30, M32, L30,<br>G30, F32, E30, D32 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_RX[7:0] | Receive Data (negative) | P31, N29, M31, L29,<br>G29, F31, E29, D31 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[7] | PCle1 Tx Data Lane 7 / SRIO or<br>PCle2 Tx Data Lane 3 / PCle3<br>TX Data Lane 1 | M26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[6] | PCle1 Tx Data Lane 6 / SRIO or<br>PCle2 Tx Data Lane 2 / PCle3<br>TX Data Lane 0 | L24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[5] | PCIe1 Tx Data Lane 5 / SRIO or PCIe2 Tx Data Lane 1 | K26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[4] | PCIe1 Tx Data Lane 4 / SRIO or PCIe2 Tx Data Lane 0 | J24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[3] | PCIe1 Tx Data Lane 3 | G24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[2] | PCIe1 Tx Data Lane 2 | F26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[1] | PCle1 Tx Data Lane 1] | E24 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[0] | PCIe1 Tx Data Lane 0 | D26 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_TX[7:0] | Transmit Data (negative) | M27, L25, K27, J25,<br>G25, F27, E25, D27 | 0 | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_PLL_TPD | PLL Test Point Digital | J32 | 0 | XV <sub>DD_SR</sub><br>DS1 | 17 | | SD1_REF_CLK | PLL Reference Clock | H32 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | SD1_REF_CLK | PLL Reference Clock<br>Complement | H31 | I | XV <sub>DD_SR</sub><br>DS1 | _ | | Reserved | _ | C29, K32 | _ | _ | 26 | | Reserved | _ | C30, K31 | _ | _ | 27 | | Reserved | _ | C24, C25, H26, H27 | _ | - | 28 | | Reserved | _ | AL20, AL21 | _ | _ | 29 | | | SerDes (x4) | SGMII | | | | | SD2_RX[3:0] | Receive Data (positive) | AK32, AJ30, AF30,<br>AE32 | I | XV <sub>DD_SR</sub><br>DS2 | _ | MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 7 ### Table 76. MPC8572E Pinout Listing (continued) | Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------|-------------------------------------|--------------------|----------|-------------------------|-------| | SD1_IMP_CAL_RX | SerDes1 Rx Impedance<br>Calibration | B32 | I | 200Ω<br>(±1%) to<br>GND | _ | | SD1_IMP_CAL_TX | SerDes1 Tx Impedance<br>Calibration | T32 | I | 100Ω<br>(±1%) to<br>GND | _ | | SD1_PLL_TPA | SerDes1 PLL Test Point Analog | J30 | 0 | AVDD_S<br>RDS<br>analog | 17 | | SD2_IMP_CAL_RX | SerDes2 Rx Impedance<br>Calibration | AC32 | I | 200Ω<br>(±1%) to<br>GND | _ | | SD2_IMP_CAL_TX | SerDes2 Tx Impedance<br>Calibration | AM32 | I | 100Ω<br>(±1%) to<br>GND | _ | | SD2_PLL_TPA | SerDes2 PLL Test Point Analog | AH30 | 0 | AVDD_S<br>RDS<br>analog | 17 | | TEMP_ANODE | Temperature Diode Anode | AA31 | _ | internal<br>diode | 14 | | TEMP_CATHODE | Temperature Diode Cathode | AB31 | _ | internal<br>diode | 14 | | No Connection Pins | | , | | 1 | | # 21 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8572E. # 21.1 System Clocking The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 19.2, "CCB/SYSCLK PLL Ratio." The MPC8572E includes seven PLLs, with the following functions: - Two core PLLs have ratios that are individually configurable. Each e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 19.3, "e500 Core PLL Ratio." - The DDR complex PLL generates the clocking for the DDR controllers. - The local bus PLL generates the clock for the local bus. - The PLL for the SerDes1 module is used for PCI Express and Serial Rapid IO interfaces. - The PLL for the SerDes2 module is used for the SGMII interface. # 21.2 Power Supply Design ### 21.2.1 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_CORE0, AV<sub>DD</sub>\_CORE1, AV<sub>DD</sub>\_DDR, AV<sub>DD</sub>\_LBIU, AV<sub>DD</sub>\_SRDS1 and AV<sub>DD</sub>\_SRDS2 respectively). The AV<sub>DD</sub> level should always be equivalent to V<sub>DD</sub>, and preferably these voltages are derived directly from V<sub>DD</sub> through a low frequency filter scheme such as the following. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits per PLL power supply as illustrated in Figure 62, one to each of the $AV_{DD}$ pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of the 1023 FC-PBGA footprint, without the inductance of vias. #### **System Design Information** logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to HRESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 66 allows the COP port to independently assert $\overline{\text{HRESET}}$ or $\overline{\text{TRST}}$ , while ensuring that the target can drive $\overline{\text{HRESET}}$ as well. The COP interface has a standard header, shown in Figure 65, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed. There is no standardized way to number the COP header; so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 65 is common to all known emulators. # 21.9.1 Termination of Unused Signals If the JTAG interface and COP header is not used, Freescale recommends the following connections: - TRST should be tied to HRESET through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 66. If this is not possible, the isolation resistor allows future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations. - No pull-up/pull-down is required for TDI, TMS, TDO or TCK.