



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 24MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 12KB (12K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 2K x 8                                                                   |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89s8253-24jc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### 3.5 PWRGND

Ground for the 42-PDIP which connects only the I/O Pad Drivers. PWRGND and GND are weakly connected through the common silicon substrate, but not through any metal links. The application board **must** connect both GND and PWRGND to the board ground.

#### 3.6 Port 0

Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink six TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.

Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.

Port 0 also receives the code bytes during Flash programming and outputs the code bytes during program verification. **External pull-ups are required during program verification.** 

#### 3.7 Port 1

Port 1 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 1 output buffers can sink/source six TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the weak internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current ( $I_{IL}$ , 150  $\mu$ A typical) because of the weak internal pull-ups.

Some Port 1 pins provide additional functions. P1.0 and P1.1 can be configured to be the timer/counter 2 external count input (P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively. Furthermore, P1.4, P1.5, P1.6, and P1.7 can be configured as the SPI slave port select, data input/output and shift clock input/output pins as shown in the following table.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |
| P1.4     | SS (Slave port select input)                                        |
| P1.5     | MOSI (Master data output, slave data input pin for SPI channel)     |
| P1.6     | MISO (Master data input, slave data output pin for SPI channel)     |
| P1.7     | SCK (Master clock output, slave clock input pin for SPI channel)    |

Port 1 also receives the low-order address bytes during Flash programming and verification.

#### 3.8 Port 2

Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 2 output buffers can sink/source six TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the weak internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current ( $I_{IL}$ , 150  $\mu$ A typical) because of the weak internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.



In addition, during EEPROM programming, an attempted read from the EEPROM will fetch the byte being written with the MSB complemented. Once the write cycle is completed, true data are valid at all bit locations.

#### 6.1 **Memory Control Register**

The EECON register contains control bits for the 2K bytes of on-chip data EEPROM. It also contains the control bit for the dual data pointer.

| Table 6-1. | EECON – Data EEPROM Control | Register |
|------------|-----------------------------|----------|
|            |                             |          |

| EECON Address = 96H Reset Value = XX00 0011B |                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------|----------------------------------|---------------------------------------------|--------------------------------------|----------------------------------|---------------|--|
| Not Bit Addre                                | Not Bit Addressable                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
|                                              |                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             | -                                    |                                  | -             |  |
| Bit                                          | _                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EELD                                      | EEMWE                               | EEMEN                            | DPS                                         | RDY/BSY                              | WRTINH                           |               |  |
|                                              | 7                                                                                                                                                                                                                                                                                                                                                           | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5                                         | 4                                   | 3                                | 2                                           | 1                                    | 0                                |               |  |
| Symbol                                       | Function                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| EELD                                         | EEPROM da<br>EEPROM wil<br>the data EEF<br>previously loa                                                                                                                                                                                                                                                                                                   | EEPROM data memory load enable bit. Used to implement Page Mode Write. A MOVX instruction writing into the data EEPROM will not initiate the programming cycle if this bit is set, rather it will just load data into the volatile data buffer of the data EEPROM memory. Before the last MOVX, reset this bit and the data EEPROM will program all the bytes previously loaded on the same page of the address given by the last MOVX instruction. |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| EEMWE                                        | EEPROM data memory write enable bit. Set this bit to 1 before initiating byte write to on-chip EEPROM with the MOVX instruction. User software should set this bit to 0 after EEPROM write is completed.                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| EEMEN                                        | Internal EEPROM access enable. When EEMEN = 1, the MOVX instruction with DPTR will access on-chip EEPROM instead of external data memory if the address used is less than 2K. When EEMEN = 0 or the address used is $\geq$ 2K, MOVX with DPTR accesses external data memory.                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| DPS                                          | Data pointer register select. DPS = 0 selects the first bank of data pointer register, DP0, and DPS = 1 selects the second bank, DP1.                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| RDY/BSY                                      | RDY/BSY (Ready/Busy) flag for the data EEPROM memory. This is a read-only bit which is cleared by hardware during the programming cycle of the on-chip EEPROM. It is also set by hardware when the programming is completed. Note that RDY/BSY will be cleared long after the completion of the MOVX instruction which has initiated the programming cycle. |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                     |                                  |                                             |                                      |                                  |               |  |
| WRTINH                                       | WRTINH (Wr<br>of the on-chip<br>new program                                                                                                                                                                                                                                                                                                                 | rite Inhibit) is a p EEPROM to<br>ming cycle wil                                                                                                                                                                                                                                                                                                                                                                                                    | READ-ONLY<br>be executed.<br>I not start. | bit which is cle<br>When this bit i | ared by hardw<br>s cleared, an o | vare when V <sub>cc</sub><br>ongoing progra | is too low for the<br>amming cycle w | e programming<br>vill be aborted | cycle<br>or a |  |

Figure 6-1. Data EEPROM Write Sequence



AT89S8253

10



## 8. Programmable Watchdog Timer

The programmable Watchdog Timer (WDT) counts instruction cycles. The prescaler bits, PS0, PS1 and PS2 in SFR WDTCON are used to set the period of the Watchdog Timer from 16K to 2048K instruction cycles. The available timer periods are shown in Table 8-1. The WDT time-out period is dependent upon the external clock frequency.

The WDT is disabled by Power-on Reset and during Power-down mode. When WDT times out without being serviced or disabled, an internal RST pulse is generated to reset the CPU. See Table 8-1 for the WDT period selections.

|     | WDT Prescaler Bits |     | Period (Nominal for        |
|-----|--------------------|-----|----------------------------|
| PS2 | PS1                | PS0 | F <sub>CLK</sub> = 12 MHz) |
| 0   | 0                  | 0   | 16 ms                      |
| 0   | 0                  | 1   | 32 ms                      |
| 0   | 1                  | 0   | 64 ms                      |
| 0   | 1                  | 1   | 128 ms                     |
| 1   | 0                  | 0   | 256 ms                     |
| 1   | 0                  | 1   | 512 ms                     |
| 1   | 1                  | 0   | 1024 ms                    |
| 1   | 1                  | 1   | 2048 ms                    |

 Table 8-1.
 Watchdog Timer Time-out Period Selection

## 8.1 Watchdog Control Register

The WDTCON register contains control bits for the Watchdog Timer (shown in Table 8-2).

| Table 8-2. WDTCON – | Watchdog Control Regist | er |
|---------------------|-------------------------|----|
|---------------------|-------------------------|----|

| WDT   | CON Address     | = A7H |     |        |        | Reset Value = 0000 0000B |        |       |  |  |
|-------|-----------------|-------|-----|--------|--------|--------------------------|--------|-------|--|--|
| Not E | Bit Addressable |       |     |        |        |                          |        |       |  |  |
|       |                 | T     | 1   | 1      | Γ      |                          | 1      |       |  |  |
|       | PS2             | PS1   | PS0 | WDIDLE | DISRTO | HWDT                     | WSWRST | WDTEN |  |  |
| Bit   | 7               | 6     | 5   | 4      | 3      | 2                        | 1      | 0     |  |  |

| Symbol            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PS2<br>PS1<br>PS0 | Prescaler bits for the watchdog timer (WDT). When all three bits are cleared to 0, the watchdog timer has a nominal period of 16K machine cycles, (i.e. 16 ms at a XTAL frequency of 12 MHz in normal mode or 6 MHz in x2 mode). When all three bits are set to 1, the nominal period is 2048K machine cycles, (i.e. 2048 ms at 12 MHz clock frequency in normal mode or 6 MHz in x2 mode).                                                                                                                                                                                          |
| WDIDLE            | Enable/disable the Watchdog Timer in IDLE mode. When WDIDLE = 0, WDT continues to count in IDLE mode. When WDIDLE = 1, WDT freezes while the device is in IDLE mode.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DISRTO            | Enable/disable the WDT-driven Reset Out (WDT drives the RST pin). When DISRTO = 0, the RST pin is driven high after WDT times out and the entire board is reset. When DISRTO = 1, the RST pin remains only as an input and the WDT resets only the microcontroller internally after WDT times out.                                                                                                                                                                                                                                                                                   |
| HWDT              | Hardware mode select for the WDT. When HWDT = 0, the WDT can be turned on/off by simply setting or clearing WDTEN in the same register (this is the software mode for WDT). When HWDT = 1, the WDT has to be set by writing the sequence 1EH/E1H to the WDTRST register (with address 0A6H) and after being set in this way, WDT cannot be turned off except by reset, warm or cold (this is the hardware mode for WDT). To prevent the hardware WDT from resetting the entire device, the same sequence 1EH/E1H must be written to the same WDTRST SFR before the timeout interval. |
| WSWRST            | Watchdog software reset bit. If HWDT = 0 (i.e. WDT is in software controlled mode), when set by software, this bit resets WDT. After being set by software, WSWRST is reset by hardware during the next machine cycle. If HWDT = 1, this bit has no effect, and if set by software, it will not be cleared by hardware.                                                                                                                                                                                                                                                              |
| WDTEN             | Watchdog software enable bit. When HWDT = 0 (i.e. WDT is in software-controlled mode), this bit enables WDT when set to 1 and disables WDT when cleared to 0 (it does not reset WDT in this case, but just freezes the existing counter state). If HWDT = 1, this bit is READ-ONLY and reflects the status of the WDT (whether it is running or not).                                                                                                                                                                                                                                |

Figure 8-1. Software Mode – Watchdog Timer Sequence





#### Table 10-2. T2CON – Timer/Counter 2 Control Register

| T2CON A   | T2CON Address = 0C8H Reset Value = 0000 0000B                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                          |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|----------------------------------------|----------------|--|--|
| Bit Addre | Bit Addressable                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                          |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
|           | TF2                                                                                                                                                                                                                           | EXF2                                                                                                                                                                                                                                                                                                                                     | RCLK                                                            | TCLK                                                  | EXEN2                                                   | TR2                                                      | C/T2                                                 | CP/RL2                                 |                |  |  |
| Bit       | 7                                                                                                                                                                                                                             | 6                                                                                                                                                                                                                                                                                                                                        | 5                                                               | 4                                                     | 3                                                       | 2                                                        | 1                                                    | 0                                      |                |  |  |
| Symbol    | Functior                                                                                                                                                                                                                      | ı                                                                                                                                                                                                                                                                                                                                        |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| TF2       | Timer 2 o<br>RCLK =                                                                                                                                                                                                           | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK = 1 or TCLK = 1.                                                                                                                                                                                                   |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| EXF2      | Timer 2 e<br>When Tii<br>cleared b                                                                                                                                                                                            | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1.<br>When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1). |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| RCLK      | Receive<br>Modes 1                                                                                                                                                                                                            | Receive clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in serial port<br>Modes 1 and 3. RCLK = 0 causes Timer 1 overflows to be used for the receive clock.                                                                                                                         |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| TCLK      | Transmit<br>Modes 1                                                                                                                                                                                                           | clock enable. V<br>and 3. TCLK =                                                                                                                                                                                                                                                                                                         | Vhen set, cause<br>0 causes Time                                | es the serial po<br>er 1 overflows to                 | rt to use Timer<br>be used for the                      | 2 overflow puls<br>e transmit clocl                      | es for its transn<br>ĸ.                              | nit clock in seria                     | al port        |  |  |
| EXEN2     | Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX. |                                                                                                                                                                                                                                                                                                                                          |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| TR2       | Start/Sto                                                                                                                                                                                                                     | p control for Tir                                                                                                                                                                                                                                                                                                                        | mer 2. TR2 = 1                                                  | starts the time                                       | r.                                                      |                                                          |                                                      |                                        |                |  |  |
| C/T2      | Timer or triggered                                                                                                                                                                                                            | Timer or counter select for Timer 2. $C/\overline{T2} = 0$ for timer function. $C/\overline{T2} = 1$ for external event counter (falling edge triggered).                                                                                                                                                                                |                                                                 |                                                       |                                                         |                                                          |                                                      |                                        |                |  |  |
| CP/RL2    | Capture/<br>causes a<br>either RC                                                                                                                                                                                             | Reload select.<br>utomatic reloac<br>CLK or TCLK =                                                                                                                                                                                                                                                                                       | CP/ <u>RL2</u> = 1 cau<br>Is to occur whe<br>1, this bit is ign | uses captures t<br>n Timer 2 overf<br>ored and the ti | o occur on nega<br>lows or negative<br>mer is forced to | ative transitions<br>e transitions occ<br>auto-reload on | at T2EX if EXE<br>cur at T2EX whe<br>Timer 2 overflo | EN2 = 1. CP/RL<br>en EXEN2 = 1.<br>ow. | _2 = 0<br>When |  |  |

#### 10.1 Timer 2 Registers

Control and status bits are contained in registers T2CON (see Table 10-2) and T2MOD (see Table 10-3) for Timer 2. The register pair (RCAP2H, RCAP2L) are the Capture/Reload registers for Timer 2 in 16-bit capture mode or 16-bit auto-reload mode.

#### 10.2 Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 10-1.





Figure 10-4. Timer 2 in Baud Rate Generator Mode



### 11. Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 10-2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 10-4.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

Modes 1 and 3 Baud Rates =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation  $(CP/\overline{T2} = 0)$ . The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 10-4. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

## 12. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 12-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz (for a 16 MHz operating frequency).

To configure the Timer/Counter 2 as a clock generator, bit  $C/\overline{T2}$  (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock Out Frequency = 
$$\frac{\text{Oscillator Frequency}}{4 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]}$$

In the clock-out mode, Timer 2 rollovers will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.









## 13. UART

The UART in the AT89S8253 operates the same way as the UART in the AT89S51 and AT89S52. For more detailed information on the UART operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### 13.1 Enhanced UART

In addition to all of its usual modes, the UART can perform framing error detection by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication as does the standard 80C51 UART.

When used for framing error detect, the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE, SCON.7 can only be cleared by software.

#### 13.1.1 Automatic Address Recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9-bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9-bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data.

The 8-bit mode is called mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address.

Mode 0 is the Shift Register mode and SM2 is ignored.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

| SADDR = 1100        | 0000                                                                                         |
|---------------------|----------------------------------------------------------------------------------------------|
| SADEN = <u>1111</u> | 1101                                                                                         |
| Given               | = 1100 00X0                                                                                  |
|                     |                                                                                              |
| SADDR = 1100        | 0000                                                                                         |
| SADEN = <u>1111</u> | 1110                                                                                         |
| Given               | = 1100 000X                                                                                  |
|                     | SADDR = 1100<br>SADEN = <u>1111</u><br>Given<br>SADDR = 1100<br>SADEN = <u>1111</u><br>Given |

In the previous example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR = 1100        | 0000        |
|---------|---------------------|-------------|
|         | SADEN = <u>1111</u> | 1001        |
|         | Given               | = 1100 0XX0 |
|         |                     |             |
| Slave 1 | SADDR = 1110        | 0000        |
|         | SADEN = <u>1111</u> | 1010        |
|         | Given               | = 1110 0X0X |
|         |                     |             |
| Slave 2 | SADDR = 1110        | 0000        |
|         | SADEN = <u>1111</u> | 1100        |
|         | Given               | = 1110 00XX |

In the previous example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2, use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are loaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51-type UART drivers which do not make use of this feature.



#### Table 14-1. SPCR – SPI Control Register

| SPCR /  | Address = D5H          | 4                                                                                                                                                                                       |                                    |                                    |                                 |                                                | Reset Value       | = 0000 0100B    |          |  |  |
|---------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|---------------------------------|------------------------------------------------|-------------------|-----------------|----------|--|--|
| Not Bit | Addressable            |                                                                                                                                                                                         |                                    |                                    |                                 |                                                |                   |                 |          |  |  |
|         |                        |                                                                                                                                                                                         |                                    |                                    |                                 |                                                |                   |                 | _        |  |  |
|         | SPIE                   | SPE                                                                                                                                                                                     | DORD                               | MSTR                               | CPOL                            | CPHA                                           | SPR1              | SPR0            |          |  |  |
| Bit     | 7                      | 6                                                                                                                                                                                       | 5                                  | 4                                  | 3                               | 2                                              | 1                 | 0               |          |  |  |
| Symbo   | Function               | ı                                                                                                                                                                                       |                                    |                                    |                                 |                                                |                   |                 |          |  |  |
| SPIE    | SPI intern<br>enable S | SPI interrupt enable. This bit, in conjunction with the ES bit in the IE register, enables SPI interrupts: SPIE = 1 and ES = 1 enable SPI interrupts. SPIE = 0 disables SPI interrupts. |                                    |                                    |                                 |                                                |                   |                 |          |  |  |
| SPE     | SPI enab<br>SPI = 0 c  | SPI enable. SPI = 1 enables the SPI channel and connects $\overline{SS}$ , MOSI, MISO and SCK to pins P1.4, P1.5, P1.6, and P1.7. SPI = 0 disables the SPI channel.                     |                                    |                                    |                                 |                                                |                   |                 |          |  |  |
| DORD    | Data orde              | er. DORD = 1 s                                                                                                                                                                          | elects LSB first                   | t data transmis                    | sion. DORD = (                  | ) selects MSB                                  | first data transr | nission.        |          |  |  |
| MSTR    | Master/s               | lave select. MS                                                                                                                                                                         | TR = 1 selects                     | Master SPI mo                      | ode. MSTR = 0                   | selects slave S                                | PI mode.          |                 |          |  |  |
| CPOL    | Clock po<br>transmitti | larity. When CP<br>ing. Please refe                                                                                                                                                     | OL = 1, SCK is<br>r to figure on S | high when idle<br>PI clock phase   | e. When CPOL<br>and polarity co | = 0, SCK of the ontrol.                        | e master device   | e is low when n | ot       |  |  |
| CPHA    | Clock pha<br>Please re | ase. The CPHA<br>efer to figure on                                                                                                                                                      | bit together with SPI clock phases | th the CPOL bit<br>se and polarity | t controls the clo<br>control.  | ock and data re                                | lationship betw   | een master and  | d slave. |  |  |
|         | SPI clock<br>effect on | rate select. Th<br>the slave. The                                                                                                                                                       | ese two bits co<br>relationship be | ontrol the SCK<br>tween SCK and    | rate of the devi                | ce configured a<br>frequency, F <sub>osc</sub> | as master. SPR    | 1 and SPR0 ha   | ave no   |  |  |
| SPB0    | SPR1                   | ISPROSCK                                                                                                                                                                                |                                    |                                    |                                 |                                                |                   |                 |          |  |  |
| SPR1    | 00f/4                  | (f/2 in x2 mode                                                                                                                                                                         | )                                  |                                    |                                 |                                                |                   |                 |          |  |  |
|         | 101/10                 | o (1/8 IN X2 MOO<br>4 (f/22 in x2 mo                                                                                                                                                    | e)<br>do)                          |                                    |                                 |                                                |                   |                 |          |  |  |
|         | 1 UI/04                | 4 (1/32 111 X2 1110<br>28 (f/64 in x2 m                                                                                                                                                 | ode)                               |                                    |                                 |                                                |                   |                 |          |  |  |
| Notoo   | 1 Cot up the           |                                                                                                                                                                                         | fore enchling th                   |                                    | aita naadad in C                |                                                |                   |                 |          |  |  |

2. Enable the master SPI prior to the slave device.

3. Slave echoes master on next Tx if not loaded with new data.



# AIMEL



#### Figure 14-8. SPI Transfer Format with CPHA = 0





Note: \*Not defined but normally LSB of previously transmitted character

## 15. Interrupts

The AT89S8253 has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 15-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 15-1 shows that bit position IE.6 is unimplemented. User software should not write a 1 to this bit position, since it may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The serial interrupt is the logical OR of bits RI and TI in register SCON and also bit SPIF in SPSR (if SPIE in SPCR is set). None of these flags is cleared by hardware when the service routine is vectored to. The service routine may have to determine whether the UART or SPI generated the interrupt.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.



### Table 15-3. IPH – Interrupt Priority High Register

| IPH = B7H           |                                     |   |      |     |      |      | Reset Value = XX00 0000B |      |  |
|---------------------|-------------------------------------|---|------|-----|------|------|--------------------------|------|--|
| Not Bit Addressable |                                     |   |      |     |      |      |                          |      |  |
|                     | _                                   | _ | PT2H | PSH | PT1H | PX1H | PT0H                     | PX0H |  |
| Bit                 | 7                                   | 6 | 5    | 4   | 3    | 2    | 1                        | 0    |  |
| Symbol              | Function                            |   |      |     |      |      |                          |      |  |
| PT2H                | Timer 2 Interrupt Priority High     |   |      |     |      |      |                          |      |  |
| PSH                 | Serial Port Interrupt Priority High |   |      |     |      |      |                          |      |  |
| PT1H                | Timer 1 Interrupt Priority High     |   |      |     |      |      |                          |      |  |
| PX1H                | External Interrupt 1 Priority High  |   |      |     |      |      |                          |      |  |
| PT0H                | Timer 0 Interrupt Priority High     |   |      |     |      |      |                          |      |  |
| PX0H                | External Interrupt 0 Priority High  |   |      |     |      |      |                          |      |  |

Figure 15-1. Interrupt Sources



## 32 AT89S8253



Figure 16-3. Quartz Crystal Clock Source (B)



**Figure 16-4.** Ceramic Resonator Clock Source (A)





- 10. Repeat steps 4 through 7 changing the address and data for the entire array or until the end of the object file is reached.
- 11. Power-off sequence:
  - a. Tri-state the address and data inputs.
  - b. Disable the P3.0 pullup used for RDY/BUSY operation.
  - c. Set XTAL1 to "L".
  - d. Set RST and EA pins to "L".
  - e. Turn V<sub>CC</sub> power off.

**Data Polling:** The AT89S8253 features DATA Polling to indicate the end of any programming cycle. During a write cycle in the parallel or serial programming mode, an attempted read of the last loaded byte will result in the complement of the written datum on P0.7 (parallel mode), and on the MSB of the serial output byte on MISO (serial mode). Once the write cycle has been completed, true data are valid on all outputs, and the next cycle may begin. DATA Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming in the parallel programming mode can also be monitored by the RDY/BSY output signal. Pin P3.0 is pulled Low after ALE goes High during programming to indicate  $\overline{\text{BUSY}}$ . P3.0 is pulled High again when programming is done to indicate READY. P3.0 needs an external pullup (typical 10 K $\Omega$ ) when functioning as RDY/ $\overline{\text{BSY}}$ .

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed Code or Data byte can be read back via the address and data lines for verification. The state of the lock bits can also be verified directly in the parallel and serial programming modes.

**Chip Erase:** Both Flash and EEPROM arrays are erased electrically at the same time. In the parallel programming mode, Chip Erase is initiated by using the proper combination of control signals. The code and data arrays are written with all "1"s during the Chip Erase operation. The User Row will also be erased if the UsrRowProEn fuse (Fuse3) = 0 (enabled state).

In the serial programming mode, a chip erase operation is initiated by issuing the Chip Erase instruction. In this mode, Chip Erase is self-timed and also takes about 8 ms.

During Chip Erase, a serial read from any address location will return 00H at the data outputs.

**Serial Programming Fuse:** A programmable fuse is available to disable Serial Programming if the user needs maximum system security. The Serial Programming Fuse can be disabled via both the Parallel/Serial Programming Modes, but can only be enabled via the Parallel mode.

#### The AT89S8253 is shipped with the Serial Programming Mode enabled.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows:

(030H) = 1EH indicates manufactured by Atmel (031H) = 73H indicates AT89S8253

## 21. Programming Interface

Every code byte in the Flash and EEPROM arrays can be written, and the entire array can be erased, by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most worldwide major programming vendors offer support for the Atmel AT89 microcontroller series. Please contact your local programming vendor for the appropriate software revision.

## 22. Serial Downloading

Both the code and data memory arrays can be programmed using the serial SPI bus while RST is pulled to  $V_{CC}$ . The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RST is set high, the Programming Enable instruction must be executed first before other operations can be executed.

The Chip Erase operation turns the content of every memory location in both the Code and Data arrays into FFH.

The code and data memory arrays have separate address spaces:

0000H to 2FFFH for code memory and 000H to 7FFH for data memory.

Either an external system clock is supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The maximum serial clock (SCK) frequency should be less than 1/16 of the crystal frequency. With a 24 MHz oscillator clock, the maximum SCK frequency is 1.5 MHz.

## 23. Serial Programming Algorithm

To program and verify the AT89S8253 in the serial programming mode, the following sequence is recommended:

- 1. Power-up sequence:
  - a. Apply power between VCC and GND pins.
  - b. Set RST pin to "H".

If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 12 MHz clock to XTAL1 pin and wait for at least 10 ms with RST pin high and P1.7 (SCK) low.

- 2. Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16.
- 3. The code or data array is programmed one byte or one page at a time by supplying the address and data together with the appropriate Write instruction. The write cycle is self-timed and typically takes less than 4.0 ms at 5V.
- 4. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO/P1.6.
- 5. At the end of a programming session, RST can be set low to commence normal operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- 3. Turn V<sub>CC</sub> power off.





**Fuse3** (User Row Access Fuse): This fuse enables/disables writing to the programmable user row. **Fuse4** (Clock Selection Fuse): This fuse selects between an external clock source and a quartz crystal as the clock input.









AT89S8253

Figure 26-1. Flash/EEPROM Programming and Verification Waveforms – Parallel Mode







## 49. Package Information



56 **AT89S8253** 

#### 49.2 44J – PLCC





## AT89S8253

#### 49.4 42PS6 – PDIP



