Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | )etails | | |---------------------------|---------------------------------------------------------------------------------| | roduct Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit Dual-Core | | peed | 180MHz, 200MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | - | | | eripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT | | lumber of I/O | 53 | | rogram Memory Size | 88KB (88K x 8) | | rogram Memory Type | FLASH, PRAM | | EPROM Size | - | | AM Size | 20K x 8 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 34x12b; D/A 4x12b | | scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | lounting Type | Surface Mount | | ackage / Case | 64-VFQFN Exposed Pad | | upplier Device Package | 64-QFN (9x9) | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ch64mp506-i-mr | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### dsPIC33CH128MP508 PRODUCT FAMILIES The device names, pin counts, memory sizes and peripheral availability of each device are listed in Table 2. The following pages show their pinout diagrams. dsPIC33CHXXXMP50X FAMILY TABLE 2: | Product | Core | Pins | Flash <sup>(1)</sup> | Data RAM | 12-ADC Module | ADC Channels | Timers | SCCP | CAN FD | SENT | UART | SPI/I <sup>2</sup> S | l²C | QEI | CLC | PTG | CRC | PWM (High Resolution) | Analog Comparators | PGA | Current Bias Source | REFO | |------------------------|--------|------|----------------------|----------|---------------|--------------|--------|------|--------|------|------|----------------------|-----|-----|-----|-----|-----|-----------------------|--------------------|-----|---------------------|------| | dsPIC33CH64MP502 | Master | 28 | 64K | 16K | 1 | 12 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | | 1 | 1 | | USF1C33CH04IVIF302 | Slave | 20 | 24K | 4K | 3 | 11 | 1 | 4 | _ | - | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH128MP502 | Master | 28 | 128K | 16K | 1 | 12 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | usi 1033011120ivii 302 | Slave | 20 | 24K | 4K | 3 | 11 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH64MP503 | Master | 36 | 64K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | USF103301104WF303 | Slave | 30 | 24K | 4K | 3 | 16 | 1 | 4 | _ | | 1 | 1 | 1 | 1 | 4 | - | | 8 | 3 | 3 | _ | 1 | | dsPIC33CH128MP503 | Master | 36 | 128K | 16K | 1 | 15 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | usi 1033011120Wii 303 | Slave | 30 | 24K | 4K | 3 | 16 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH64MP505 | Master | 48 | 64K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | 431 10000110+WII 000 | Slave | 70 | 24K | 4K | 3 | 15 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH128MP505 | Master | 48 | 128K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | USI 1033011120WII 303 | Slave | 70 | 24K | 4K | 3 | 15 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH64MP506 | Master | 64 | 64K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | 431 10000110+WII 000 | Slave | 07 | 24K | 4K | 3 | 18 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH128MP506 | Master | 64 | 128K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | GGI 1000011120WII 000 | Slave | 64 | 24K | 4K | 3 | 18 | 1 | 4 | _ | - | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH64MP508 | Master | | 64K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | 401 10000110+WII 000 | Slave | | 24K | 4K | 3 | 18 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | | dsPIC33CH128MP508 | Master | 80 | 128K | 16K | 1 | 16 | 1 | 8 | 1 | 2 | 2 | 2 | 2 | 1 | 4 | 1 | 1 | 4 | 1 | _ | 1 | 1 | | 33. 1300011120Wii 000 | Slave | | 24K | 4K | 3 | 18 | 1 | 4 | _ | _ | 1 | 1 | 1 | 1 | 4 | _ | _ | 8 | 3 | 3 | _ | 1 | **Note 1:** For the Slave core, the implemented program memory of 24K is PRAM. ### Pin Diagrams (Continued) 80-Pin TQFP<sup>(1)</sup> **Note 1:** Shaded pins are up to 5.5 VDC tolerant (refer to Table 3-28 and Table 4-25). For the list of analog ports, refer to Table 3-27 and Table 4-24. #### 3.1.8 ARITHMETIC LOGIC UNIT (ALU) The dsPIC33CH128MP508 family ALU is 16 bits wide and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. Depending on the operation, the ALU can affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations. The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location. Refer to the "16-Bit MCU and DSC Programmer's Reference Manual" (DS70000157) for information on the SR bits affected by each instruction. The core CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit divisor division. #### 3.1.8.1 Multiplier Using the high-speed, 17-bit x 17-bit multiplier, the ALU supports unsigned, signed or mixed-sign operation in several MCU multiplication modes: - 16-bit x 16-bit signed - 16-bit x 16-bit unsigned - 16-bit signed x 5-bit (literal) unsigned - 16-bit signed x 16-bit unsigned - 16-bit unsigned x 5-bit (literal) unsigned - 16-bit unsigned x 16-bit signed - · 8-bit unsigned x 8-bit unsigned #### 3.1.8.2 Divider The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes: - · 32-bit signed/16-bit signed divide - 32-bit unsigned/16-bit unsigned divide - 16-bit signed/16-bit signed divide - 16-bit unsigned/16-bit unsigned divide The 16-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn) and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute. There are additional instructions: DIV2 and DIVF2. Divide instructions will complete in six cycles. #### 3.1.9 DSP ENGINE The DSP engine consists of a high-speed 17-bit x 17-bit multiplier, a 40-bit barrel shifter and a 40-bit adder/ subtracter (with two target accumulators, round and saturation logic). The DSP engine can also perform inherent accumulator-to-accumulator operations that require no additional data. These instructions are, ADD, SUB, NEG, MIN and MAX. The DSP engine has options selected through bits in the CPU Core Control register (CORCON), as listed below: - Fractional or integer DSP multiply (IF) - Signed, unsigned or mixed-sign DSP multiply (USx) - Conventional or convergent rounding (RND) - Automatic saturation on/off for ACCA (SATA) - Automatic saturation on/off for ACCB (SATB) - Automatic saturation on/off for writes to data memory (SATDW) - Accumulator Saturation mode selection (ACCSAT) TABLE 3-2: DSP INSTRUCTIONS SUMMARY | Instruction | Algebraic<br>Operation | ACC<br>Write-Back | |-------------|-------------------------|-------------------| | CLR | A = 0 | Yes | | ED | $A = (x - y)^2$ | No | | EDAC | $A = A + (x - y)^2$ | No | | MAC | $A = A + (x \bullet y)$ | Yes | | MAC | $A = A + x^2$ | No | | MOVSAC | No change in A | Yes | | MPY | $A = x \cdot y$ | No | | MPY | $A = x^2$ | No | | MPY.N | $A = -x \bullet y$ | No | | MSC | $A = A - x \bullet y$ | Yes | #### 3.2.5.1 Paged Memory Scheme The dsPIC33CH128MP508 architecture extends the available Data Space through a paging scheme, which allows the available Data Space to be accessed using MOV instructions in a linear fashion for pre- and post-modified Effective Addresses (EAs). The upper half of the base Data Space address is used in conjunction with the Data Space Read Page (DSRPAG) register to form the Program Space Visibility (PSV) address. The Data Space Read Page (DSRPAG) register is located in the SFR space. Construction of the PSV address is shown in Figure 3-7. When DSRPAG<9> = 1 and the base address bit, EA<15> = 1, the DSRPAG<8:0> bits are concatenated onto EA<14:0> to form the 24-bit PSV read address. The paged memory scheme provides access to multiple 32-Kbyte windows in the PSV memory. The Data Space Read Page (DSRPAG) register, in combination with the upper half of the Data Space address, can provide up to 8 Mbytes of PSV address space. The paged data memory space is shown in Figure 3-8. The Program Space (PS) can be accessed with a DSRPAG of 0x200 or greater. Only reads from PS are supported using the DSRPAG. FIGURE 3-7: PROGRAM SPACE VISIBILITY (PSV) READ ADDRESS GENERATION FIGURE 3-11: BIT-REVERSED ADDRESSING EXAMPLE TABLE 3-21: BIT-REVERSED ADDRESSING SEQUENCE (16-ENTRY) | | | Norma | al Addres | ss | | | Bit-Rev | ersed Ac | Idress | |----|----|------------|-----------|---------|----|----|-----------|----------|---------| | А3 | A2 | <b>A</b> 1 | A0 | Decimal | А3 | A2 | <b>A1</b> | A0 | Decimal | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 8 | | 0 | 0 | 1 | 0 | 2 | 0 | 1 | 0 | 0 | 4 | | 0 | 0 | 1 | 1 | 3 | 1 | 1 | 0 | 0 | 12 | | 0 | 1 | 0 | 0 | 4 | 0 | 0 | 1 | 0 | 2 | | 0 | 1 | 0 | 1 | 5 | 1 | 0 | 1 | 0 | 10 | | 0 | 1 | 1 | 0 | 6 | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | 1 | 1 | 1 | 0 | 14 | | 1 | 0 | 0 | 0 | 8 | 0 | 0 | 0 | 1 | 1 | | 1 | 0 | 0 | 1 | 9 | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | 0 | 1 | 0 | 1 | 5 | | 1 | 0 | 1 | 1 | 11 | 1 | 1 | 0 | 1 | 13 | | 1 | 1 | 0 | 0 | 12 | 0 | 0 | 1 | 1 | 3 | | 1 | 1 | 0 | 1 | 13 | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 1 | 0 | 14 | 0 | 1 | 1 | 1 | 7 | | 1 | 1 | 1 | 1 | 15 | 1 | 1 | 1 | 1 | 15 | #### REGISTER 3-17: CORCON: CORE CONTROL REGISTER<sup>(1)</sup> | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | |--------|-----|-------|-------|-------|-----|-----|-------| | VAR | _ | US1 | US0 | EDT | DL2 | DL1 | DL0 | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/C-0 | R-0 | R/W-0 | R/W-0 | |-------|-------|-------|--------|---------------------|-----|-------|-------| | SATA | SATB | SATDW | ACCSAT | IPL3 <sup>(2)</sup> | SFA | RND | IF | | bit 7 | | | | | | | bit 0 | | Legend: | C = Clearable bit | | | |-------------------|-------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | as '0' | | -n = Value at POR | '1'= Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15 VAR: Variable Exception Processing Latency Control bit 1 = Variable exception processing is enabled0 = Fixed exception processing is enabled bit 3 IPL3: CPU Interrupt Priority Level Status bit 3<sup>(2)</sup> 1 = CPU Interrupt Priority Level is greater than 7 0 = CPU Interrupt Priority Level is 7 or less Note 1: For complete register details, see Register 3-2. 2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level. #### REGISTER 3-28: CNPUx: CHANGE NOTIFICATION PULL-UP ENABLE FOR PORTX REGISTER | R/W-0 |--------|-------|-------|-------|--------|-------|-------|-------| | | | | CNPUx | <15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|--------|-------|-------|-------| | | | | CNPU | x<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 CNPUx<15:0>: Change Notification Pull-up Enable for PORTx bits 1 = The pull-up for PORTx[n] is enabled – takes precedence over the pull-down selection 0 = The pull-up for PORTx[n] is disabled #### REGISTER 3-29: CNPDx: CHANGE NOTIFICATION PULL-DOWN ENABLE FOR PORTX REGISTER | R/W-0 |--------|-------|-------|-------|--------|-------|-------|-------| | | | | CNPD | <15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|--------|-------|-------|-------| | | | | CNPD | x<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 CNPDx<15:0>: Change Notification Pull-Down Enable for PORTx bits 1 = The pull-down for PORTx[n] is enabled (if the pull-up for PORTx[n] is not enabled) 0 = The pull-down for PORTx[n] is disabled When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/Os and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin. ## 3.6.8 CONTROLLING CONFIGURATION CHANGES Because peripheral mapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. The dsPIC33CH128MP508 devices have implemented the control register lock sequence. #### 3.6.8.1 CONTROL REGISTER LOCK Under normal operation, writes to the RPINRx and RPORx registers are not allowed. Attempted writes will appear to execute normally, but the contents of the registers will remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the IOLOCK bit (RPCON<11>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes. To set or clear IOLOCK, the NVMKEY unlock sequence must be executed: - 1. Write 0x55 to NVMKEY. - Write 0xAA to NVMKEY. - 3. Clear (or set) IOLOCK as a single operation. IOLOCK remains in one state until changed. This allows all of the Peripheral Pin Selects to be configured with a single unlock sequence, followed by an update to all of the control registers. Then, IOLOCK can be set with a second lock sequence. Note: MPLAB® C30 provides a built-in C language function for unlocking and modifying the RPCON register: \_\_builtin\_write\_RPCON(value); For more information, see the MPLAB C30 Help files. ## 3.6.9 CONSIDERATIONS FOR PERIPHERAL PIN SELECTION The ability to control Peripheral Pin Selection introduces several considerations into application design that most users would never think of otherwise. This is particularly true for several common peripherals, which are only available as remappable peripherals. The main consideration is that the Peripheral Pin Selects are not available on default pins in the device's default (Reset) state. More specifically, because all RPINRx registers reset to '1's and RPORx registers reset to '0's, this means all PPS inputs are tied to Vss, while all PPS outputs are disconnected. This means that before any other application code is executed, the user must initialize the device with the proper peripheral configuration. Because the IOLOCK bit resets in the unlocked state, it is not necessary to execute the unlock sequence after the device has come out of Reset. For application safety, however, it is always better to set IOLOCK and lock the configuration after writing to the control registers. The NVMKEY unlock sequence must be executed as an Assembly language routine. If the bulk of the application is written in C, or another high-level language, the unlock sequence should be performed by writing in-line assembly or by using the \_\_builtin\_write\_RPCON(value) function provided by the compiler. Choosing the configuration requires a review of all Peripheral Pin Selects and their pin assignments, particularly those that will not be used in the application. In all cases, unused pin-selectable peripherals should be disabled completely. Unused peripherals should have their inputs assigned to an unused RPn pin function. I/O pins with unused RPn functions should be configured with the null peripheral output. #### 3.6.10 INPUT MAPPING The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping. Each register contains sets of 8-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 8-bit index value maps the RPn pin with the corresponding value, or internal signal, to that peripheral. See Table 3-30 for a list of available inputs. For example, Figure 3-20 illustrates remappable pin selection for the U1RX input. #### 4.6.3 SLAVE PORT CONTROL/STATUS REGISTERS #### REGISTER 4-23: ANSELx: ANALOG SELECT FOR PORTX REGISTER | R/W-1 |--------|-------|-------|-------|---------|-------|-------|-------| | | | | ANSEL | x<15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-1 | | |-------------|-------|-------|-------|-------|-------|-------|-------|--|--| | ANSELx<7:0> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 ANSELx<15:0>: Analog Select for PORTx bits 1 = Analog input is enabled and digital input is disabled on PORTx[n] pin 0 = Analog input is disabled and digital input is enabled on PORTx[n] pin #### REGISTER 4-84: ADCON1H: ADC CONTROL REGISTER 1 HIGH | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-1 | R/W-1 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|---------|---------|-----|-----|-----|-----|-------| | FORM | SHRRES1 | SHRRES0 | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7 FORM: Fractional Data Output Format bit 1 = Fractional0 = Integer bit 6-5 SHRRES<1:0>: Shared ADC Core Resolution Selection bits 11 = 12-bit resolution 10 = 10-bit resolution 01 = 8-bit resolution 00 = 6-bit resolution bit 4-0 **Unimplemented:** Read as '0' #### REGISTER 4-104: ADSTATL: ADC DATA READY STATUS REGISTER LOW | HSC/R-0 | |-------------|---------|---------|---------|---------|---------|---------|---------|--| | AN<15:8>RDY | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | HSC/R-0 | |------------|---------|---------|---------|---------|---------|---------|---------|--| | AN<7:0>RDY | | | | | | | | | | bit 7 | | | | | | | bit 0 | | **Legend:** U = Unimplemented bit, read as '0' R = Readable bit W = Writable bit HSC = Hardware Settable/Clearable bit -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 AN<15:0>RDY: Common Interrupt Enable for Corresponding Analog Inputs bits 1 = Channel conversion result is ready in the corresponding ADCBUFx register 0 = Channel conversion result is not ready #### REGISTER 4-105: ADSTATH: ADC DATA READY STATUS REGISTER HIGH | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | |-------|-----|-----|---------|---------|------------|----------|---------| | _ | _ | _ | | P | N<20:16>RD | <b>′</b> | | | bit 7 | | | | | | | bit 0 | **Legend:** U = Unimplemented bit, read as '0' R = Readable bit W = Writable bit HSC = Hardware Settable/Clearable bit -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 **Unimplemented:** Read as '0' bit 4-0 AN<20:16>RDY: Common Interrupt Enable for Corresponding Analog Inputs bits 1 = Channel conversion result is ready in the corresponding ADCBUFx register 0 = Channel conversion result is not ready #### REGISTER 4-108: ADCMPxCON: ADC DIGITAL COMPARATOR x CONTROL REGISTER (x = 0, 1, 2, 3) | U-0 | U-0 | U-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | HSC/R-0 | |--------|-----|-----|---------|---------|---------|---------|---------| | _ | _ | _ | CHNL4 | CHNL3 | CHNL2 | CHNL1 | CHNL0 | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | HC/HS/R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-----------|-------|-------|-------|-------|-------| | CMPEN | IE | STAT | BTWN | HIHI | HILO | LOHI | LOLO | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit | U = Unimplemented bit, read | as '0' | | |-------------------|-----------------------------|---------------------------------------|----------------------------|--| | R = Readable bit | W = Writable bit | HSC = Hardware Settable/Clearable bit | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | HS = Hardware Settable bit | | bit 15-13 Unimplemented: Read as '0' bit 12-8 CHNL<4:0>: Input Channel Number bits If the comparator has detected an event for a channel, this channel number is written to these bits. 11111 = Reserved . . 10100 = Reserved 10100 = Band gap, 1.2V (AN20) 10011 = Temperature sensor (AN19) 10010 **= S1AN18** . . . 00011 = S1AN3 00010 = S1AN2 00001 **= S1AN1** 00000 = S1AN0 bit 7 CMPEN: Comparator Enable bit 1 = Comparator is enabled 0 = Comparator is disabled and the STAT status bit is cleared bit 6 **IE:** Comparator Common ADC Interrupt Enable bit 1 = Common ADC interrupt will be generated if the comparator detects a comparison event 0 = Common ADC interrupt will not be generated for the comparator bit 5 STAT: Comparator Event Status bit This bit is cleared by hardware when the channel number is read from the CHNL<4:0> bits. 1 = A comparison event has been detected since the last read of the CHNL<4:0> bits 0 = A comparison event has not been detected since the last read of the CHNL<4:0> bits bit 4 BTWN: Between Low/High Comparator Event bit 1 = Generates a comparator event when ADCMPxLO ≤ ADCBUFx < ADCMPxHI 0 = Does not generate a digital comparator event when ADCMPxLO ≤ ADCBUFx < ADCMPxHI</p> bit 3 HIHI: High/High Comparator Event bit 1 = Generates a digital comparator event when ADCBUFx ≥ ADCMPxHI 0 = Does not generate a digital comparator event when ADCBUFx ≥ ADCMPxHI bit 2 HILO: High/Low Comparator Event bit 1 = Generates a digital comparator event when ADCBUFx < ADCMPxHI 0 = Does not generate a digital comparator event when ADCBUFx < ADCMPxHI bit 1 LOHI: Low/High Comparator Event bit 1 = Generates a digital comparator event when ADCBUFx ≥ ADCMPxLO 0 = Does not generate a digital comparator event when ADCBUFx ≥ ADCMPxLO bit 0 LOLO: Low/Low Comparator Event bit 1 = Generates a digital comparator event when ADCBUFx < ADCMPxLO 0 = Does not generate a digital comparator event when ADCBUFx < ADCMPxLO #### REGISTER 6-2: CLKDIV: CLOCK DIVIDER REGISTER (MASTER) | R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|----------------------|----------------------|----------------------|------------------------|---------|---------|---------| | ROI | DOZE2 <sup>(1)</sup> | DOZE1 <sup>(1)</sup> | DOZE0 <sup>(1)</sup> | DOZEN <sup>(2,3)</sup> | FRCDIV2 | FRCDIV1 | FRCDIV0 | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | r-0 | r-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | |-------|-----|-----|-----|------------------------|------------------------|------------------------|------------------------| | _ | _ | _ | _ | PLLPRE3 <sup>(4)</sup> | PLLPRE2 <sup>(4)</sup> | PLLPRE1 <sup>(4)</sup> | PLLPRE0 <sup>(4)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | r = Reserved bit | | | | | |-------------------|------------------|------------------------------------|--------------------|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | | bit 15 ROI: Recover on Interrupt bit 1 = Interrupts will clear the DOZEN bit and the processor clock, and the peripheral clock ratio is set to 1:1 0 = Interrupts have no effect on the DOZEN bit bit 14-12 **DOZE<2:0>:** Processor Clock Reduction Select bits<sup>(1)</sup> 111 = FP divided by 128 110 = FP divided by 64 101 = FP divided by 32 100 = FP divided by 16 011 = FP divided by 8 (default) 010 = FP divided by 4 001 = FP divided by 2 000 = FP divided by 1 bit 11 **DOZEN:** Doze Mode Enable bit<sup>(2,3)</sup> 1 = DOZE<2:0> field specifies the ratio between the peripheral clocks and the processor clocks 0 = Processor clock and peripheral clock ratio is forced to 1:1 bit 10-8 FRCDIV<2:0>: Internal Fast RC Oscillator Postscaler bits 111 = FRC divided by 256 110 = FRC divided by 64 101 = FRC divided by 32 100 = FRC divided by 16 011 = FRC divided by 8 010 = FRC divided by 4 001 = FRC divided by 2 000 = FRC divided by 1 (default) bit 7-6 **Unimplemented:** Read as '0' bit 5-4 Reserved: Read as '0' **Note 1:** The DOZE<2:0> bits can only be written to when the DOZEN bit is clear. If DOZEN = 1, any writes to DOZE<2:0> are ignored. 2: This bit is cleared when the ROI bit is set and an interrupt occurs. 3: The DOZEN bit cannot be set if DOZE<2:0> = 000. If DOZE<2:0> = 000, any attempt by user software to set the DOZEN bit is ignored. 4: PLLPRE<3:0> may be updated while the PLL is operating, but the VCO may overshoot. # 8.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER Note 1: This data sheet summarizes the features of this group of dsPIC33 devices. It is not intended to be a comprehensive reference source. For more information, refer to "Direct Memory Access Controller (DMA)" (DS39742) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: The DMA is identical for both Master core and Slave core. The x is common for both Master and Slave (where the x represents the number of the specific module being addressed). - 3: All associated register names are the same on the Master core and the Slave core. The Slave code will be developed in a separate project in MPLAB® X IDE with the device selection, dsPIC33CH128MP508**\$1**, where **\$1** indicates the Slave device. Table 8-1 shows an overview of the DMA module. TABLE 8-1: DMA MODULE OVERVIEW | | Number of DMA Modules | Identical<br>(Modules) | |-------------|-----------------------|------------------------| | Master Core | 6 | Yes | | Slave Core | 2 | Yes | The Direct Memory Access (DMA) Controller is designed to service high data throughput peripherals operating on the SFR bus, allowing them to access data memory directly and alleviating the need for CPU-intensive management. By allowing these data-intensive peripherals to share their own data path, the main data bus is also deloaded, resulting in additional power savings. The DMA Controller functions both as a peripheral and a direct extension of the CPU. It is located on the microcontroller data bus, between the CPU and DMA-enabled peripherals, with direct access to SRAM. This partitions the SFR bus into two buses, allowing the DMA Controller access to the DMA-capable peripherals located on the new DMA SFR bus. The controller serves as a Master device on the DMA SFR bus, controlling data flow from DMA-capable peripherals. The controller also monitors CPU instruction processing directly, allowing it to be aware of when the CPU requires access to peripherals on the DMA bus and automatically relinquishing control to the CPU as needed. This increases the effective bandwidth for handling data without DMA operations, causing a processor Stall. This makes the controller essentially transparent to the user. The DMA Controller has these features: - A Total of Eight (Six Master, Two Slave), Independently Programmable Channels - Concurrent Operation with the CPU (no DMA caused Wait states) - DMA Bus Arbitration - · Five Programmable Address modes - · Four Programmable Transfer modes - · Four Flexible Internal Data Transfer modes - · Byte or Word Support for Data Transfer - 16-Bit Source and Destination Address Register for each Channel, Dynamically Updated and Reloadable - 16-Bit Transaction Count Register, Dynamically Updated and Reloadable - · Upper and Lower Address Limit Registers - · Counter Half-Full Level Interrupt - · Software Triggered Transfer - · Null Write mode for Symmetric Buffer Operations A simplified block diagram of the DMA Controller is shown if Figure 8-1. #### REGISTER 12-7: POSxHLDL: POSITION x COUNTER HOLD REGISTER LOW | R/W-0 | |--------------|-------|-------|-------|-------|-------|-------|-------|--| | POSHLD<15:8> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 POSHLD<15:0>: Position Counter Hold for Reading/Writing Position x Counter Register (POSxCNT) bits #### REGISTER 12-8: POSxHLDH: POSITION x COUNTER HOLD REGISTER HIGH | R/W-0 |---------------|-------|-------|-------|-------|-------|-------|-------| | POSHLD<31:24> | | | | | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 | |---------------|-------|-------|-------|-------|-------|-------|-------|--| | POSHLD<23:16> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **POSHLD<31:16>:** Position Counter Hold for Reading/Writing Position x Counter Register (POSxCNT) bits #### **REGISTER 21-4: FOSCSEL CONFIGURATION REGISTER** | U-1 |--------|-----|-----|-----|-----|-----|-----|--------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 23 | | | | | | | bit 16 | | U-1 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/PO-1 | U-1 | U-1 | U-1 | U-1 | R/PO-1 | R/PO-1 | R/PO-1 | |--------|-----|-----|-----|-----|--------|--------|--------| | IESO | _ | _ | _ | _ | FNOSC2 | FNOSC1 | FNOSC0 | | bit 7 | | | | | | | bit 0 | **Legend:** PO = Program Once bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 23-8 **Unimplemented:** Read as '1' bit 7 **IESO:** Internal External Switchover bit 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled) 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) bit 6-3 **Unimplemented:** Read as '1' bit 2-0 FNOSC<2:0>: Initial Oscillator Source Selection bits 111 = Internal Fast RC (FRC) Oscillator with Postscaler 110 = Backup Fast RC (BFRC) 101 = LPRC Oscillator 100 = Reserved 011 = Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL) 010 = Primary (XT, HS, EC) Oscillator 001 = Internal Fast RC Oscillator with PLL (FRCPLL) 000 = Fast RC (FRC) Oscillator #### **REGISTER 21-27: FS1WDT CONFIGURATION REGISTER (SLAVE)** | U-1 |--------|-----|-----|-----|-----|-----|-----|--------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 23 | | | | | | | bit 16 | | R/PO-1 |----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | S1FWDTEN | S1SWDTPS4 | S1SWDTPS3 | S1SWDTPS2 | S1SWDTPS1 | S1SWDTPS0 | S1WDTWIN1 | S1WDTWIN0 | | bit 15 | | | | | | | bit 8 | | | R/PO-1 |---|----------|------------|------------|-----------|-----------|-----------|-----------|-----------| | Γ | S1WINDIS | S1RCLKSEL1 | S1RCLKSEL0 | S1RWDTPS4 | S1RWDTPS3 | S1RWDTPS2 | S1RWDTPS1 | S1RWDTPS0 | | Π | bit 7 | | | | | | | bit 0 | **Legend:** PO = Program Once bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 23-16 **Unimplemented:** Read as '1' bit 15 **S1FWDTEN:** Watchdog Timer Enable bit 1 = WDT is enabled in hardware 0 = WDT is controlled via the ON (WDTCONL<15>) bit bit 14-10 S1SWDTPS<4:0>: Sleep Mode Watchdog Timer Period Select bits bit 9-8 **S1WDTWIN<1:0>:** Watchdog Window Select bits 11 = WDT window is 25% of WDT period 10 = WDT window is 37.5% of WDT period 01 = WDT window is 50% of WDT period 00 = WDT window is 75% of WDT period bit 7 S1WINDIS: Windowed Watchdog Timer Disable bit 1 = Standard WDT is selected; windowed WDT is disabled 0 = Windowed WDT is enabled bit 6-5 **S1RCLKSEL<1:0>:** Watchdog Timer Clock Select bits 11 = LPRC 10 = Uses FRC when S1WINDIS = 0, system clock is not INTOSC/LPRC and the device is not in Sleep; otherwise, uses INTOSC/LPRC 01 = Uses the peripheral clock when the system clock is not INTOSC/LPRC and the device is not in Sleep; otherwise, uses INTOSC/LPRC 00 = Reserved bit 4-0 **S1RWDTPS<4:0>:** Run Mode Watchdog Timer Period Select bits TABLE 24-32: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER TIMING REQUIREMENTS | AC CH | ARACTERIS | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|-------|---------------------------|--| | Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | SY00 | TPU | Power-up Period | _ | 200 | _ | μs | | | | SY10 | Tost | Oscillator Start-up Time | _ | 1024 Tosc | _ | _ | Tosc = OSCI period | | | SY13 | Tioz | I/O High-Impedance<br>from MCLR Low or<br>Watchdog Timer Reset | 1 | 1.5 | | μs | | | | SY20 | TMCLR | MCLR Pulse Width (low) | 2 | _ | _ | μs | | | | SY30 | TBOR | BOR Pulse Width (low) | 1 | _ | _ | μs | | | | SY35 | TFSCM | Fail-Safe Clock Monitor Delay | | 500 | 900 | μs | -40°C to +85°C | | | SY36 | TVREG | Voltage Regulator<br>Standby-to-Active mode<br>Transition Time | _ | _ | 40 | μs | Clock fail to BFRC switch | | | SY37 | Toscdfrc | FRC Oscillator Start-up<br>Delay | _ | _ | 15 | μs | From POR event | | | SY38 | TOSCDLPRC | LPRC Oscillator Start-up<br>Delay | | _ | 50 | μs | From Reset event | | Note 1: These parameters are characterized but not tested in manufacturing. **<sup>2:</sup>** Data in "Typ." column is at 3.3V, +25°C unless otherwise stated.