## Microchip Technology - PIC16F785T-I/SO Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 17                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 14x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 20-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f785t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Table of Contents**

| 1.0   | Device Overview                                       | 5   |
|-------|-------------------------------------------------------|-----|
| 2.0   | Memory Organization                                   | 9   |
| 3.0   | Clock Sources                                         | 23  |
| 4.0   | I/O Ports                                             | 35  |
| 5.0   | Timer0 Module                                         | 49  |
| 6.0   | Timer1 Module with Gate Control                       | 51  |
| 7.0   | Timer2 Module                                         | 55  |
| 8.0   | Capture/Compare/PWM (CCP) Module                      | 57  |
| 9.0   | Comparator Module                                     | 63  |
| 10.0  | Voltage References                                    | 70  |
| 11.0  | Operational Amplifier (OPA) Module                    | 75  |
| 12.0  | Analog-to-Digital Converter (A/D) Module              | 79  |
| 13.0  | Two-Phase PWM                                         | 91  |
| 14.0  | Data EEPROM Memory                                    | 103 |
| 15.0  | Special Features of the CPU                           | 107 |
| 16.0  | Voltage Regulator                                     | 126 |
| 17.0  | Instruction Set Summary                               | 127 |
| 18.0  | Development Support                                   | 137 |
| 19.0  | Electrical Specifications                             | 141 |
| 20.0  | DC and AC Characteristics Graphs and Tables           | 163 |
| 21.0  | Packaging Information                                 | 187 |
| Appe  | ndix A: Data Sheet Revision History                   | 193 |
| Appe  | ndix B: Migrating from other PIC <sup>®</sup> Devices | 193 |
| Index |                                                       | 195 |
| The N | /icrochip Web Site                                    | 201 |
| Custo | mer Change Notification Service                       | 201 |
| Custo | mer Support                                           | 201 |
| Read  | er Response                                           | 202 |
| Produ | ct Identification System                              | 203 |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## 2.2.2.6 PCON Register

The Power Control register contains flag bits to allow differentiation between a Power-on Reset (POR), a Brown-out Reset (BOR), a Watchdog Timer (WDT) Reset (WDT) and an external MCLR Reset.

## REGISTER 2-6: PCON: POWER CONTROL REGISTER

| U-0             | U-0                                                                                   | U-0              | R/W-1                    | U-0                   | U-0              | R/W-0           | R/W-x |
|-----------------|---------------------------------------------------------------------------------------|------------------|--------------------------|-----------------------|------------------|-----------------|-------|
|                 | _                                                                                     | _                | _                        | SBOREN <sup>(1)</sup> |                  | _               | POR   |
| bit 7           |                                                                                       |                  |                          |                       |                  |                 | bit 0 |
|                 |                                                                                       |                  |                          |                       |                  |                 |       |
| Legend:         |                                                                                       |                  |                          |                       |                  |                 |       |
| R = Readable    | bit                                                                                   | W = Writable     | bit                      | U = Unimpler          | mented bit, read | as '0'          |       |
| -n = Value at P | OR                                                                                    | '1' = Bit is set |                          | '0' = Bit is cle      | ared             | x = Bit is unkr | nown  |
|                 |                                                                                       |                  |                          |                       |                  |                 |       |
| bit 7-5         | Unimplement                                                                           | ted: Read as '   | 0'                       |                       |                  |                 |       |
| bit 4           | SBOREN: So                                                                            | ftware BOR Er    | hable bit <sup>(1)</sup> |                       |                  |                 |       |
|                 | 1 = BOR enat<br>0 = BOR disa                                                          | bled<br>bled     |                          |                       |                  |                 |       |
| bit 3-2         | Unimplement                                                                           | ted: Read as '   | 0'                       |                       |                  |                 |       |
| bit 1           | POR: Power-o                                                                          | on Reset Statu   | s bit                    |                       |                  |                 |       |
|                 | 1 = No Power-on Reset occurred                                                        |                  |                          |                       |                  |                 |       |
|                 | 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) |                  |                          |                       |                  |                 |       |
| bit 0           | BOR: Brown-out Reset Status bit                                                       |                  |                          |                       |                  |                 |       |
|                 | 1 = No Brown-out Reset occurred                                                       |                  |                          |                       |                  |                 |       |
|                 | 0 = A Brown-c                                                                         | out Reset occu   | rred (must be            | set in software       | e after a Brown- | out Reset occu  | ırs)  |
|                 |                                                                                       |                  |                          |                       |                  |                 |       |

**Note 1:** BOREN<1:0> = 01 in Configuration Word for this bit to control the  $\overline{\text{BOR}}$ .

### 3.4.2.2 OSCTUNE Register

The HFINTOSC is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 3-1).

The OSCTUNE register has a nominal tuning range of  $\pm 12\%$ . The default value of the OSCTUNE register is '0'. The value is a 5-bit two's complement number. Due to process variation, the monotonicity and frequency step cannot be specified.

When the OSCTUNE register is modified, the HFINTOSC frequency will begin shifting to the new frequency. The HFINTOSC clock will stabilize within 1 ms. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency.

#### R/W-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 TUN4 TUN3 TUN2 TUN1 **TUN0** bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknownbit 7-5 Unimplemented: Read as '0' bit 4-0 TUN<4:0>: Frequency Tuning bits 01111 = Maximum frequency 01110 =00001 = 00000 = Center frequency. Oscillator module is running at the calibrated frequency. 111111 =10000 = Minimum frequency

#### REGISTER 3-1: OSCTUNE: OSCILLATOR TUNING REGISTER

## 3.5 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bit.

#### 3.5.1 SYSTEM CLOCK SELECT (SCS) BIT

The System Clock Select (SCS) bit, in the OSCCON Register, selects the system clock source that is used for the CPU and peripherals.

- When SCS = 0, the system clock source is determined by configuration of the FOSC<2:0> bits in Configuration Word (CONFIG).
- When SCS = 1, the system clock source is chosen by the internal oscillator frequency selected by the IRCF bits. After a Reset, SCS is always cleared.
- Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bit. The user can monitor the OSTS (OSCCON<3>) to determine the current system clock source.

#### 3.5.2 OSCILLATOR START-UP TIME-OUT STATUS BIT

The Oscillator Start-up Time-out Status (OSTS) bit, (OSCCON<3>), indicates whether the system clock is running from the external clock source as defined by the FOSC bits, or from internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes.

## 3.6 Two-Speed Clock Start-up Mode

Two-Speed Start-up mode provides additional power savings by minimizing the latency between external oscillator start-up and code execution. In applications that make heavy use of the Sleep mode, Two-Speed Start-up will remove the external oscillator start-up time from the time spent awake and can reduce the overall power consumption of the device.

This mode allows the application to wake-up from Sleep, perform a few instructions using the INTOSC as the clock source and go back to Sleep without waiting for the primary oscillator to become stable.

Note: Executing a SLEEP instruction will abort the Oscillator Start-up Time and will cause the OSTS bit in the OSCCON Register to remain clear. When the PIC16F785/HV785 is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) is enabled (see Section 3.3.1 "Oscillator Start-up Timer (OST)"). The OST timer will suspend program execution until 1024 oscillations are counted. Two-Speed Start-up mode minimizes the delay in code execution by operating from the internal oscillator as the OST is counting. When the OST count reaches 1024 and the OSTS bit in the OSCCON Register is set, program execution switches to the external oscillator.

## 3.6.1 TWO-SPEED START-UP MODE CONFIGURATION

Two-Speed Start-up mode is configured by the following settings:

- IESO = 1 (CONFIG<10>) Internal/External Switch Over bit.
- SCS = 0.
- Fosc configured for LP, XT or HS mode.

Two-Speed Start-up mode is entered after:

- Power-on Reset (POR) and, if enabled, after PWRT has expired, or
- Wake-up from Sleep.

If the external clock oscillator is configured to be anything other than LP, XT or HS mode, then Two-Speed Start-up is disabled. This is because the external clock oscillator does not require any stabilization time after POR or an exit from Sleep.

#### 3.6.2 TWO-SPEED START-UP SEQUENCE

- 1. Wake-up from Power-on Reset or Sleep.
- 2. Instructions begin execution by the internal oscillator at the frequency set in the IRCF bits (in the OSCCON Register.
- 3. OST enabled to count 1024 clock cycles.
- 4. OST timed out, wait for falling edge of the internal oscillator.
- 5. OSTS is set.
- 6. System clock held low until the next falling edge of new clock (LP, XT or HS mode).
- 7. System clock is switched to external clock source.

## 3.6.3 CHECKING EXTERNAL/INTERNAL CLOCK STATUS

Checking the state of the OSTS bit in the OSCCON Register) will confirm if the PIC16F785/HV785 is running from the external clock source as defined by the Fosc bits in the Configuration Word (CONFIG) or the internal oscillator.

### REGISTER 4-2: TRISA: PORTA TRI-STATE REGISTER

| U-0   | U-0 | R/W-1                 | R/W-1                 | R-1                   | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----------------------|-----------------------|-----------------------|--------|--------|--------|
|       | _   | TRISA5 <sup>(2)</sup> | TRISA4 <sup>(2)</sup> | TRISA3 <sup>(1)</sup> | TRISA2 | TRISA1 | TRISA0 |
| bit 7 |     |                       |                       |                       |        |        | bit 0  |
|       |     |                       |                       |                       |        |        |        |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| Dit 7-6 | Unimplemented: Read as '0'                                                   |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| bit 5-0 | TRISA<5:0>: PORTA Tri-State Control bit <sup>(1), (2)</sup>                  |  |  |  |  |  |  |
|         | 1 = PORTA pin configured as an input (tri-stated)                            |  |  |  |  |  |  |
|         | 0 = PORTA pin configured as an output                                        |  |  |  |  |  |  |
| bit 0   | C: Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) <sup>(1)</sup> |  |  |  |  |  |  |
|         | 1 = A carry-out from the Most Significant bit of the result occurred         |  |  |  |  |  |  |
|         | 0 = No carry-out from the Most Significant bit of the result occurred        |  |  |  |  |  |  |

Note 1: TRISA<3> always reads '1'.

**2:** TRISA<5:4> always reads '1' in XT, HS and LP OSC modes.

## 4.2 Additional Pin Functions

Every PORTA pin on the PIC16F785/HV785 has an interrupt-on-change option and a weak pull-up option. The next three sections describe these functions.

### 4.2.1 WEAK PULL-UPS

Each of the PORTA pins has an individually configurable internal weak pull-up. Control bits WPUAx enable or disable each pull-up. Refer to Register 4-3. Each weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset by the RAPU bit in the (OPTION Register. The weak pull-up on RA3 is automatically enabled when RA3 is configured as MCLR.

### REGISTER 4-3: WPUA: WEAK PULL-UP REGISTER

| U-0   | U-0 U-0 R/W-1 R/        |  | R/W-1                | R/W-1 R/W-1 F        |       | R/W-1 | R/W-1 |
|-------|-------------------------|--|----------------------|----------------------|-------|-------|-------|
| —     | — — WPUA5 <sup>(4</sup> |  | WPUA4 <sup>(4)</sup> | WPUA3 <sup>(3)</sup> | WPUA2 | WPUA1 | WPUA0 |
| bit 7 |                         |  |                      |                      |       |       | bit 0 |
|       |                         |  |                      |                      |       |       |       |
|       |                         |  |                      |                      |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 WPUA<5:0>: Weak Pull-up Register bits

- 1 = Pull-up enabled
- 0 = Pull-up disabled

**Note 1:** Global RAPU must be enabled for individual pull-ups to be enabled.

2: The weak pull-up device is automatically disabled if the pin is in Output mode (TRISA = 0).

3: The RA3 pull-up is automatically enabled when configured as MCLR in the Configuration Word.

**4:** WPUA<5:4> always reads '1' in XT, HS and LP OSC modes.

## 4.4.1.8 RC5/CCP1

The RC5 is configurable to function as one of the following:

- General purpose I/O
- Digital input for the capture/compare
- Digital output for the CCP

FIGURE 4-14: BLOCK DIAGRAM OF RC5



### TABLE 4-3: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Name    | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on all other Resets |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------|
| ANSEL1  | —      | —      | —      | —      | ANS11  | ANS10  | ANS9   | ANS8   | 1111                 | 1111                      |
| CCP1CON | _      | _      | DC1B1  | DC1B0  | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 0000 0000            | 0000 0000                 |
| OPA1CON | OPAON  | —      | —      | —      | —      | —      | —      | —      | 0                    | 0                         |
| OPA2CON | OPAON  | —      | —      | —      | —      | —      | —      | —      | 0                    | 0                         |
| PORTC   | RC7    | RC6    | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    | XXXX XXXX            | uuuu uuuu                 |
| PWMCON0 | PRSEN  | PASEN  | BLANK2 | BLANK1 | SYNC1  | SYNC0  | PH2EN  | PH1EN  | 0000 0000            | 0000 0000                 |
| TRISC   | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTC.

## 6.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is the 16-bit counter of the PIC16F785/HV785. Figure 6-1 shows the basic block diagram of the Timer1 module. Timer1 has the following features:

- 16-bit timer/counter (TMR1H:TMR1L)
- Readable and writable
- · Internal or external clock selection
- Synchronous or asynchronous operation
- Interrupt on overflow from FFFFh to 0000h
- Wake-up upon overflow (Asynchronous mode)
- Optional external enable input:
  - Selectable gate source; T1G or C2 output (T1GSS)
  - Selectable gate polarity (T1GINV)
- · Optional LP oscillator





The Timer1 Control register (T1CON), shown in Register 6-1, is used to enable/disable Timer1 and select the various features of the Timer1 module.

### 6.1 Timer1 Modes of Operation

Timer1 can operate in one of three modes:

- 16-bit Timer with prescaler
- 16-bit Synchronous counter
- 16-bit Asynchronous counter

In Timer mode, Timer1 is incremented on every instruction cycle. In Counter mode, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

In Counter and Timer modules, the counter/timer clock can be gated by the Timer1 gate, which can be selected as either the T1G pin or Comparator 2 output.

If an external clock oscillator is needed (and the microcontroller is using the LP oscillator or INTOSC without CLKOUT), Timer1 can use the LP oscillator as a clock source.

| Note: | In Counter mode, a falling edge must be      |
|-------|----------------------------------------------|
|       | registered by the counter prior to the first |
|       | incrementing rising edge after any one or    |
|       | more of the following conditions.            |

- Timer1 enabled after POR Reset
- Write to TMR1H or TMR1L
- Timer1 is disabled (TMR1ON = 0) when T1CKI is high then Timer1 is enabled (TMR1ON = 1) when T1CKI is low. See Figure 6-2.

## 6.2 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 Register is set. To enable the interrupt on rollover, you must set these bits:

- Timer1 Interrupt Enable bit of the PIE1 Register
- PEIE bit of the INTCON Register
- GIE bit of the INTCON Register

### FIGURE 6-2: TIMER1 INCREMENTING EDGE



The interrupt is cleared by clearing the TMR1IF in the Interrupt Service Routine.

| Note: | The TMF              | R1H: | TMR1L  | regis | ster pair a | and the |
|-------|----------------------|------|--------|-------|-------------|---------|
|       | TMR1IF               | bit  | should | be    | cleared     | before  |
|       | enabling interrupts. |      |        |       |             |         |

## 6.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits, of the T1CON Register, control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

## 6.4 Timer1 Gate

Timer1 gate source is software configurable to be T1G pin or the output of Comparator 2. This allows the device to directly time external events using T1G or analog events using Comparator 2. See CM2CON1 (Register 9-3) for selecting the Timer1 gate source. This feature can simplify the software for a Delta-Sigma A/D Converter and many other applications. For more information on Delta-Sigma A/D Converters, see the Microchip web site (www.microchip.com).

| Note: | TMR1GE bit, of the T1CON Register, must  |
|-------|------------------------------------------|
|       | be set to use either T1G or C2OUT as the |
|       | Timer1 gate source. See Register 9-3 for |
|       | more information on selecting the Timer1 |
|       | gate source.                             |

Timer1 gate can be inverted using the T1GINV bit of the T1CON Register, whether it originates from the T1G pin or Comparator 2 output. This configures Timer1 to measure either the active high or active low time between events.

## 7.2 Timer2 Interrupt

The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon Reset.





### TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER2

| Name   | Bit 7                                                                             | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR, BOR | Value on all<br>other Resets |
|--------|-----------------------------------------------------------------------------------|---------|---------|---------|---------|--------|---------|---------|----------------------|------------------------------|
| INTCON | GIE                                                                               | PEIE    | TOIE    | INTE    | RAIE    | T0IF   | INTF    | RAIF    | 0000 0000            | 0000 0000                    |
| PIE1   | EEIE                                                                              | ADIE    | CCP1IE  | C2IE    | C1IE    | OSFIE  | TMR2IE  | TMR1IE  | 0000 0000            | 0000 0000                    |
| PIR1   | EEIF                                                                              | ADIF    | CCP1IF  | C2IF    | C1IF    | OSFIF  | TMR2IF  | TMR1IF  | 0000 0000            | 0000 0000                    |
| PR2    | Timer2 Module Period register         1111         1111         1111         1111 |         |         |         |         |        |         |         |                      |                              |
| T2CON  | -                                                                                 | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000            | -000 0000                    |
| TMR2   | Holding Register for the 8-bit TMR2 Register 0000 0000 0000 0000                  |         |         |         |         |        |         |         |                      |                              |

Legend: -x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module.

#### 9.1.2 COMPARATOR C2 CONTROL REGISTERS

The CM2CON0 register is a functional copy of the CM1CON0 register described in **Section 9.1.1 "Comparator C1 Control Register**". A second control register, CM2CON1, is also present for control of an additional synchronizing feature, as well as mirrors of both comparator outputs.

### 9.1.2.1 Control Register CM2CON0

The CM2CON0 register, shown in Register 9-2, contains the control and Status bits for Comparator C2.

Setting C2ON of the CM2CON0 Register enables Comparator C2 for operation.

Bits C2CH<1:0> of the CM2CON0 Register select the comparator input from the four analog pins, AN<7:5,1>.

| Note: | To use AN<7:5,1> as analog inputs, the   |  |  |
|-------|------------------------------------------|--|--|
|       | appropriate bits must be programmed to 1 |  |  |
|       | in the ANSEL0 register.                  |  |  |

C2R of the CM2CON0 Register selects the reference to be used with the comparator. Setting C2R of the CM2CON0 Register selects the C2VREF output of the comparator voltage reference module as the reference voltage for the comparator. Clearing C2R selects the C2IN+ input on the RC0/AN4/C2IN+ pin.

The output of the comparator is available internally via the C2OUT bit of the CM2CON0 Register. To make the output available for an external connection, the C2OE bit of the CM2CON0 Register must be set. The comparator output, C2OUT, can be inverted by setting the C2POL bit of the CM2CON0 Register. Clearing C2POL results in a non-inverted output.

A complete table showing the output state versus input conditions and the polarity bit is shown in Table 9-2.

| TABLE 9-2: | <b>C2 OUTPUT STATE VERSUS</b> |
|------------|-------------------------------|
|            | INPUT CONDITIONS              |

| Input Condition | C2POL | C2OUT |
|-----------------|-------|-------|
| C2VN > C2VP     | 0     | 0     |
| C2VN < C2VP     | 0     | 1     |
| C2VN > C2VP     | 1     | 1     |
| C2VN < C2VP     | 1     | 0     |

| Note 1: | The internal output of the comparator is |  |  |
|---------|------------------------------------------|--|--|
|         | latched at the end of each instruction   |  |  |
|         | cycle. External outputs are not latched. |  |  |

- 2: The C2 interrupt will operate correctly with C2OE set or cleared. An external output is not required for the C2 interrupt.
- **3:** For C2 output on RC4/C2OUT/PH2: (C2OE = 1) and (C2ON = 1) and (TRISA<4> = 0).

C2SP of the CM2CON0 Register configures the speed of the comparator. When C2SP is set, the comparator operates at its normal speed. Clearing C2SP operates the comparator in low-power mode.

### FIGURE 9-2: COMPARATOR C2 SIMPLIFIED BLOCK DIAGRAM



#### REGISTER 13-5: PWMCON1: PWM CONTROL REGISTER 1

| U-0   | R/W-0  |
|-------|--------|--------|--------|--------|--------|--------|--------|
| —     | COMOD1 | COMOD0 | CMDLY4 | CMDLY3 | CMDLY2 | CMDLY1 | CMDLY0 |
| bit 7 |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| bit 6-5 | <b>COMOD&lt;1:0&gt;:</b> Complementary Mode Select bits <sup>(1)</sup><br>00 = Normal two-phase operation. Complementary mode is disabled.<br>01 = Complementary operation. Duty cycle is terminated by C1OUT or C2OUT.<br>10 = Complementary operation. Duty cycle is terminated by PWMPH2<4:0> = pwm_count.<br>11 = Complementary operation. Duty cycle is terminated by PWMPH2<4:0> = pwm_count or C1OUT or C2OUT. |  |  |
| bit 4-0 | CMDLY<4:0>: Complementary Drive Dead Time bits (typical)<br>00000 = Delay = 0<br>00001 = Delay = 5 ns<br>00010 = Delay = 10 ns<br>••••• = •••<br>11111 = Delay = 155 ns                                                                                                                                                                                                                                               |  |  |

**Note 1:** PWMCON0<1:0> must be set to '11' for Complementary mode operation.

#### FIGURE 13-5: COMPLEMENTARY OUTPUT PWM BLOCK DIAGRAM



## 15.4 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W and STATUS registers). This must be implemented in software.

Since the last 16 bytes of all banks are common in the PIC16F785/HV785 (see Figure 2-2), temporary holding registers W\_TEMP and STATUS\_TEMP should be placed in here. These 16 locations do not require banking, therefore, making it easier to save and restore context. The same code shown in Example 15-1 can be used to:

- Store the W register
- Store the STATUS register
- · Execute the ISR code
- Restore the Status (and Bank Select Bit register)
- Restore the W register

| Note: | The PIC16F785/HV785 normally does not require saving the PCLATH. However, if computed COTO's are used in the ISR and |
|-------|----------------------------------------------------------------------------------------------------------------------|
|       | the main code, the PCLATH must be saved and restored in the ISR                                                      |

### EXAMPLE 15-1: SAVING STATUS AND W REGISTERS IN RAM

| MOVWF  | W_TEMP        | ;Copy W to TEMP register                                      |
|--------|---------------|---------------------------------------------------------------|
| SWAPF  | STATUS,W      | ;Swap status to be saved into W (swap does not affect status) |
| CLRF   | STATUS        | ;bank 0, regardless of current bank, Clears IRP,RP1,RP0       |
| MOVWF  | STATUS_TEMP   | ;Save status to bank zero STATUS_TEMP register                |
| :      |               |                                                               |
| :(ISR) |               | ;Insert user code here                                        |
| :      |               |                                                               |
| SWAPF  | STATUS_TEMP,W | ;Swap STATUS_TEMP register into W                             |
|        |               | ;(sets bank to original state)                                |
| MOVWF  | STATUS        | ;Move W into Status register                                  |
| SWAPF  | W_TEMP,F      | ;Swap W_TEMP                                                  |
| SWAPF  | W_TEMP,W      | ;Swap W_TEMP into W                                           |
|        |               |                                                               |

| COMF             | Complement f                                                                                                                                                     |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] COMF f,d                                                                                                                                                 |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                  |  |  |  |  |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                       |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                |  |  |  |  |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is '0', the<br>result is stored in W. If 'd' is '1',<br>the result is stored back in regis-<br>ter 'f'. |  |  |  |  |

| GOTO             | Unconditional Branch                                                                                                                                                                              |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                           |
| Operands:        | $0 \le k \le 2047$                                                                                                                                                                                |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                                   |
| Status Affected: | None                                                                                                                                                                                              |
| Description:     | GOTO is an unconditional branch.<br>The eleven-bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a two-<br>cycle instruction. |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] DECF f,d                                                                                                                         |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                 |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0',<br>the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f'. |

| INCF             | Increment f                                                                                                                                                                |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ label ] INCF f,d                                                                                                                                                         |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                            |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                                        |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                          |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |  |  |  |  |  |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                             |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                 |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                    |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0                                                                                                                                                                                                                                                         |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                               |  |  |  |
| Description:     | The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.<br>If the result is '1', the next instruction is executed. If the result is '0', then a NOP is executed instead, making it a two-cycle instruction. |  |  |  |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                                      |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                                                           |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'.<br>If the result is '1', the next instruc-<br>tion is executed. If the result is '0',<br>a NOP is executed instead, making<br>it a two-cycle instruction. |  |  |  |  |



TABLE 19-16: PIC16F785/HV785 A/D CONVERSION REQUIREMENTS

| Param<br>No. | Sym  | Characteristic                                                        | Min      | Тур†   | Max  | Units | Conditions                                                                                                                                                                                                  |
|--------------|------|-----------------------------------------------------------------------|----------|--------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | TAD  | A/D Clock Period                                                      | 1.6      | —      | —    | μS    | Tosc-based, VREF $\geq$ 3.0V                                                                                                                                                                                |
|              |      |                                                                       | 3.0*     | —      |      | μs    | Tosc-based, VREF full range                                                                                                                                                                                 |
| 130          | TAD  | A/D Internal RC                                                       | 2.0*     | 6.0    | 0.0* |       | ADCS<1:0> = 11 (RC mode)                                                                                                                                                                                    |
|              |      | Oscillator Period                                                     | 3.0*     | 6.0    | 9.0* | μs    | At $VDD = 2.5V$                                                                                                                                                                                             |
|              |      |                                                                       | 2.0*     | 4.0    | 6.0* | μs    | At VDD = 5.0V                                                                                                                                                                                               |
| 131          | TCNV | Conversion Time (not<br>including<br>Acquisition Time) <sup>(1)</sup> | _        | 11     | _    | TAD   | Set GO bit to new data in A/D result register                                                                                                                                                               |
| 132          | TACQ | Acquisition Time                                                      | (Note 2) | 11.5   | —    | μs    |                                                                                                                                                                                                             |
|              |      |                                                                       | 5*       | _      | _    | μS    | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 4.1 mV @ 4.096V) from the last sampled voltage (as stored on CHOLD). |
| 134          | TGO  | Q4 to A/D Clock Start                                                 | _        | Tosc/2 | _    | _     | If the A/D clock source is selected as RC, a time of TcY is added before the A/D clock starts. This allows the SLEEP instruction to be executed.                                                            |

\* These parameters are characterized but not tested.

† Data in 'Typ' column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRESH and ADRESL registers may be read on the following TCY cycle.

2: See Section 12.2 "A/D Acquisition Requirements" for minimum conditions.











FIGURE 20-12: MAXIMUM IDD vs. Fosc OVER VDD (HFINTOSC MODE)















FIGURE 20-35: TYPICAL HFINTOSC FREQUENCY CHANGE OVER DEVICE VDD (85°C)



## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | X <u>/XX XXX</u><br>T Temperature Package Pattern<br>Range                                                                                                                                                                                                                                   | <ul> <li>Examples:</li> <li>a) PIC16F785 - E/SO 301 = Extended temp.,<br/>SOIC package.</li> <li>b) PIC16F785 - I/ML = Industrial temp., QFN<br/>package</li> </ul> |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:               | PIC16F785 <sup>(1)</sup> , PIC16HV785 <sup>(1)</sup> , PIC16F785T <sup>(2)</sup> ,<br>PIC16HV785T <sup>(2)</sup> ;<br>VDD range 4.2V to 5.5V<br>PIC16F785 <sup>(1)</sup> , PIC16HV785 <sup>(1)</sup> , PIC16F785T <sup>(2)</sup> ,<br>PIC16HV785T <sup>(2)</sup> ;<br>VDD range 2.0V to 5.5V | puology.                                                                                                                                                            |
| Temperature<br>Range: | I = $-40^{\circ}$ C to +85°C Industrial)<br>E = $-40^{\circ}$ C to +125°C Extended)                                                                                                                                                                                                          |                                                                                                                                                                     |
| Package:              | ML = QFN<br>P = PDIP<br>SO = SOIC<br>SS = SSOP                                                                                                                                                                                                                                               | Note 1: F = Standard Voltage Range<br>LF = Wide Voltage Range                                                                                                       |
| Pattern:              | QTP, SQTP, Code or Special Requirements (blank otherwise)                                                                                                                                                                                                                                    | 2: T = in tape and reel PLCC, and TQFP packages only.                                                                                                               |



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869