



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 17                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 14x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 20-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16hv785-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 3.4 Internal Clock Modes

The PIC16F785/HV785 has two independent, internal oscillators that can be configured or selected as the system clock source.

- The HFINTOSC (High-frequency Internal Oscillator) is factory calibrated and operates at 8 MHz. The frequency of the HFINTOSC can be user adjusted ±12% via software using the OSCTUNE register (Register 3-1).
- The LFINTOSC (Low-frequency Internal Oscillator) is uncalibrated and operates at approximately 31 kHz.

The system clock speed can be selected via software using the Internal Oscillator Frequency Select (IRCF) bits.

The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS) bit (see **Section 3.5 "Clock Switching**").

### 3.4.1 INTRC AND INTRCIO MODES

The INTRC and INTRCIO modes configure the internal oscillators as the system clock source when the device is programmed using the Oscillator Selection (FOSC) bits in the Configuration Word (Register 12-1).

In **INTRC** mode, the OSC1 pin is available for general purpose I/O. The OSC2/CLKOUT pin outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements.

In **INTRCIO** mode, the OSC1 and OSC2 pins are available for general purpose I/O.

### 3.4.2 HFINTOSC

The High-frequency Internal Oscillator (HFINTOSC) is a factory calibrated 8 MHz internal clock source. The frequency of the HFINTOSC can be altered approximately  $\pm 12\%$  via software using the OSCTUNE register (Register 3-1).

The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). One of seven frequencies can be selected via software using the IRCF bits (see **Section 3.4.4** "**Frequency Select Bits** (**IRCF**)").

The HFINTOSC is enabled by selecting any frequency between 8 MHz and 125 kHz (IRCF  $\neq$  000) as the system clock source (SCS = 1) or when Two-Speed Start-up is enabled (IESO = 1 and IRCF  $\neq$  000).

The HF Internal Oscillator (HTS) bit, in the OSCCON Register, indicates whether the HFINTOSC is stable or not.

### 3.4.2.1 Calibration Bits

The 8 MHz High-frequency Internal Oscillator (HFIN-TOSC) is factory calibrated. The HFINTOSC calibration bits are stored in the Calibration Word (CALIB) located in program memory location 2008h. The Calibration Word is not erased using the specified bulk erase sequence in the "*PIC16F785/HV785 Memory Programming Specification*" (DS41237) and does not require reprogramming. Reference the "*PIC16F785/ HV785 Memory Programming Specification*" (DS41237) for more information on the Calibration Word register.

Note: Address 2008h is beyond the user program memory space. It belongs to the special Configuration Memory space (2000h-3FFFh), which can be accessed only during programming. See "*PIC16F785/HV785 Memory Programming Specification*" (DS41237) for more information.

### 3.4.3 LFINTOSC

The Low-frequency Internal Oscillator (LFINTOSC) is an uncalibrated (approximate) 31 kHz internal clock source.

The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). 31 kHz can be selected via software using the IRCF bits (see **Section 3.4.4 "Frequency Select Bits (IRCF)**"). The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled by selecting 31 kHz (IRCF = 000) as the system clock source (SCS = 1), or when any of the following are enabled:

- Two-Speed Start-up (IESO = 1 and IRCF = 000)
- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)

The LF Internal Oscillator (LTS) bit, in the OSCCON register, indicates whether the LFINTOSC is stable or not.

### 3.4.4 FREQUENCY SELECT BITS (IRCF)

The output of the 8 MHz HFINTOSC and 31 kHz LFIN-TOSC connect to a postscaler and multiplexer (see Figure 3-1). The Internal Oscillator Frequency select bits IRCF<2:0> in the OSCCON Register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software:

- 8 MHz
- 4 MHz (Default after Reset)
- 2 MHz
- 1 MHz
- 500 kHz
- 250 kHz
- 125 kHz
- 31 kHz



### 3.4.5 HF AND LF INTOSC CLOCK SWITCH TIMING

When switching between the LFINTOSC and the HFIN-TOSC, the new oscillator may already be shut down to save power. If this is the case, there is a 10  $\mu$ s delay after the IRCF bits are modified before the frequency selection takes place. The LTS/HTS bits will reflect the current active status of the LFINTOSC and the HFIN-TOSC oscillators. The timing of a frequency selection is as follows:

- 1. IRCF bits are modified.
- 2. If the new clock is shut down, a 10  $\mu s$  clock start- up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock.
- 5. CLKOUT is now connected with the new clock. HTS/LTS bits are updated as required.
- 6. Clock switch is complete.

If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and the new frequencies are derived from the HFINTOSC via the postscaler and multiplexer.

Note: Care must be taken to ensure an invalid voltage or frequency selection is not selected. An example of an invalid configuration is selecting 8 MHz when VDD is 2.0V.

### REGISTER 4-2: TRISA: PORTA TRI-STATE REGISTER

| U-0   | U-0 | R/W-1                 | R/W-1                 | R-1                   | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----------------------|-----------------------|-----------------------|--------|--------|--------|
|       | _   | TRISA5 <sup>(2)</sup> | TRISA4 <sup>(2)</sup> | TRISA3 <sup>(1)</sup> | TRISA2 | TRISA1 | TRISA0 |
| bit 7 |     |                       |                       |                       |        |        | bit 0  |
|       |     |                       |                       |                       |        |        |        |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| Dit 7-6 | Unimplemented: Read as '0'                                                   |  |  |  |  |  |
|---------|------------------------------------------------------------------------------|--|--|--|--|--|
| bit 5-0 | TRISA<5:0>: PORTA Tri-State Control bit <sup>(1), (2)</sup>                  |  |  |  |  |  |
|         | 1 = PORTA pin configured as an input (tri-stated)                            |  |  |  |  |  |
|         | 0 = PORTA pin configured as an output                                        |  |  |  |  |  |
| bit 0   | C: Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) <sup>(1)</sup> |  |  |  |  |  |
|         | 1 = A carry-out from the Most Significant bit of the result occurred         |  |  |  |  |  |
|         | 0 = No carry-out from the Most Significant bit of the result occurred        |  |  |  |  |  |

Note 1: TRISA<3> always reads '1'.

**2:** TRISA<5:4> always reads '1' in XT, HS and LP OSC modes.

### 4.2 Additional Pin Functions

Every PORTA pin on the PIC16F785/HV785 has an interrupt-on-change option and a weak pull-up option. The next three sections describe these functions.

### 4.2.1 WEAK PULL-UPS

Each of the PORTA pins has an individually configurable internal weak pull-up. Control bits WPUAx enable or disable each pull-up. Refer to Register 4-3. Each weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset by the RAPU bit in the (OPTION Register. The weak pull-up on RA3 is automatically enabled when RA3 is configured as MCLR.

### REGISTER 4-3: WPUA: WEAK PULL-UP REGISTER

| U-0   | U-0 | R/W-1                | R/W-1                | R/W-1                | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|----------------------|----------------------|----------------------|-------|-------|-------|
| —     | —   | WPUA5 <sup>(4)</sup> | WPUA4 <sup>(4)</sup> | WPUA3 <sup>(3)</sup> | WPUA2 | WPUA1 | WPUA0 |
| bit 7 |     |                      |                      |                      |       |       | bit 0 |
|       |     |                      |                      |                      |       |       |       |
|       |     |                      |                      |                      |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 WPUA<5:0>: Weak Pull-up Register bits

- 1 = Pull-up enabled
- 0 = Pull-up disabled

**Note 1:** Global RAPU must be enabled for individual pull-ups to be enabled.

2: The weak pull-up device is automatically disabled if the pin is in Output mode (TRISA = 0).

3: The RA3 pull-up is automatically enabled when configured as MCLR in the Configuration Word.

**4:** WPUA<5:4> always reads '1' in XT, HS and LP OSC modes.

## 7.0 TIMER2 MODULE

The Timer2 module timer is an 8-bit timer with the following features:

- 8-bit timer (TMR2 register)
- 8-bit period register (PR2)
- Readable and writable (both registers)
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16 by 1's)
- Interrupt on TMR2 match with PR2

Timer2 has a control register shown in Register 7-1. TMR2 can be shut-off by clearing control bit TMR2ON, of the T2CON Register, to minimize power consumption. Figure 7-1 is a simplified block diagram of the Timer2 module. The prescaler and postscaler selection of Timer2 are controlled by this register.

### 7.1 Timer2 Operation

Timer2 can be used as the PWM time base for the PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device Reset. The input clock (FOsc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS<1:0> of the T2CON Register. The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF), of the PIR1 Register.

The prescaler and postscaler counters are cleared when any of the following occurs:

- A write to the TMR2 register
- A write to the T2CON register
- Any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

#### REGISTER 7-1: T2CON: TIMER2 CONTROL REGISTER

| U-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0  | R/W-0   | R/W-0   |
|-------|---------|---------|---------|---------|--------|---------|---------|
| —     | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 |
| bit 7 |         |         |         |         |        |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                       |  |  |  |  |
|---------|--------------------------------------------------|--|--|--|--|
| bit 6-3 | TOUTPS<3:0>: Timer2 Output Postscale Select bits |  |  |  |  |
|         | 0000 = 1:1 Postscale                             |  |  |  |  |
|         | 0001 = 1:2 Postscale                             |  |  |  |  |
|         | •                                                |  |  |  |  |
|         | •                                                |  |  |  |  |
|         | •                                                |  |  |  |  |
|         | 1111 = 1:16 Postscale                            |  |  |  |  |
| bit 2   | TMR2ON: Timer2 On bit                            |  |  |  |  |
|         | 1 = Timer2 is on                                 |  |  |  |  |
|         | 0 = Timer2 is off                                |  |  |  |  |
| bit 1-0 | T2CKPS<1:0>: Timer2 Clock Prescale Select bits   |  |  |  |  |
|         | 00 = Prescaler is 1                              |  |  |  |  |
|         | 01 = Prescaler is 4                              |  |  |  |  |
|         | 1x = Prescaler is 16                             |  |  |  |  |

**Note 1:** For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.

### 8.0 CAPTURE/COMPARE/PWM (CCP) MODULE

The Capture/Compare/PWM (CCP) module contains a 16-bit register which can operate as a:

- 16-bit Capture register
- 16-bit Compare register
- PWM Master/Slave Duty Cycle register

Capture/Compare/PWM Register 1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP. The special event trigger is generated by a compare match and will clear both TMR1H and TMR1L registers.

### TABLE 8-1: CCP MODE – TIMER RESOURCES REQUIRED

| CCP Mode | Timer Resource |
|----------|----------------|
| Capture  | Timer1         |
| Compare  | Timer1         |
| PWM      | Timer2         |

### **REGISTER 8-1: CCP1CON: CCP OPERATION REGISTER**

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-------|-------|--------|--------|--------|--------|
| —     | —   | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 |
| bit 7 |     |       |       |        |        |        | bit 0  |

| Legend:       |                                  |                                                          |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|---------------|----------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R = Readable  | e bit                            | W = Writable bit                                         | U = Unimplemented bit                                             | , read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| -n = Value at | POR                              | '1' = Bit is set                                         | '0' = Bit is cleared                                              | x = Bit is unknown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|               |                                  |                                                          |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| bit 7-6       | Unimplen                         | nented: Read as '0'.                                     |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| bit 5-4       | DC1B<1:0                         | >: PWM Duty Cycle Least                                  | Significant bits                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | <u>Capture n</u><br>Unused       | node:                                                    |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | <u>Compare</u><br>Unused         | mode:                                                    |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | os are found in CCPR1L.          |                                                          |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| bit 3-0       | CCP1M<3:0>: CCP Mode Select bits |                                                          |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 0000 = C                         | apture/Compare/PWM off                                   | (resets CCP module)                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 0001 = U                         | nused (reserved)                                         |                                                                   | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|               | 0010 = C                         | ompare mode, toggle outp                                 | ut on match (CCP1IF bit is set                                    | .)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|               | 0011 = 0<br>0100 = C             | anture mode every falling                                | edae                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 0100 = 0<br>0101 = C             | apture mode, every rising                                | edge                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 0110 = C                         | apture mode, every 4th ris                               | ing edge                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 0111 = C                         | apture mode, every 16th ri                               | sing edge                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 1000 = C                         | ompare mode, set output o                                | on match (CCP1IF bit is set)                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 1001 = C                         | ompare mode, clear outpu                                 | t on match (CCP1IF bit is set)                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 1010 = C<br>is                   | ompare mode, generate so<br>unaffected)                  | oftware interrupt on match (CC                                    | P1IF bit is set, CCP1 pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|               | 1011 = C<br>is                   | ompare mode, trigger spec<br>started if the A/D module i | cial event (CCP1IF bit is set; T<br>s enabled. CCP1 pin is unaffe | MR1 is reset, and A/D conversion or the conversion of the conversi |  |  |
|               | 110x = P                         | WM mode: CCP1 output is                                  | high true.                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|               | 111x = P                         | WM mode: CCP1 output is                                  | low true.                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

- **Note 1:** For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.

# 9.0 COMPARATOR MODULE

The Comparator module has two separate voltage comparators: Comparator 1 (C1) and Comparator 2 (C2).

Each comparator offers the following list of features:

- Control and Configuration register
- Comparator output available externally
- Programmable output polarity
- Interrupt-on-change flags
- Wake-up from Sleep
- Configurable as feedback input to the PWM
- Programmable four input multiplexer
- Programmable two input reference selections
- Programmable speed/power
- Output synchronization to Timer1 clock input (Comparator C2 only)

### 9.1 Control Registers

Both comparators have separate control and Configuration registers: CM1CON0 for C1 and CM2CON0 for C2. In addition, Comparator C2 has a second control register, CM2CON1, for synchronization control and simultaneous reading of both comparator outputs.

# 9.1.1 COMPARATOR C1 CONTROL REGISTER

The CM1CON0 register (shown in Register 9-1) contains the control and Status bits for the following:

- Comparator enable
- · Comparator input selection
- Comparator reference selection
- Output mode
- Comparator speed

Setting C1ON (CM1CON0<7>) enables Comparator C1 for operation.

Bits C1CH<1:0> of the CM1CON0 Register select the comparator input from the four analog pins AN<7:5,1>.

| Note: | To use AN<7:5,1> as analog inputs the  |
|-------|----------------------------------------|
|       | appropriate bits must be programmed to |
|       | '1' in the ANSEL0 register.            |

Setting C1R of the CM1CON0 Register selects the C1VREF output of the comparator voltage reference module as the reference voltage for the comparator. Clearing C1R selects the C1IN+ input on the RA0/AN0/C1IN+/ICSPDAT pin.

The output of the comparator is available internally via the C1OUT flag of the CM1CON0 Register. To make the output available for an external connection, the C1OE bit of the CM1CON0 Register must be set.

The polarity of the comparator output can be inverted by setting the C1POL bit of the CM1CON0 Register. Clearing C1POL results in a non-inverted output.

A complete table showing the output state versus input conditions and the polarity bit is shown in Table 9-1.

# TABLE 9-1: C1 OUTPUT STATE VERSUS INPUT CONDITIONS

| Input Condition | C1POL | C10UT |
|-----------------|-------|-------|
| C1VN > C1VP     | 0     | 0     |
| C1VN < C1VP     | 0     | 1     |
| C1VN > C1VP     | 1     | 1     |
| C1VN < C1VP     | 1     | 0     |

Note 1: The internal output of the comparator is latched at the end of each instruction cycle. External outputs are not latched.

- 2: The C1 interrupt will operate correctly with C1OE set or cleared.
- **3:** To output C1 on RA2/AN2/T0CKI/INT/ C1OUT:(C1OE = 1) and (C1ON = 1) and (TRISA<2> = 0).

C1SP of the CM1CON0 Register configures the speed of the comparator. When C1SP is set, the comparator operates at its normal speed. Clearing C1SP operates the comparator in a slower, low-power mode.

#### 9.1.2 COMPARATOR C2 CONTROL REGISTERS

The CM2CON0 register is a functional copy of the CM1CON0 register described in **Section 9.1.1 "Comparator C1 Control Register**". A second control register, CM2CON1, is also present for control of an additional synchronizing feature, as well as mirrors of both comparator outputs.

### 9.1.2.1 Control Register CM2CON0

The CM2CON0 register, shown in Register 9-2, contains the control and Status bits for Comparator C2.

Setting C2ON of the CM2CON0 Register enables Comparator C2 for operation.

Bits C2CH<1:0> of the CM2CON0 Register select the comparator input from the four analog pins, AN<7:5,1>.

| Note: | To use AN<7:5,1> as analog inputs, the   |
|-------|------------------------------------------|
|       | appropriate bits must be programmed to 1 |
|       | in the ANSEL0 register.                  |

C2R of the CM2CON0 Register selects the reference to be used with the comparator. Setting C2R of the CM2CON0 Register selects the C2VREF output of the comparator voltage reference module as the reference voltage for the comparator. Clearing C2R selects the C2IN+ input on the RC0/AN4/C2IN+ pin.

The output of the comparator is available internally via the C2OUT bit of the CM2CON0 Register. To make the output available for an external connection, the C2OE bit of the CM2CON0 Register must be set. The comparator output, C2OUT, can be inverted by setting the C2POL bit of the CM2CON0 Register. Clearing C2POL results in a non-inverted output.

A complete table showing the output state versus input conditions and the polarity bit is shown in Table 9-2.

| TABLE 9-2: | <b>C2 OUTPUT STATE VERSUS</b> |
|------------|-------------------------------|
|            | INPUT CONDITIONS              |

| Input Condition | C2POL | C2OUT |
|-----------------|-------|-------|
| C2VN > C2VP     | 0     | 0     |
| C2VN < C2VP     | 0     | 1     |
| C2VN > C2VP     | 1     | 1     |
| C2VN < C2VP     | 1     | 0     |

| Note 1: | The internal output of the comparator is |  |  |  |
|---------|------------------------------------------|--|--|--|
|         | latched at the end of each instruction   |  |  |  |
|         | cycle. External outputs are not latched. |  |  |  |

- 2: The C2 interrupt will operate correctly with C2OE set or cleared. An external output is not required for the C2 interrupt.
- **3:** For C2 output on RC4/C2OUT/PH2: (C2OE = 1) and (C2ON = 1) and (TRISA<4> = 0).

C2SP of the CM2CON0 Register configures the speed of the comparator. When C2SP is set, the comparator operates at its normal speed. Clearing C2SP operates the comparator in low-power mode.

### FIGURE 9-2: COMPARATOR C2 SIMPLIFIED BLOCK DIAGRAM



NOTES:

NOTES:

| REGISTER      | 13-2: PWMC                                                            |                   | LOCK CON      | IROL REGIS       | TER             |                |       |
|---------------|-----------------------------------------------------------------------|-------------------|---------------|------------------|-----------------|----------------|-------|
| R/W-0         | R/W-0                                                                 | R/W-0             | R/W-0         | R/W-0            | R/W-0           | R/W-0          | R/W-0 |
| PWMASE        | PWMP1                                                                 | PWMP0             | PER4          | PER3             | PER2            | PER1           | PER0  |
| bit 7         |                                                                       |                   |               |                  |                 |                | bit 0 |
| [             |                                                                       |                   |               |                  |                 |                |       |
| Legend:       |                                                                       |                   |               |                  |                 |                |       |
| R = Readable  | e bit                                                                 | W = Writable      | bit           | U = Unimple      | mented bit, rea | d as '0'       |       |
| -n = Value at | POR                                                                   | '1' = Bit is set  |               | '0' = Bit is cle | eared           | x = Bit is unk | nown  |
|               |                                                                       |                   |               |                  |                 |                |       |
| bit 7         | PWMASE: P                                                             | WM Auto-Shuto     | down Event S  | Status bit       |                 |                |       |
|               | 0 = PWM c                                                             | outputs are ope   | rating        |                  |                 |                |       |
|               | 1 = A shutc                                                           | down event has    | occured. PV   | VM outputs are   | e inactive.     |                |       |
| bit 6-5       | PWMP<1:0>:                                                            | PWM Clock P       | rescaler bits |                  |                 |                |       |
|               | 00 = pwm_c                                                            | lk = Fosc ÷ 1     |               |                  |                 |                |       |
|               | 01 = pwm_c                                                            | $k = Fosc \div 2$ |               |                  |                 |                |       |
|               | $10 = pwm_c$                                                          | lk = Fosc ÷ 4     |               |                  |                 |                |       |
|               | 11 = pwm_c                                                            | lk = Fosc ÷ 8     |               |                  |                 |                |       |
| bit 4-0       | <b>PER&lt;4:0&gt;:</b> P                                              | WM Period bits    | ;             |                  |                 |                |       |
|               | 00000 = Not                                                           | used. (Period     | = 1/pwm_clk)  |                  |                 |                |       |
|               | 00001 = Per                                                           | iod = 2/pwm_c     | lk2           |                  |                 |                |       |
|               | $0 \bullet \bullet \bullet \bullet = \bullet \bullet \bullet \bullet$ | •                 |               |                  |                 |                |       |
|               | 01111 = Period = 16/pwm_clk                                           |                   |               |                  |                 |                |       |
|               | 10000 = Per                                                           | riod = 17/pwm_    | clk           |                  |                 |                |       |
|               | 1 • • • • = • • •                                                     |                   |               |                  |                 |                |       |
|               | 11110 = Per                                                           | iod = 31/pwm_     | clk           |                  |                 |                |       |
|               | 11111 = Per                                                           | riod = 32/pwm_    | clk           |                  |                 |                |       |

### REGISTER 13-2: PWMCLK: PWM CLOCK CONTROL REGISTER

### 13.9 Complementary Output Mode

The Two-Phase PWM module may be configured to operate in a Complementary Output mode where PH1 and PH2 are always 180 degrees out-of-phase (see Figure 13-5). Three complementary modes are available and are selected by the COMOD<1:0> bits in the PWMCON1 register (see Register 13-5). The difference between the modes is the method by which the PH1 and PH2 outputs switch from the active to the inactive state during the PWM period.

In Complementary mode, there are three methods by which the duty cycle can be controlled. These modes are selected with the COMOD<1:0> bits (see Register 13-5). In each of these modes, the duty cycle is started when the pwm\_count = PWMPH1<4:0> and terminates on one of the following:

- Feedback through C1 or C2
- When the pwm\_count equals PWMPH1<4:0>
- · Combined feedback and pwm\_count match

When COMOD<1:0> = 01, the duty cycle is controlled only by feedback through comparator C1 or C2. In this mode, the active drive cycle starts when pwm\_count equals PWMPH1<4:0> and terminates when comparator C1's output goes high (if enabled by PWMPH1<5> = 1) or when comparator C2 output goes high (if enabled by PWMPH1<6> = 1).

When COMOD<1:0> = 10, the duty cycle is controlled only by the PWM Phase counter. In this mode, the active drive cycle starts when the pwm\_count equals PWMPH1<4:0> and terminates when the pwm\_count equals PWMPH2<4:0>. For example, free running 50% duty cycle can be accomplished by setting COMOD<1:0> = 10 and choosing appropriate values for PWMPH1<4:0> and PWMPH2<4:0>.

When COMOD<1:0> = 11, the duty cycle is controlled by the phase counter or feedback through comparator C1 or C2. For example, in this mode, the maximum duty cycle is determined by the values of PWMPH1<4:0> (duty cycle start) and PWMPH2<4:0> (duty cycle end). The duty cycle can be terminated earlier than the maximum by feedback through comparator C1 or C2.

### 13.9.1 DEAD BAND CONTROL

The Complementary Output mode facilitates driving series connected MOSFET drivers by providing dead band drive timing between each phase output (see Figure 13-6). Dead band times are selectable by the CMDLY<4:0> bits of the PWMCON1 register. Delays from 0 to 155 nanoseconds (typical) with a resolution of 5 nanoseconds (typical) are available.

### 13.9.2 OVERLAP CONTROL

Overlap timing can be accomplished by configuring the Complementary mode for the desired output polarity and overlap time (as dead time) then swapping the output connections and inverting the outputs. For example, to configure a complementary drive for 55 ns of overlap and an active-high drive output on PH1 and an active-low drive output on PH2, set the PWM control registers as follows:

- Connect PH1 driver to PH2 output
- Connect PH2 driver to PH1 output
- Initialize PORTC<1> to 1 (PH2 driver off)
- Initialize PORTC<4> to 0 (PH1 driver off)
- Set TRISC<1,4> to 0 for output
- Set PWMPH1<POL> to 1 (Inverted PH1)
- Set PWMPH2<POL> to 1 (Non-Inverted PH2)
- Set PWMCON1 for 55 ns delay and desired termination (comparator, count or both)
- Set PWMCON0 desired SYNC and auto-shutdown configuration and to enable PH1 and PH2

#### 13.9.3 SHUTDOWN IN COMPLEMENTARY MODE

During shutdown the PH1 and PH2 complementary outputs are forced to their inactive states (see Figure 13-5). When shutdown ceases the PWM outputs revert to their start-up states for the first cycle which is PH1 inactive (output undriven) and PH2 active (output driven).

# 15.0 SPECIAL FEATURES OF THE CPU

The PIC16F785/HV785 has a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving features and offer code protection.

These features are:

- Reset:
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- Oscillator selection
- Sleep
- Code protection
- ID Locations
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

The PIC16F785/HV785 has two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 64 ms (nominal) on power-up only, designed to keep the part in Reset while the power supply stabilizes. There is also circuitry to reset the device if a brown-out occurs, which can use the Power-up Timer to provide at least a 64 ms Reset. With these three functions on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low-current Power-down mode. The user can wake-up from Sleep through an external Reset, Watchdog Timer Wake-up or interrupt.

Several oscillator options are also made available to allow the part to fit the application. The INTOSC option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options (see Register 15.2).

### 15.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1') to select various device configurations as shown in Register 15.2. These bits are mapped in program memory location 2007h.

Note: Address 2007h is beyond the user program memory space. It belongs to the special configuration memory space (2000h-3FFFh), which can be accessed only during programming. See "*PIC16F785/HV785 Memory Programming Specification*" (DS41237) for more information.

| Register | Address | Power-on Reset | MCLR Reset<br>WDT Reset<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep through interrupt<br>Wake-up from Sleep through WDT Time-out |  |
|----------|---------|----------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|--|
| VRCON    | 99h     | 000- 0000      | 000- 0000                                                 | uuu- uuuu                                                                       |  |
| EEDAT    | 9Ah     | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                       |  |
| EEADR    | 9Bh     | 0000 0000      | 0000 0000                                                 | <u>uuuu</u> uuuu                                                                |  |
| EECON1   | 9Ch     | x000           | q000                                                      | uuuu                                                                            |  |
| EECON2   | 9Dh     |                |                                                           |                                                                                 |  |
| ADRESL   | 9Eh     | xxxx xxxx      | uuuu uuuu                                                 | <u>uuuu</u> uuuu                                                                |  |
| ADCON1   | 9Fh     | -000           | -000                                                      | -uuu                                                                            |  |
| PWMCON1  | 110h    | -000 0000      | -000 0000                                                 | -uuu uuuu                                                                       |  |
| PWMCON0  | 111h    | 0000 0000      | 0000 0000                                                 | <u>uuuu</u> uuuu                                                                |  |
| PWMCLK   | 112h    | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                       |  |
| PWMPH1   | 113h    | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                       |  |
| PWMPH2   | 114h    | 0000 0000      | 0000 0000                                                 | <u>uuuu</u> uuuu                                                                |  |
| CM1CON0  | 119h    | 0000 0000      | 0000 0000                                                 | uuuu uuuu                                                                       |  |
| CM2CON0  | 11Ah    | 0000 0000      | 0000 0000                                                 | <u>uuuu</u> uuuu                                                                |  |
| CM2CON1  | 11Bh    | 0010           | 0010                                                      | uuuu                                                                            |  |
| OPA1CON  | 11Ch    | 0              | 0                                                         | u                                                                               |  |
| OPA2CON  | 11Dh    | 0              | 0                                                         | u                                                                               |  |

### TABLE 15-4: INITIALIZATION CONDITION FOR REGISTERS (CONTINUED)

 $\label{eq:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:logend:loge$ 

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

3: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

4: See Table 15-5 for Reset value for specific condition.

5: If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

6: Analog channels read 0 but data latches are unknown.

7: Analog channels read 0 but data latches are unchanged.

### 15.3.1 RA2/AN2/T0CKI/INT/C1OUT INTERRUPT

External interrupt on RA2/AN2/T0CKI/INT/C1OUT pin is edge-triggered; either rising, if INTEDG bit of the OPTION Register is set, or falling, if INTEDG bit is clear. When a valid edge appears on the RA2/AN2/ T0CKI/INT/C1OUT pin, the INTF bit of the INTCON Register is set. This interrupt can be disabled by clearing the INTE control bit of the INTCON Register. The INTF bit must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The RA2/AN2/T0CKI/INT/C1OUT interrupt can wake-up the processor from Sleep if the INTE bit was set prior to going into Sleep. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up (0004h). See Section 15.6 "Power-Down Mode (Sleep)" for details on Sleep and Figure 15-10 for timing of wake-up from Sleep through RA2/AN2/T0CKI/INT/C1OUT interrupt.

Note: The ANSEL0 (91h), and ANSEL1 (93h) registers must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

### FIGURE 15-7: INTERRUPT LOGIC

### 15.3.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set the T0IF bit of the INTCON Register. The interrupt can be enabled/disabled by setting/clearing T0IE bit of the INTCON Register. See **Section 5.0 "Timer0 Module"** for operation of the Timer0 module.

### 15.3.3 PORTA INTERRUPT

An input change on PORTA change sets the RAIF of the INTCON Register bit. The interrupt can be enabled/ disabled by setting/clearing the RAIE bit of the INTCON Register. Plus, individual pins can be configured through the IOCA register.

Note: If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RAIF interrupt flag may not get set.



| IORLW            | Inclusive OR Literal with W                                                                                               |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                                  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                       |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                              |  |  |  |
| Status Affected: | Z                                                                                                                         |  |  |  |
| Description:     | The contents of the W register<br>are OR'ed with the eight-bit literal<br>'k'. The result is placed in the W<br>register. |  |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                       |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] IORWF f,d                                                                                                                                                           |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in$ [0,1]                                                                                                                                          |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                    |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is '0', the result is<br>placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |  |  |  |  |

| Status Affected: | None                               |                                      |                                   |                |  |
|------------------|------------------------------------|--------------------------------------|-----------------------------------|----------------|--|
| Encoding:        | 11                                 | 00xx                                 | kkkk                              | kkkk           |  |
| Description:     | The eigh<br>into W re<br>will asse | t-bit litera<br>gister. T<br>mble as | al 'k' is lo<br>he "don't<br>0's. | aded<br>cares" |  |
| MOVWF            | Move W                             | to f                                 |                                   |                |  |
| Syntax:          | [ label ]                          | MOVW                                 | Ff                                |                |  |
| Operands:        | $0 \le f \le 12$                   | $0 \le f \le 127$                    |                                   |                |  |
| Operation:       | $(W) \rightarrow (f)$              |                                      |                                   |                |  |
| Status Affected: | None                               |                                      |                                   |                |  |
| Encoding:        | 00                                 | 0000                                 | lfff                              | ffff           |  |
| Description:     | Move dat                           | ta from V                            | V registe                         | r to           |  |

Move Literal to W

 $0 \leq k \leq 255$ 

 $k \rightarrow (W)$ 

[label] MOVLW k

MOVLW

Syntax:

Operands:

Operation:

| MOVF             | Move f                                                                                                                                                                                                                                                                        |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                                                                              |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                                                                                                                            |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                      |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                             |  |  |  |
| Encoding:        | 00 1000 dfff ffff                                                                                                                                                                                                                                                             |  |  |  |
| Description:     | The contents of register 'f' is<br>moved to a destination depen-<br>dent upon the status of 'd'. If 'd' =<br>0, destination is W register. If 'd'<br>= 1, the destination is file register<br>'f' itself. 'd' = 1 is useful to test a<br>file register since status flag Z is |  |  |  |

affected.

| NOP              | No Oper      | ation  |      |      |  |  |  |
|------------------|--------------|--------|------|------|--|--|--|
| Syntax:          | [ label ]    | NOP    |      |      |  |  |  |
| Operands:        | None         |        |      |      |  |  |  |
| Operation:       | No operation |        |      |      |  |  |  |
| Status Affected: | None         |        |      |      |  |  |  |
| Encoding:        | 00           | 0000   | 0xx0 | 0000 |  |  |  |
| Description:     | No opera     | ation. |      |      |  |  |  |

# 19.4 DC Characteristics: PIC16F785/HV785-I (Industrial), PIC16F785/HV785-E (Extended)

| DC CHA        | ARACTI | ERISTICS                             | Standard Operating temperating temperating temperating temperating temperative $-40^{\circ}C \le TA \le +12^{\circ}$ | andard Operating Conditions (unless otherwise stated)<br>erating temperature-40°C $\leq$ TA $\leq$ +85°C for industrial<br>)°C $\leq$ TA $\leq$ +125°C for extended |            | <b>s otherwise stated)</b><br>C for industrial |                                                                                                                           |
|---------------|--------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.  | Sym    | Characteristic                       | Min                                                                                                                  | Тур†                                                                                                                                                                | Мах        | Units                                          | Conditions                                                                                                                |
|               | Vil    | Input Low Voltage                    |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |
|               |        | I/O ports                            |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |
| D030          |        | with TTL buffer                      | Vss                                                                                                                  | —                                                                                                                                                                   | 0.8        | V                                              | $4.5V \leq V \text{DD} \leq 5.5V$                                                                                         |
| D030A         |        |                                      | Vss                                                                                                                  | —                                                                                                                                                                   | 0.15 Vdd   | V                                              | Otherwise                                                                                                                 |
| D031          |        | with Schmitt Trigger buffer          | Vss                                                                                                                  | —                                                                                                                                                                   | 0.2 Vdd    | V                                              | Entire range                                                                                                              |
| D032          |        | MCLR, OSC1 (RC mode) <sup>(1)</sup>  | Vss                                                                                                                  | _                                                                                                                                                                   | 0.2 Vdd    | V                                              |                                                                                                                           |
| D033          |        | OSC1 (XT and LP modes)               | Vss                                                                                                                  | —                                                                                                                                                                   | 0.3        | V                                              |                                                                                                                           |
| D033A         |        | OSC1 (HS mode)                       | Vss                                                                                                                  | —                                                                                                                                                                   | 0.3 Vdd    | V                                              |                                                                                                                           |
|               | Viн    | Input High Voltage                   |                                                                                                                      |                                                                                                                                                                     |            | 1                                              |                                                                                                                           |
|               |        | I/O ports                            |                                                                                                                      | _                                                                                                                                                                   |            |                                                |                                                                                                                           |
| D040<br>D040A |        | with TTL buffer                      | 2.0<br>(0.25 Vdd + 0.8)                                                                                              |                                                                                                                                                                     | Vdd<br>Vdd | V<br>V                                         | $4.5V \le VDD \le 5.5V$ Otherwise                                                                                         |
| D041          |        | with Schmitt Trigger buffer          | 0.8 Vdd                                                                                                              | _                                                                                                                                                                   | Vdd        | V                                              | Entire range                                                                                                              |
| D042          |        | MCLR                                 | 0.8 Vdd                                                                                                              | —                                                                                                                                                                   | Vdd        | V                                              |                                                                                                                           |
| D043          |        | OSC1 (XT and LP modes)               | 1.6                                                                                                                  | —                                                                                                                                                                   | Vdd        | V                                              |                                                                                                                           |
| D043A         |        | OSC1 (HS mode)                       | 0.7 Vdd                                                                                                              | —                                                                                                                                                                   | Vdd        | V                                              |                                                                                                                           |
| D043B         |        | OSC1 (RC mode)                       | 0.9 Vdd                                                                                                              | —                                                                                                                                                                   | Vdd        | V                                              | (Note 1)                                                                                                                  |
| D070          | IPUR   | PORTA Weak Pull-up Current           | 50*                                                                                                                  | 250                                                                                                                                                                 | 400*       | μΑ                                             | VDD = 5.0V, VPIN = VSS                                                                                                    |
|               | lı∟    | Input Leakage Current <sup>(2)</sup> |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |
| D060          |        | I/O ports                            | _                                                                                                                    | ±0.1                                                                                                                                                                | ±1         | μA                                             | $\label{eq:VSS} \begin{split} &V\text{SS} \leq V\text{PIN} \leq V\text{DD}, \\ &P\text{in at high-impedance} \end{split}$ |
| D060A         |        | Analog inputs                        | _                                                                                                                    | ±0.1                                                                                                                                                                | ±1         | μA                                             | $VSS \leq VPIN \leq VDD$                                                                                                  |
| D060B         |        | VREF                                 | _                                                                                                                    | ±0.1                                                                                                                                                                | ±1         | μA                                             | $VSS \leq VPIN \leq VDD$                                                                                                  |
| D061          |        | MCLR <sup>(3)</sup>                  | _                                                                                                                    | ±0.1                                                                                                                                                                | ±5         | μA                                             | $VSS \leq VPIN \leq VDD$                                                                                                  |
| D063          |        | OSC1                                 | —                                                                                                                    | ±0.1                                                                                                                                                                | ±5         | μΑ                                             | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration                                                               |
|               | Vol    | Output Low Voltage                   |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |
| D080          |        | I/O ports                            | _                                                                                                                    | _                                                                                                                                                                   | 0.6        | V                                              | IOL = 8.5 mA, VDD = 4.5V                                                                                                  |
| D083          |        | OSC2/CLKOUT (RC mode)                | —                                                                                                                    | —                                                                                                                                                                   | 0.6        | V                                              | IOL = 1.6 mA, VDD = 4.5V (Ind.)<br>IOL = 1.2 mA, VDD = 4.5V (Ext.)                                                        |
|               | Vон    | Output High Voltage                  |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |
| D090          |        | I/O ports                            | Vdd - 0.7                                                                                                            | _                                                                                                                                                                   | —          | V                                              | Iон = -3.0 mA, Vdd = 4.5V                                                                                                 |
| D092          |        | OSC2/CLKOUT (RC mode)                | Vdd - 0.7                                                                                                            | _                                                                                                                                                                   | -          | V                                              | IOH = -1.3 mA, VDD = 4.5V (Ind.)<br>IOH = -1.0 mA, VDD = 4.5V (Ext.)                                                      |
| D193*         | Vod    | Open-Drain High Voltage              | _                                                                                                                    | _                                                                                                                                                                   | 8.5        | V                                              | RB6 pin                                                                                                                   |
|               |        |                                      |                                                                                                                      |                                                                                                                                                                     |            |                                                |                                                                                                                           |

These parameters are characterized but not tested.

† Data in 'Typ' column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode.

2: Negative current is defined as current sourced by the pin.

3: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

4: See Section 14.4.1 "Using the Data EEPROM" on page 105.



| No. | Sym  | Characteristic                                                        | Min      | Тур†         | Max  | Units | Conditions                                                                                                                                                                                                                    |
|-----|------|-----------------------------------------------------------------------|----------|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130 | TAD  | A/D Internal RC<br>Oscillator Period                                  | 3.0*     | 6.0          | 9.0* | uS    | ADCS<1:0> = 11 (RC mode)<br>At VDD = 2.5V                                                                                                                                                                                     |
|     |      |                                                                       | 2.0*     | 4.0          | 6.0* | μS    | At VDD = $5.0V$                                                                                                                                                                                                               |
| 131 | Τςνν | Conversion Time<br>(not including<br>Acquisition Time) <sup>(1)</sup> | _        | 11           | —    | Tad   |                                                                                                                                                                                                                               |
| 132 | TACQ | Acquisition Time                                                      | (Note 2) | 11.5         | —    | μS    |                                                                                                                                                                                                                               |
|     |      |                                                                       | 5*       | _            | _    | μS    | The minimum time is the amplifier<br>settling time. This may be used if<br>the "new" input voltage has not<br>changed by more than 1 LSb (i.e.,<br>4.1 mV @ 4.096V) from the last<br>sampled voltage (as stored on<br>CHOLD). |
| 134 | TGO  | Q4 to A/D Clock<br>Start                                              |          | Tosc/2 + Tcy |      | -     | If the A/D clock source is selected as RC, a time of TcY is added                                                                                                                                                             |

#### TABLE 19-17: PIC16F785/HV785 A/D CONVERSION REQUIREMENTS (SLEEP MODE)

These parameters are characterized but not tested.

† Data in 'Typ' column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRES register may be read on the following TCY cycle.

2: See Table 12-1 for minimum conditions.

Param

before the A/D clock starts. This allows the SLEEP instruction to be

executed.













FIGURE 20-35: TYPICAL HFINTOSC FREQUENCY CHANGE OVER DEVICE VDD (85°C)



### ۷

| Voltage Reference (VR)<br>Specifications | 57 |
|------------------------------------------|----|
| Voltage Reference Output (VREF) BUFFER   |    |
| Specifications15                         | 57 |
| Voltage References7                      | 0  |
| Associated Registers7                    | '4 |
| Configuring CVref7                       | 0  |
| CVref (Comparator Reference)7            | 0  |
| CVref Accuracy7                          | 0  |
| Fixed VR reference7                      | ΄3 |
| VR Stabilization7                        | '4 |
| VREF. SEE A/D Reference Voltage          |    |

### W

| Vake-up Using Interrupts12 | 23 |
|----------------------------|----|
| Vatchdog Timer (WDT)12     | 1  |
| Associated Registers12     | 2  |
| Clock Source               | 21 |
| Modes                      | 1  |
| Period12                   | 1  |
| Specifications15           | 4  |
| VDTCON Register12          | 2  |
| VPUA (Weak Pull-up PORTA)  | 6  |
| VPUA Register              | 6  |
| VWW Address20              | 1  |
| VWW, On-Line Support       | 4  |

# Х

| XORLW Instruction | . 134 |
|-------------------|-------|
| XORWF Instruction | . 135 |