Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 40 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 68-LCC (J-Lead) | | Supplier Device Package | 68-PLCC (24.18x24.18) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c554sbaa-512 | P87C554 #### **DESCRIPTION** The P87C554 Single-Chip 8-Bit Microcontroller is manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The 87C554 has the same instruction set as the 80C51. The 87C554 contains a $16k \times 8$ non-volatile EPROM, a $512 \times 8$ read/write data memory, five 8-bit I/O ports, one 8-bit input port, two 16-bit timer/event counters (identical to the timers of the 80C51), an additional 16-bit timer coupled to capture and compare latches, a 15-source, four-priority-level, nested interrupt structure, an 8-input ADC, a dual DAC pulse width modulated interface, two serial interfaces (UART and I²C-bus), a "watchdog" timer and on-chip oscillator and timing circuits. For systems that require extra capability, the P87C554 can be expanded using standard TTL compatible memories and logic. In addition, the P87C554 has two software selectable modes of power reduction—idle mode and power-down mode. The idle mode freezes the CPU while allowing the RAM, timers, serial ports, and interrupt system to continue functioning. Optionally, the ADC can be operated in Idle mode. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte, and 17 three-byte. With a 16 MHz crystal, 58% of the instructions are executed in 0.75 $\mu$ s and 40% in 1.5 $\mu$ s. Multiply and divide instructions require 3 $\mu$ s. #### **FEATURES** - 80C51 central processing unit - 16k × 8 EPROM expandable externally to 64k bytes - An additional 16-bit timer/counter coupled to four capture registers and three compare registers - Two standard 16-bit timer/counters - 512 × 8 RAM, expandable externally to 64k bytes - Capable of producing eight synchronized, timed outputs - A 10-bit ADC with eight multiplexed analog inputs - Fast 8-bit ADC option - Two 8-bit resolution, pulse width modulation outputs - Five 8-bit I/O ports plus one 8-bit input port shared with analog inputs - I<sup>2</sup>C-bus serial I/O port with byte oriented master and slave functions - On-chip watchdog timer - Extended temperature ranges - Full static operation 0 to 16 MHz - Operating voltage range: 2.7 V to 5.5 V (0 to 16 MHz) and 4.5 V to 5.5 V (16 to 33 MHz) - Three security bits - Encryption array 64 bytes - 4 level priority interrupt - 15 interrupt sources - Full-duplex enhanced UART - Framing error detection - Automatic address recognition - Power control modes - Clock can be stopped and resumed - Idle mode - Power down mode - Second DPTR register - ALE inhibit for EMI reduction - Programmable I/O pins - Wake-up from power-down by external interrupts - Software reset - Power-on detect reset - ADC charge pump disable - ONCE mode - ADC active in Idle mode 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 Table 2. External Pin Status During Idle and Power-Down Modes | MODE | PROGRAM<br>MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | PORT 4 | PWM0/<br>PWM1 | |------------|-------------------|-----|------|--------|--------|---------|--------|--------|---------------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | Data | High | | Idle | External | 1 | 1 | Float | Data | Address | Data | Data | High | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | Data | High | | Power-down | External | 0 | 0 | Float | Data | Data | Data | Data | High | With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### POWER OFF FLAG The Power Off Flag (POF) is set by on-chip circuitry when the $\rm V_{CC}$ level on the P87C554 rises from 0 to 5 V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The $\rm V_{CC}$ level must remain above 3 V for the POF to remain unaffected by the $\rm V_{CC}$ level. # **Design Consideration** • When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. #### ONCE™ Mode The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and $\overline{\text{PSEN}}$ are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. ## **Reduced EMI Mode** The ALE-Off bit, AO (AUXR.0) can be set to disable the ALE output. It will automatically become active when required for external memory accesses and resume to the OFF state after completing the external memory access. Figure 3. Power Control Register (PCON) P87C554 In all cases, if the enable bit is 0, then the interrupt is disabled, and if the enable bit is 1, then the interrupt is enabled. Figure 28. Interrupt Enable Register (IEN1) Figure 29. Interrupt Priority Register (IP0) Figure 30. Interrupt Priority Register High (IP0H) 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 **SIO1**, I<sup>2</sup>C Serial I/O: The I<sup>2</sup>C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus are: - Bidirectional data transfer between masters and slaves - Multimaster bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer - The I<sup>2</sup>C bus may be used for test and diagnostic purposes The output latches of P1.6 and P1.7 must be set to logic 1 in order to enable SIO1. The P87C554 on-chip $I^2C$ logic provides a serial interface that meets the $I^2C$ bus specification and supports all transfer modes (other than the low-speed mode) from and to the $I^2C$ bus. The SIO1 logic handles bytes transfer autonomously. It also keeps track of serial transfers, and a status register (S1STA) reflects the status of SIO1 and the $I^2C$ bus. The CPU interfaces to the I<sup>2</sup>C logic via the following four special function registers: S1CON (SIO1 control register), S1STA (SIO1 status register), S1DAT (SIO1 data register), and S1ADR (SIO1 slave address register). The SIO1 logic interfaces to the external I<sup>2</sup>C bus via two port 1 pins: P1.6/SCL (serial clock line) and P1.7/SDA (serial data line). A typical I<sup>2</sup>C bus configuration is shown in Figure 33, and Figure 34 shows how a data transfer is accomplished on the bus. Depending on the state of the direction bit (R/W), two types of data transfers are possible on the I<sup>2</sup>C bus: - Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. - 2. Data transfer from a slave transmitter to a master receiver. The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. Next follows the data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released. **Modes of Operation:** The on-chip SIO1 logic may operate in the following four modes: #### 1. Master Transmitter Mode: Serial data output through P1.7/SDA while P1.6/SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the data direction bit. In this case the data direction bit (R/W) will be logic 0, and we say that a "W" is transmitted. Thus the first byte transmitted is SLA+W. Serial data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer. #### 2. Master Receiver Mode: The first byte transmitted contains the slave address of the transmitting device (7 bits) and the data direction bit. In this case the data direction bit ( $R/\overline{W}$ ) will be logic 1, and we say that an "R" is transmitted. Thus the first byte transmitted is SLA+R. Serial data is received via P1.7/SDA while P1.6/SCL outputs the serial clock. Serial data is received 8 bits at a time. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are output to indicate the beginning and end of a serial transfer. #### 3. Slave Receiver Mode: Serial data and the serial clock are received through P1.7/SDA and P1.6/SCL. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit. ## 4. Slave Transmitter Mode: The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted via P1.7/SDA while the serial clock is input through P1.6/SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. In a given application, SIO1 may operate as a master and as a slave. In the slave mode, the SIO1 hardware looks for its own slave address and the general call address. If one of these addresses is detected, an interrupt is requested. When the microcontroller wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave action is not interrupted. If bus arbitration is lost in the master mode, SIO1 switches to the slave mode immediately and can detect its own slave address in the same serial transfer. P87C554 Figure 38. Serial Input/Output Configuration Figure 39. Shift-in and Shift-out Timing In the following text, it is assumed that ENS1 = "1". #### STA, THE START FLAG STA = "1": When the STA bit is set to enter a master mode, the SIO1 hardware checks the status of the I2C bus and generates a START condition if the bus is free. If the bus is not free, then SIO1 waits for a STOP condition (which will free the bus) and generates a START condition after a delay of a half clock period of the internal serial clock generator. If STA is set while SIO1 is already in a master mode and one or more bytes are transmitted or received, SIO1 transmits a repeated START condition. STA may be set at any time. STA may also be set when SIO1 is an addressed slave. STA = "0": When the STA bit is reset, no START condition or repeated START condition will be generated. ## STO, THE STOP FLAG STO = "1": When the STO bit is set while SIO1 is in a master mode, a STOP condition is transmitted to the $I^2C$ bus. When the STOP condition is detected on the bus, the SIO1 hardware clears the STO flag. In a slave mode, the STO flag may be set to recover from an error condition. In this case, no STOP condition is transmitted to the $I^2C$ bus. However, the SIO1 hardware behaves as if a STOP condition has been received and switches to the defined "not addressed" slave receiver mode. The STO flag is automatically cleared by hardware. 80C51 8-bit microcontroller - 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 More Information on SIO1 Operating Modes: The four operating modes are: - Master Transmitter - Master Receiver - Slave Receiver - Slave Transmitter Data transfers in each mode of operation are shown in Figures 40-43. These figures contain the following abbreviations: Abbreviation **Explanation** Start condition SLA 7-bit slave address Read bit (high level at SDA) R W Write bit (low level at SDA) Acknowledge bit (low level at SDA) Α Ā Not acknowledge bit (high level at SDA) Data 8-bit data byte Stop condition In Figures 40-43, circles are used to indicate when the serial interrupt flag is set. The numbers in the circles show the status code held in the S1STA register. At these points, a service routine must be executed to continue or complete the serial transfer. These service routines are not critical since the serial transfer is suspended until the serial interrupt flag is cleared by software. When a serial interrupt routine is entered, the status code in S1STA is used to branch to the appropriate service routine. For each status code, the required software action and details of the following serial transfer are given in Tables 6-10. Master Transmitter Mode: In the master transmitter mode, a number of data bytes are transmitted to a slave receiver (see Figure 40). Before the master transmitter mode can be entered, S1CON must be initialized as follows: | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-------------|------|-----|-----|----|----|---------|-------| | S1CON (D8H) | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 | | | bit<br>rate | 1 | 0 | 0 | 0 | х | — bit r | ate — | CR0, CR1, and CR2 define the serial bit rate. ENS1 must be set to logic 1 to enable SIO1. If the AA bit is reset, SIO1 will not acknowledge its own slave address or the general call address in the event of another device becoming master of the bus. In other words, if AA is reset, SIO0 cannot enter a slave mode. STA, STO, and SI must be reset. The master transmitter mode may now be entered by setting the STA bit using the SETB instruction. The SIO1 logic will now test the I<sup>2</sup>C bus and generate a start condition as soon as the bus becomes free. When a START condition is transmitted, the serial interrupt flag (SI) is set, and the status code in the status register (S1STA) will be 08H. This status code must be used to vector to an interrupt service routine that loads S1DAT with the slave address and the data direction bit (SLA+W). The SI bit in S1CON must then be reset before the serial transfer can continue. When the slave address and the direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in S1STA are possible. There are 18H, 20H, or 38H for the master mode and also 68H, 78H, or B0H if the slave mode was enabled (AA = logic 1). The appropriate action to be taken for each of these status codes is detailed in Table 6. After a repeated start condition (state 10H). SIO1 may switch to the master receiver mode by loading S1DAT with SLA+R). Master Receiver Mode: In the master receiver mode, a number of data bytes are received from a slave transmitter (see Figure 41). The transfer is initialized as in the master transmitter mode. When the start condition has been transmitted, the interrupt service routine must load S1DAT with the 7-bit slave address and the data direction bit (SLA+R). The SI bit in S1CON must then be cleared before the serial transfer can continue. When the slave address and the data direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in S1STA are possible. These are 40H, 48H, or 38H for the master mode and also 68H, 78H, or B0H if the slave mode was enabled (AA = logic 1). The appropriate action to be taken for each of these status codes is detailed in Table 7. ENS1, CR1, and CR0 are not affected by the serial transfer and are not referred to in Table 7. After a repeated start condition (state 10H), SIO1 may switch to the master transmitter mode by loading S1DAT with SLA+W. Slave Receiver Mode: In the slave receiver mode, a number of data bytes are received from a master transmitter (see Figure 42). To initiate the slave receiver mode, S1ADR and S1CON must be loaded as follows: | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|-------------------|---|---|---|---|---|---|----|--|--| | S1ADR (DBH) | Х | Х | Х | Х | Х | Х | Х | GC | | | | | own slave address | | | | | | | | | | The upper 7 bits are the address to which SIO1 will respond when addressed by a master. If the LSB (GC) is set, SIO1 will respond to the general call address (00H); otherwise it ignores the general call address. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-----|------|-----|-----|----|----|-----|-----|---| | S1CON (D8H) | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 | | | | х | 1 | 0 | 0 | 0 | 1 | х | х | - | CR0, CR1, and CR2 do not affect SIO1 in the slave mode. ENS1 must be set to logic 1 to enable SIO1. The AA bit must be set to enable SIO1 to acknowledge its own slave address or the general call address. STA, STO, and SI must be reset. When S1ADR and S1CON have been initialized, SIO1 waits until it is addressed by its own slave address followed by the data direction bit which must be "0" (W) for SIO1 to operate in the slave receiver mode. After its own slave address and the W bit have been received, the serial interrupt flag (I) is set and a valid status code can be read from S1STA. This status code is used to vector to an interrupt service routine, and the appropriate action to be taken for each of these status codes is detailed in Table 8. The slave receiver mode may also be entered if arbitration is lost while SIO1 is in the master mode (see status 68H and 78H). If the AA bit is reset during a transfer, SIO1 will return a not acknowledge (logic 1) to SDA after the next received data byte. While AA is reset, SIO1 does not respond to its own slave address or a general call address. However, the I2C bus is still monitored and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate SIO1 from the I<sup>2</sup>C bus. 2002 Mar 25 38 P87C554 Table 8. Slave Receiver Mode | OTATUO | 0747110 05 7115 | APPLICATION SO | OFTWA | RE RE | SPONS | SE | | |----------------|---------------------------------------------------------------------------------------------------------|------------------------------------|-------|-------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STATUS<br>CODE | STATUS OF THE<br>I <sup>2</sup> C BUS AND | TO/FROM SARAT | | TO S1 | CON | | NEXT ACTION TAKEN BY SIO1 HARDWARE | | (S1STA) | SIO1 HARDWARE | TO/FROM S1DAT | STA | STO | SI | AA | | | 60H | Own SLA+W has been received; ACK | No S1DAT action or | X | 0 | 0 | 0 | Data byte will be received and NOT ACK will be returned | | | has been returned | no S1DAT action | Х | 0 | 0 | 1 | Data byte will be received and ACK will be returned | | 68H | Arbitration lost in<br>SLA+R/W as master;<br>Own SLA+W has<br>been received, ACK<br>returned | No S1DAT action or no S1DAT action | X | 0 | 0 | 1 | Data byte will be received and NOT ACK will be returned Data byte will be received and ACK will be returned | | 70H | General call address<br>(00H) has been | No S1DAT action or | Х | 0 | 0 | 0 | Data byte will be received and NOT ACK will be returned | | | received; ACK has been returned | no S1DAT action | Х | 0 | 0 | 1 | Data byte will be received and ACK will be returned | | 78H | Arbitration lost in<br>SLA+R/W as master;<br>General call address<br>has been received,<br>ACK has been | No S1DAT action or no S1DAT action | X | 0 | 0 | 0 | Data byte will be received and NOT ACK will be returned Data byte will be received and ACK will be returned | | | returned | | | | | | | | 80H | Previously addressed with own SLV address: DATA has | Read data byte or | Х | 0 | 0 | 0 | Data byte will be received and NOT ACK will be returned | | | been received; ACK has been returned | read data byte | Х | 0 | 0 | 1 | Data byte will be received and ACK will be returned | | 88H | Previously addressed with own SLA; DATA | Read data byte or | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address | | | byte has been<br>received; NOT ACK<br>has been returned | read data byte or | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1 | | | | read data byte or | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free | | | | read data byte | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR.0 = logic 1. A START condition will be transmitted when the bus becomes free. | | 90H | Previously addressed<br>with General Call;<br>DATA byte has been | Read data byte or | Х | 0 | 0 | 0 | Data byte will be received and NOT ACK will be returned | | | received; ACK has<br>been returned | read data byte | Х | 0 | 0 | 1 | Data byte will be received and ACK will be returned | | 98H | Previously addressed with General Call; | Read data byte or | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address | | | DATA byte has been received; NOT ACK has been returned | read data byte or | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1 | | | | read data byte or | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free | | | | read data byte | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR.0 = logic 1. A START condition will be transmitted when the bus becomes free. | P87C554 Table 8. Slave Receiver Mode (Continued) | STATUS | STATUS OF THE | APPLICATION SO | OFTWA | RE RES | SPONS | SE | | |---------|------------------------------------------------------|--------------------|----------|--------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CODE | I <sup>2</sup> C BUS AND | TO/FROM S1DAT | TO S1CON | | | | NEXT ACTION TAKEN BY SIO1 HARDWARE | | (S1STA) | SIO1 HARDWARE | 10/FROW STDAT | STA | STO | SI | AA | | | A0H | A STOP condition or repeated START | No STDAT action or | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address | | | condition has been received while still addressed as | No STDAT action or | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1 | | | SLV/REC or SLV/TRX | No STDAT action or | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free | | | | No STDAT action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR.0 = logic 1. A START condition will be transmitted when the bus becomes free. | Table 9. Slave Transmitter Mode | STATUS | STATUS OF THE | APPLICATION S | OFTWA | RE RE | SPONS | SE | | | | |----------------------------------------------|------------------------------------------------------|--------------------|-------|-------|-------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CODE | I <sup>2</sup> C BUS AND | TO/FROM S1DAT | | TO S1 | CON | | NEXT ACTION TAKEN BY SIO1 HARDWARE | | | | (S1STA) | SIO1 HARDWARE | I TO/FROM STDAT | STA | STO | SI | AA | | | | | A8H | Own SLA+R has been received; ACK | Load data byte or | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK bit will be received | | | | | has been returned | load data byte | Х | 0 | 0 | 1 | Data byte will be transmitted; ACK will be received | | | | ВОН | Arbitration lost in SLA+R/W as master; Own SLA+R has | Load data byte or | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK bit will be received | | | | | been received, ACK has been returned | load data byte | Х | 0 | 0 | 1 | Data byte will be transmitted; ACK bit will be received | | | | В8Н | Data byte in S1DAT has been transmitted; | Load data byte or | Х | 0 | 0 | 0 | Last data byte will be transmitted and ACK bit will be received | | | | | ACK has been received | load data byte | X | 0 | 0 | 1 | Data byte will be transmitted; ACK bit will be received | | | | C0H Data byte in S1DAT has been transmitted; | No S1DAT action or | 0 | 0 | 0 | 01 | Switched to not addressed SLV mode; no recognition of own SLA or General call address | | | | | | NOT ACK has been received | no S1DAT action or | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1 | | | | | | no S1DAT action or | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free | | | | | | no S1DAT action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR.0 = logic 1. A START condition will be transmitted when the bus becomes free. | | | | C8H | Last data byte in<br>S1DAT has been | No S1DAT action or | 0 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address | | | | | transmitted (AA = 0);<br>ACK has been<br>received | no S1DAT action or | 0 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1 | | | | | | no S1DAT action or | 1 | 0 | 0 | 0 | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free | | | | | | no S1DAT action | 1 | 0 | 0 | 1 | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR.0 = logic 1. A START condition will be transmitted when the bus becomes free. | | | 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 Table 10. Miscellaneous States | STATUS STATUS OF THE | | APPLICATION SO | OFTWA | RE RES | SPONS | SE | | | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|--------|-------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CODE | I <sup>2</sup> C BUS AND | TO/FROM S1DAT | | TO S1 | CON | | NEXT ACTION TAKEN BY SIO1 HARDWARE | | | (S1STA) | | | AA | | | | | | | F8H | No relevant state information available; SI = 0 | No S1DAT action | No S1CON action | | n | Wait or proceed current transfer | | | | 00H | Bus error during MST or selected slave modes, due to an illegal START or STOP condition. State 00H can also occur when interference causes SIO1 to enter an undefined state. | No S1DAT action | 0 | 1 | 0 | Х | Only the internal hardware is affected in the MST or addressed SLV modes. In all cases, the bus is released and SIO1 is switched to the not addressed SLV mode. STO is reset. | | Slave Transmitter Mode: In the slave transmitter mode, a number of data bytes are transmitted to a master receiver (see Figure 43). Data transfer is initialized as in the slave receiver mode. When S1ADR and S1CON have been initialized, SIO1 waits until it is addressed by its own slave address followed by the data direction bit which must be "1" (R) for SIO1 to operate in the slave transmitter mode. After its own slave address and the R bit have been received, the serial interrupt flag (SI) is set and a valid status code can be read from S1STA. This status code is used to vector to an interrupt service routine, and the appropriate action to be taken for each of these status codes is detailed in Table 9. The slave transmitter mode may also be entered if arbitration is lost while SIO1 is in the master mode (see state B0H). If the AA bit is reset during a transfer, SIO1 will transmit the last byte of the transfer and enter state C0H or C8H. SIO1 is switched to the not addressed slave mode and will ignore the master receiver if it continues the transfer. Thus the master receiver receives all 1s as serial data. While AA is reset, SIO1 does not respond to its own slave address or a general call address. However, the I<sup>2</sup>C bus is still monitored, and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate SIO1 from the I<sup>2</sup>C bus. **Miscellaneous States:** There are two S1STA codes that do not correspond to a defined SIO1 hardware state (see Table 10). These are discussed below. ## S1STA = F8H: This status code indicates that no relevant information is available because the serial interrupt flag, SI, is not yet set. This occurs between other states and when SIO1 is not involved in a serial transfer. #### S1STA = 00H: This status code indicates that a bus error has occurred during an SIO1 serial transfer. A bus error is caused when a START or STOP condition occurs at an illegal position in the format frame. Examples of such illegal positions are during the serial transfer of an address byte, a data byte, or an acknowledge bit. A bus error may also be caused when external interference disturbs the internal SIO1 signals. When a bus error occurs, SI is set. To recover from a bus error, the STO flag must be set and SI must be cleared. This causes SIO1 to enter the "not addressed" slave mode (a defined state) and to clear the STO flag (no other bits in S1CON are affected). The SDA and SCL lines are released (a STOP condition is not transmitted). **Some Special Cases:** The SIO1 hardware has facilities to handle the following special cases that may occur during a serial transfer: Simultaneous Repeated START Conditions from Two Masters A repeated START condition may be generated in the master transmitter or master receiver modes. A special case occurs if another master simultaneously generates a repeated START condition (see Figure 44). Until this occurs, arbitration is not lost by either master since they were both transmitting the same data. If the SIO1 hardware detects a repeated START condition on the I<sup>2</sup>C bus before generating a repeated START condition itself, it will release the bus, and no interrupt request is generated. If another master frees the bus by generating a STOP condition, SIO1 will transmit a normal START condition (state 08H), and a retry of the total serial data transfer can commence. DATA TRANSFER AFTER LOSS OF ARBITRATION Arbitration may be lost in the master transmitter and master receiver modes (see Figure 36). Loss of arbitration is indicated by the following states in S1STA; 38H, 68H, 78H, and B0H (see Figures 40 and 41). If the STA flag in S1CON is set by the routines which service these states, then, if the bus is free again, a START condition (state 08H) is transmitted without intervention by the CPU, and a retry of the total serial transfer can commence. FORCED ACCESS TO THE I<sup>2</sup>C Bus In some applications, it may be possible for an uncontrolled source to cause a bus hang-up. In such situations, the problem may be caused by interference, temporary interruption of the bus or a temporary short-circuit between SDA and SCL. If an uncontrolled source generates a superfluous START or masks a STOP condition, then the I<sup>2</sup>C bus stays busy indefinitely. If the STA flag is set and bus access is not obtained within a reasonable amount of time, then a forced access to the I<sup>2</sup>C bus is possible. This is achieved by setting the STO flag while the STA flag is still set. No STOP condition is transmitted. The SIO1 hardware behaves as if a STOP condition was received and is able to transmit a START condition. The STO flag is cleared by hardware (see Figure 45). 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 Figure 44. Simultaneous Repeated START Conditions from 2 Masters Figure 45. Forced Access to a Busy I<sup>2</sup>C Bus I<sup>2</sup>C Bus Obstructed by a Low Level on SCL or SDA An I<sup>2</sup>C bus hang-up occurs if SDA or SCL is pulled LOW by an uncontrolled source. If the SCL line is obstructed (pulled LOW) by a device on the bus, no further serial transfer is possible, and the SIO1 hardware cannot resolve this type of problem. When this occurs, the problem must be resolved by the device that is pulling the SCL bus line LOW. If the SDA line is obstructed by another device on the bus (e.g., a slave device out of bit synchronization), the problem can be solved by transmitting additional clock pulses on the SCL line (see Figure 46). The SIO1 hardware transmits additional clock pulses when the STA flag is set, but no START condition can be generated because the SDA line is pulled LOW while the I<sup>2</sup>C bus is considered free. The SIO1 hardware attempts to generate a START condition after every two additional clock pulses on the SCL line. When the SDA line is eventually released, a normal START condition is transmitted, state 08H is entered, and the serial transfer continues. If a forced bus access occurs or a repeated START condition is transmitted while SDA is obstructed (pulled LOW), the SIO1 hardware performs the same action as described above. In each case, state 08H is entered after a successful START condition is transmitted and normal serial transfer continues. Note that the CPU is not involved in solving these bus hang-up problems. #### Bus Error A bus error occurs when a START or STOP condition is present at an illegal position in the format frame. Examples of illegal positions are during the serial transfer of an address byte, a data or an acknowledge bit. The SIO1 hardware only reacts to a bus error when it is involved in a serial transfer either as a master or an addressed slave. When a bus error is detected, SIO1 immediately switches to the not addressed slave mode, releases the SDA and SCL lines, sets the interrupt flag, and loads the status register with 00H. This status code may be used to vector to a service routine which either attempts the aborted serial transfer again or simply recovers from the error condition as shown in Table 10. 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 MASTER TRANSMITTER AND MASTER RECEIVER MODES The master mode is entered in the main program. To enter the master transmitter mode, the main program must first load the internal data RAM with the slave address, data bytes, and the number of data bytes to be transmitted. To enter the master receiver mode, the main program must first load the internal data RAM with the slave address and the number of data bytes to be received. The R/W bit determines whether SIO1 operates in the master transmitter or master receiver mode. Master mode operation commences when the STA bit in S1CION is set by the SETB instruction and data transfer is controlled by the master state service routines in accordance with Table 6, Table 7, Figure 40, and Figure 41. In the example below, 4 bytes are transferred. There is no repeated START condition. In the event of lost arbitration, the transfer is restarted when the bus becomes free. If a bus error occurs, the I<sup>2</sup>C bus is released and SIO1 enters the not selected slave receiver mode. If a slave device returns a not acknowledge, a STOP condition is generated. A repeated START condition can be included in the serial transfer if the STA flag is set instead of the STO flag in the state service routines vectored to by status codes 28H and 58H. Additional software must be written to determine which data is transferred after a repeated START condition. SLAVE TRANSMITTER AND SLAVE RECEIVER MODES After initialization, SIO1 continually tests the I<sup>2</sup>C bus and branches to one of the slave state service routines if it detects its own slave address or the general call address (see Table 8, Table 9, Figure 42, and Figure 43). If arbitration was lost while in the master mode, the master mode is restarted after the current transfer. If a bus error occurs, the I<sup>2</sup>C bus is released and SIO1 enters the not selected slave receiver mode. In the slave receiver mode, a maximum of 8 received data bytes can be stored in the internal data RAM. A maximum of 8 bytes ensures that other RAM locations are not overwritten if a master sends more bytes. If more than 8 bytes are transmitted, a not acknowledge is returned, and SIO1 enters the not addressed slave receiver mode. A maximum of one received data byte can be stored in the internal data RAM after a general call address is detected. If more than one byte is transmitted, a not acknowledge is returned and SIO1 enters the not addressed slave receiver mode. In the slave transmitter mode, data to be transmitted is obtained from the same locations in the internal data RAM that were previously loaded by the main program. After a not acknowledge has been returned by a master receiver device, SIO1 enters the not addressed slave mode. ADAPTING THE SOFTWARE FOR DIFFERENT APPLICATIONS The following software example shows the typical structure of the interrupt routine including the 26 state service routines and may be used as a base for user applications. If one or more of the four modes are not used, the associated state service routines may be removed but, care should be taken that a deleted routine can never be invoked. This example does not include any time-out routines. In the slave modes, time-out routines are not very useful since, in these modes, SIO1 behaves essentially as a passive device. In the master modes, an internal timer may be used to cause a time-out if a serial transfer is not complete after a defined period of time. This time period is defined by the system connected to the $\rm I^2C$ bus. P87C554 | | ****** | ************* | ***** | ****** | | | | | | | | |------------------------------|----------------------------------|----------------------------------------|-----------------------------|---------------------------------------------------------|--|--|--|--|--|--|--| | | ! SI01 EQL | | | | | | | | | | | | | • | ************************************** | | | | | | | | | | | | | NS OF THE SI01 SPECIAL FUNCTION RE | | ******* | | | | | | | | | 00D8<br>00D9<br>00DA<br>00DB | S1CON<br>S1STA<br>S1DAT<br>S1ADR | -0xd8<br>-0xd9<br>-0xda<br>-0xdb | | | | | | | | | | | 00A8<br>00B8 | IEN0 -0xa8<br>IP0 -02b8 | | | | | | | | | | | | | ! BIT LOCA | ATIONS | | | | | | | | | | | 00DD<br>00BD | STA<br>SI01HP | -0xdd<br>-0xbd | ! STA bit ir<br>! IP0, SI01 | n S1CON<br>Priority bit | | | | | | | | | | ! IMMEDIA | TE DATA TO WRITE INTO REGISTER S10 | CON | | | | | | | | | | 00D5 | • | TSTA_STO_NOTSI_AA_CR0 | -0xd5 | ! Generates STOP | | | | | | | | | 00C5 | ENS1_NO | TSTA_NOTSTO_NOTSI_AA_CR0 | -0xc5 | ! (CR0 = 100kHz)<br>! Releases BUS and<br>! ACK | | | | | | | | | 00C1 | ENS1_NO | TSTA_NOTSTO_NOTSI_NOTAA_CR0 | -0xc1 | ! Releases BUS and<br>! NOT ACK | | | | | | | | | 00E5 | ENS1_STA | A_NOTSTO_NOTSI_AA_CR0 | -0xe5 | ! Releases BUS and<br>! set STA | | | | | | | | | | !****** | ************* | ****** | ******* | | | | | | | | | | | L IMMEDIATE DATA | ****** | ******** | | | | | | | | | 0031 | OWNSLA | -0x31 | | A+General Call<br>written into S1ADR | | | | | | | | | 00A0 | ENSI01 | -0xa0 | ! EA+ES1 | , enable SIO1 interrupt<br>written into IEN0 | | | | | | | | | 0001 | PAG1 | -0x01 | ! select PA | AG1 as HADD | | | | | | | | | 00C0<br>00C1 | SLAW<br>SLAR | -0xc0<br>-0xc1 | | o be transmitted<br>b be transmitted | | | | | | | | | 0018 | SELRB3 | -0x18 | ! Select Re | egister Bank 3 | | | | | | | | | | !<br>! LOCATIO | INS IN DATA RAM | | ******** | | | | | | | | | 0030 | MTD | -0x30 | | X/DATA base address | | | | | | | | | 0038 | MRD | -0x38 | | C/DATA base address | | | | | | | | | 0040<br>0048 | SRD<br>STD | -0x40<br>-0x48 | | C/DATA base address<br>C/DATA base address | | | | | | | | | 0053 | BACKUP | -0x53 | ! To restor | rom NUMBYTMST<br>e NUMBYTMST in case<br>oitration Loss. | | | | | | | | | 0052 | NUMBYTM | MST −0x52 | | of bytes to transmit | | | | | | | | | 0051 | SLA | -0x51 | | SLA+R/W to be | | | | | | | | | 0050 | HADD | -0x50 | | fress byte for STATE 0 | | | | | | | | P87C554 | | | !<br>! INITIALIZ<br>! Example<br>! start a M | ZATION RO<br>to initialize<br>ASTER TRA | UTINE<br>IIC Inte | erface as slave receiver or slave transn | nitter and bytes will be transmitted or received. | |----------------------|--------------------------|----------------------------------------------|-----------------------------------------|--------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | | | .sect<br>.base | strt<br>0x00 | | | | | 0000 | 4100 | .base | UXUU | ajmp | INIT | ! RESET | | | | .sect<br>.base | initial<br>0x200 | | | | | 0200 | 75DB31 | INIT: | | mov | S1ADR,#OWNSLA | ! Load own SLA + enable<br>! general call recognition | | 0203 | D296 | | | | P1(6) | ! P1.6 High level. | | 0205<br>0207 | D297<br>755001 | | | | P1(7)<br>HADD,#PAG1 | ! P1.7 High level. | | 020A | 43A8A0 | | | orl | | ! Enable SI01 interrupt | | 020D<br>020F | C2BD<br>75D8C5 | | | clr<br>mov | SI01HP<br>S1CON, #ENS1_NOTSTA_NOTSTC | ! SI01 interrupt low priority<br>D_NOTSI_AA_CR0<br>! Initialize SLV funct. | | | | ļ******** | ****** | ***** | **************** | ******* | | | | ! START N | ASTER TR | RANSM | IT FUNCTION | | | 0212 | 755204 | | | mov | NUMBYTMST,#0x4 | ! Transmit 4 bytes. | | 0215 | 7551C0 | | | | | ! SLA+W, Transmit funct. | | 0218 | D2DD | | | setb | STA | ! set STA in S1CON | | | | ! START N | | CEIVE | FUNCTION | | | 021A<br>021D<br>0220 | 755204<br>7551C1<br>D2DD | | | | SLA,#SLAR | ! Receive 4 bytes.<br>! SLA+R, Receive funct.<br>! set STA in S1CON | | | | • | | | *************** | ******** | | | | | ERRUPT R | | E<br>********************************* | ****** | | | | .sect<br>.base | intvec<br>0x00 | | | ! SI01 interrupt vector | | | | ! They ser<br>! The RET | ve as return<br>instruction | addres | ned onto the stack. ss for the RET instruction. e Program Counter to address HADD, ht subroutine. | | | 002B<br>002D<br>002F | C0D0<br>C0D9 | | | push | psw<br>S1STA | ! save psw | | 002F | C050<br>22 | | | ret | HADD | ! JMP to address HADD,S1STA. | | | | ! STATE<br>! ACTION | : 00, Bus<br>: Enter no | error.<br>ot addre | essed SLV mode and release bus. STC | reset. | | | | .sect<br>.base | st0<br>0x100 | | | | | 0100 | 75D8D5 | | | mov | S1CON,#ENS1_NOTSTA_STO_NO | TSI_AA_CR0 ! clr SI<br>! set STO.AA | | 0103 | D0D0 | | | pop | psw | . 301 010,AA | | 0105 | 32 | | | reti | | | | 2002 1/ | lor 25 | | | | 53 | | P87C554 | | | <b>!</b> | | | | |----------------------|--------------------------|-----------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | | | ! w<br>! ACTION : N | A0, A STOP co<br>while still addre<br>No save of DAT<br>Recognition of o | ndition or repeated START has been ressed as SLV/REC or SLV/TRX. A, Enter NOT addressed SLV mode. own SLA. General call recognized, if S | eceived,<br>1ADR. 0–1. | | | | | A0<br>1a0 | | | | 01A0 | 75D8C5 | | mov | S1CON,#ENS1_NOTSTA_NOTSTO | _NOTSI_AA_CR0<br>! clr SI, set AA | | 01A3<br>01A5 | D0D0<br>32 | | pop<br>reti | psw | | | | | • | | *************************************** | | | | | | | ATE SERVICE ROUTINES | ****** | | | | !<br>!********** | ***** | *********** | ******** | | | | ! STATE : A<br>! ACTION : D | A8, Own SLA+F<br>DATA will be tra | R received, ACK returned. | | | | | .sect sts | | | | | 01A8<br>01AB | 8548DA<br>75D8C5 | | mov<br>mov | S1DAT,STD<br>S1CON,#ENS1_NOTSTA_NOTSTO | ! load DATA in S1DAT<br>_NOTSI_AA_CR0<br>! clr SI, set AA | | 01AE | 01E8 | | ajmp | INITBASE2 | , | | | | .sect iba<br>.base 0xe | ise2<br>e8 | | | | 00E8<br>00EB | 75D018<br>7948 | INITBASE2: | mov | psw,#SELRB3 | | | 00EB | 09 | | mov<br>inc | r1, #STD<br>r1 | | | 00EE<br>00F0 | D0D0<br>32 | | pop<br>reti | psw | | | | | ! STATE : B | 30, Arbitration I<br>DATA will be tra | lost in SLA and R/W as MST. Own SL<br>ansmitted, A bit received.<br>start MST mode after the bus is free a | A+R received, ACK returned. | | | | .sect sts<br>.base 0x1 | sb0<br>1b0 | | | | 01B0<br>01B3<br>01B6 | 8548DA<br>75D8E5<br>01E8 | | mov<br>mov<br>ajmp | S1DAT,STD<br>S1CON,#ENS1_STA_NOTSTO_NO<br>INITBASE2 | ! load DATA in S1DAT<br>TSI_AA_CR0 | P87C554 # DC ELECTRICAL CHARACTERISTICS $V_{SS}$ , $AV_{SS} = 0 V$ | SYMBOL | PARAMETER | TEST CONDITIONS | LIN | UNIT | | | |-------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------|-------------------------|--------|--| | STWIBUL | PARAINETER | TEST CONDITIONS | MIN | MAX | UNII | | | I <sub>DD</sub> | Supply current operating | See notes 1 and 2<br>f <sub>OSC</sub> = 16 MHz | | 16 | mA | | | I <sub>ID</sub> | Idle mode | See notes 1 and 3 f <sub>OSC</sub> = 16 MHz | | 4 | mA | | | I <sub>PD</sub> | Power-down current | See notes 1 and 4;<br>2 V < V <sub>PD</sub> < V <sub>DD</sub> max | | 50 | μΑ | | | Inputs | | | | | | | | $V_{IL}$ | Input low voltage, except EA, P1.6, P1.7 | | -0.5 | 0.2V <sub>DD</sub> -0.1 | V | | | V <sub>IL1</sub> | Input low voltage to EA | | -0.5 | 0.2V <sub>DD</sub> -0.3 | V | | | $V_{IL2}$ | Input low voltage to P1.6/SCL, P1.7/SDA <sup>5</sup> | | -0.5 | 0.3V <sub>DD</sub> | V | | | $V_{IH}$ | Input high voltage, except XTAL1, RST | | 0.2V <sub>DD</sub> +0.9 | V <sub>DD</sub> +0.5 | V | | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>DD</sub> | V <sub>DD</sub> +0.5 | V | | | V <sub>IH2</sub> | Input high voltage, P1.6/SCL, P1.7/SDA <sup>5</sup> | | 0.7V <sub>DD</sub> | 6.0 | V | | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3, 4, except P1.6, P1.7 | V <sub>IN</sub> = 0.45 V | | -50 | μΑ | | | I <sub>TL</sub> | Logical 1-to-0 transition current, ports 1, 2, 3, 4, except P1.6, P1.7 | See note 6 | | -650 | μΑ | | | ±I <sub>IL1</sub> | Input leakage current, port 0, EA, STADC, EW | 0.45 V < V <sub>I</sub> < V <sub>DD</sub> | | 10 | μΑ | | | ±I <sub>IL2</sub> | Input leakage current, P1.6/SCL, P1.7/SDA | 0 V < V <sub>I</sub> < 6 V<br>0 V < V <sub>DD</sub> < 5.5 V | | 10 | μА | | | ±I <sub>IL3</sub> | Input leakage current, port 5 | 0.45 V < V <sub>I</sub> < V <sub>DD</sub> | | 1 | μΑ | | | ±I <sub>IL4</sub> | Input leakage current, ports 1, 2, 3, 4 in high impedance mode | 0.45 V < V <sub>in</sub> < V <sub>DD</sub> | | 10 | μΑ | | | Outputs | • | • | • | | | | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 3, 4, except P1.6, P1.7 | $I_{OL} = 1.6 \text{mA}^7$ | | 0.4 | V | | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN, PWM0, PWM1 | $I_{OL} = 3.2 \text{mA}^7$ | | 0.4 | V | | | V <sub>OL2</sub> | Output low voltage, P1.6/SCL, P1.7/SDA | $I_{OL} = 3.0 \text{mA}^7$ | | 0.4 | V | | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3, 4, except P1.6/SCL, P1.7/SDA | $V_{CC} = 2.7 \text{ V}$ $I_{OH} = -20 \mu\text{A}$ | V <sub>CC</sub> - 0.7 | | ٧ | | | | | $V_{CC} = 4.5$ $I_{OH} = -30 \mu\text{A}$ | V <sub>CC</sub> - 0.7 | | ٧ | | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode, ALE, PSEN, PWM0, PWM1)8 | $V_{CC} = 2.7 \text{ V}$ $I_{OH} = -3.2 \text{mA}$ | V <sub>CC</sub> - 0.7 | | V | | | V <sub>OH2</sub> | Output high voltage (RST) | -l <sub>OH</sub> = 400 μA<br>-l <sub>OH</sub> = 120 μA | 2.4<br>0.8V <sub>DD</sub> | | V<br>V | | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | 225 | kΩ | | | C <sub>IO</sub> | Pin capacitance | Test freq = 1 MHz,<br>T <sub>amb</sub> = 25°C | | 10 | pF | | | Analog In | puts | | | | | | | AV <sub>DD</sub> | Analog supply voltage: 87C5549 | $AV_{DD} = V_{DD} \pm 0.2 V$ | 2.7 | 5.5 | V | | | Al <sub>DD</sub> | Analog supply current: operating: | Port 5 = 0 to AV <sub>DD</sub> | | 1.2 | mA | | | Al <sub>ID</sub> | Idle mode: 87C554 | | | 50 | μА | | | Al <sub>PD</sub> | Power-down mode: 87C554 | 2 V < AV <sub>PD</sub> < AV <sub>DD</sub> max | | 50 | μΑ | | P87C554 #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A - Address C - Clock D - Input data H - Logic level high I – Instruction (program memory contents) L - Logic level low, or ALE P - PSEN Q - Output data R - RD signal t - Time V - Valid $W - \overline{WR}$ signal X - No longer a valid logic level Z - Float **Examples:** $t_{AVLL}$ = Time for address valid to ALE low. $t_{LLPL}$ = Time for ALE low to $\overline{\text{PSEN}}$ low. Figure 49. External Program Memory Read Cycle Figure 50. External Data Memory Read Cycle 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 Figure 54. AC Testing Input/Output Figure 55. AC Testing Input, Float Waveform Figure 56. Timing SIO1 (I<sup>2</sup>C) Interface 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 Figure 59. I<sub>DD</sub> Test Condition, Idle Mode All other pins are disconnected<sup>2</sup> - 2. Idle Mode: - a. The following pins must be forced to $V_{\mbox{\scriptsize DD}}\!\!:\,\mbox{Port 0}$ and $\overline{\mbox{\scriptsize EW}}\!\!.$ - b. The following pins must be forced to $V_{SS}$ : RST, STADC, $AV_{SS}$ , $AV_{ref-}$ , and $\overline{EA}$ . - c. Ports 1.6 and 1.7 should be connected to V<sub>DD</sub> through resistors of sufficiently high value such that the sink current into these pins cannot exceed the I<sub>OL1</sub> spec of these pins. These pins must not have logic 0 written to them prior to this measurement. - d. The following pins must be disconnected: XTAL2 and all pins not specified above. Figure 60. Clock Signal Waveform for $I_{DD}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5$ ns Figure 61. $I_{DD}$ Test Condition, Power Down Mode All other pins are disconnected. $V_{DD}$ = 2 V to 5.5 V<sup>3</sup> - 3. Power Down Mode: - a. The following pins must be forced to $V_{DD}$ : Port 0 and $\overline{EW}$ . - b. The following pins must be forced to V<sub>SS</sub>: RST, STADC, XTAL1, AV<sub>ss</sub>, AV<sub>ref-</sub>, and $\overline{\text{EA}}$ . - c. Ports 1.6 and 1.7 should be connected to V<sub>DD</sub> through resistors of sufficiently high value such that the sink current into these pins cannot exceed the I<sub>OL1</sub> spec of these pins. These pins must not have logic 0 written to them prior to this measurement. d. The following pins must be disconnected: XTAL2 and all pins not specified above. 80C51 8-bit microcontroller – 12 clock operation 16K/512 OTP/RAM, 8 channel 10-bit A/D, I<sup>2</sup>C, PWM, capture/compare, high I/O P87C554 ### **EPROM CHARACTERISTICS** The 87C554 contains three signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as an 87C554 manufactured by Philips: (030H) = 15H indicates manufactured by Philips Components (031H) = 93H indicates 87C554 (60H) = 01H # **Program Verification** If security bits 2 or 3 have not been programmed, the on-chip program memory can be read out for program verification. If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out. ## **Security Bits** With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 11) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory, $\overline{EA}$ is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. When all three security bits are programmed, all of the conditions above apply and all external program memory execution is disabled. Table 11. Program Security Bits for EPROM Devices | PROGRAM LOCK BITS <sup>1, 2</sup> | | ΓS <sup>1, 2</sup> | | | |-----------------------------------|-----|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | SB1 | SB2 | SB3 | PROTECTION DESCRIPTION | | 1 | U | U | U | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.) | | 2 | Р | U | U | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on Reset, and further programming of the EPROM is disabled. | | 3 | Р | Р | U | Same as 2, also verify is disabled. | | 4 | Р | Р | Р | Same as 3, external execution is disabled. | #### NOTES: - 1. $P-programmed.\ U-unprogrammed.$ - 2. Any other combination of the security bits is not defined. P87C554 # PLCC68: plastic leaded chip carrier; 68 leads; pedestal # SOT188-3 # DIMENSIONS (mm dimensions are derived from the original inch dimensions) | UNIT | Α | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е | еD | еE | НD | HE | j | k | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β | |------|----------------|------------------------|----------------|------------------------|--------------|----------------|------------------|------------------|------|--------------|----|----|----|----------------|---|--------------|------|-------|-------|---------------------------------------|---------------------------------------|-----------------| | mm | 4.57<br>4.19 | 0.13 | 0.25 | 3.05 | 0.53<br>0.33 | | | 24.33<br>24.13 | 1 2/ | | | | | 15.34<br>15.19 | | 1.44<br>1.02 | 0.18 | 0.18 | 0.1 | 2.06 | 2.06 | 45 <sup>0</sup> | | | 0.180<br>0.165 | 0.005 | 0.01 | | | | | 0.958<br>0.950 | | 0.93<br>0.89 | | | | 0.604<br>0.598 | | | | 0.007 | 0.004 | 0.081 | 0.081 | 45 | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ICCUIT DATE | | | |----------|--------|--------|----------|-------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT188-3 | 112E10 | MO-047 | | | | <del>99-12-27</del><br>01-11-14 |