# E·XFL



#### Welcome to **E-XFL.COM**

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                            |
| Number of I/O              | 27                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 10x12b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-UFQFN Exposed Pad                                                  |
| Supplier Device Package    | 32-UFQFPN (5x5)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l052k6u7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|   |      | 6.3.11    | Electrical sensitivity characteristics | . 85 |
|---|------|-----------|----------------------------------------|------|
|   |      | 6.3.12    | I/O current injection characteristics  | . 86 |
|   |      | 6.3.13    | I/O port characteristics               | . 87 |
|   |      | 6.3.14    | NRST pin characteristics               | . 91 |
|   |      | 6.3.15    | 12-bit ADC characteristics             | . 92 |
|   |      | 6.3.16    | DAC electrical characteristics         | . 98 |
|   |      | 6.3.17    | Temperature sensor characteristics     | 101  |
|   |      | 6.3.18    | Comparators                            | 101  |
|   |      | 6.3.19    | Timer characteristics                  | 103  |
|   |      | 6.3.20    | Communications interfaces              | 103  |
| 7 | Pack | cage info | ormation                               | 114  |
|   | 7.1  | LQFP6     | 94 package information                 | 114  |
|   | 7.2  | TFBGA     | A64 package information                | 118  |
|   | 7.3  | LQFP4     | 8 package information                  | 121  |
|   | 7.4  | Standa    | rd WLCSP36 package information         | 124  |
|   | 7.5  | Thin W    | /LCSP36 package information            | 127  |
|   | 7.6  | LQFP3     | 32 package information                 | 129  |
|   | 7.7  | UFQFF     | PN32 package information               | 132  |
|   | 7.8  | Therma    | al characteristics                     | 135  |
|   |      | 7.8.1     | Reference document                     | 136  |
| 8 | Part | number    | ring                                   | 137  |
| 9 | Revi | sion his  | story                                  | 138  |



| Figure 43. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball |     |
|------------|-------------------------------------------------------------------------|-----|
|            | ,grid array recommended footprint                                       | 119 |
| Figure 44. | TFBGA64 marking example (package top view)                              | 120 |
| Figure 45. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline         | 121 |
| Figure 46. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint   | 122 |
| Figure 47. | LQFP48 marking example (package top view)                               | 123 |
| Figure 48. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale  |     |
|            | package outline                                                         | 124 |
| Figure 49. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale  |     |
|            | recommended footprint                                                   | 125 |
| Figure 50. | Standard WLCSP36 marking example (package top view)                     | 126 |
| Figure 51. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale      |     |
|            | package outline                                                         | 127 |
| Figure 52. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale      |     |
|            | package recommended footprint                                           | 128 |
| Figure 53. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline         | 129 |
| Figure 54. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat recommended footprint   | 130 |
| Figure 55. | LQFP32 marking example (package top view)                               | 131 |
| Figure 56. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat |     |
|            | package outline                                                         | 132 |
| Figure 57. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat |     |
|            | recommended footprint                                                   |     |
| Figure 58. | UFQFPN32 marking example (package top view)                             | 134 |
| Figure 59. | Thermal resistance                                                      | 136 |



| Peripheral             | STM32L0<br>52T6                                                             | STM32<br>L052K6         | STM32<br>L052C6 | STM32<br>L052R6       | STM32L<br>052T8 | STM32<br>L052K8         | STM32<br>L052C8 | STM32<br>L052R8       |
|------------------------|-----------------------------------------------------------------------------|-------------------------|-----------------|-----------------------|-----------------|-------------------------|-----------------|-----------------------|
| Operating temperatures | Ambient temperature: –40 to +125 °C<br>Junction temperature: –40 to +130 °C |                         |                 |                       |                 |                         |                 |                       |
| Packages               | WLCSP<br>36                                                                 | LQFP32,<br>UFQFPN<br>32 | LQFP48          | LQFP64<br>TFBGA<br>64 | WLCSP<br>36     | LQFP32,<br>UFQFPN<br>32 | LQFP48          | LQFP64<br>TFBGA<br>64 |

### Table 2. Ultra-low-power STM32L052x6/x8 device features and peripheral counts (continued)

1. 2 SPI interfaces are USARTs operating in SPI master mode.

2. LQFP32 has two GPIOs, less than UFQFPN32 (27).

3. TFBGA64 has one GPIO, one ADC input and one capacitive sensing channel less than LQFP64.



### • Startup clock

After reset, the microcontroller restarts by default with an internal 2 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.

### • Clock security system (CSS)

This feature can be enabled by software. If an HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled.

Another clock security system can be enabled, in case of failure of the LSE it provides an interrupt or wakeup event which is generated if enabled.

### • Clock-out capability (MCO: microcontroller clock output)

It outputs one of the internal clocks for external use by the application.

Several prescalers allow the configuration of the AHB frequency, each APB (APB1 and APB2) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree.



# 3.6 Low-power real-time clock and backup registers

The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter. Its main features are the following:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- Automatically correction for 28, 29 (leap year), 30, and 31 day of the month
- Two programmable alarms with wake up from Stop and Standby mode capability
- Periodic wakeup from Stop and Standby with programmable resolution and period
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 37 kHz)
- The high-speed external clock

# 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz.

## Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 28 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 51 GPIOs can be connected to the 16 configurable interrupt/event lines. The 12 other lines are connected to PVD, RTC, USB, USARTS, LPUART, LPTIMER or comparator events.



DocID025936 Rev 7

## 3.14 Ultra-low-power comparators and reference voltage

The STM32L052x6/8 embed two comparators sharing the same current bias and reference voltage. The reference voltage can be internal or external (coming from an I/O).

- One comparator with ultra low consumption
- One comparator with rail-to-rail inputs, fast or slow mode.
- The threshold can be one of the following:
  - DAC output
  - External I/O pins
  - Internal reference voltage (V<sub>REFINT</sub>)
  - submultiple of Internal reference voltage(1/4, 1/2, 3/4) for the rail to rail comparator.

Both comparators can wake up the devices from Stop mode, and be combined into a window comparator.

The internal reference voltage is available externally via a low-power / low-current output buffer (driving current capability of 1  $\mu$ A typical).

## 3.15 System configuration controller

The system configuration controller provides the capability to remap some alternate functions on different I/O ports.

The highly flexible routing interface allows the application firmware to control the routing of different I/Os to the TIM2, TIM21, TIM22 and LPTIM timer input captures. It also controls the routing of internal analog signals to the USB internal oscillator, ADC, COMP1 and COMP2 and the internal reference voltage  $V_{\text{REFINT}}$ .

# 3.16 Touch sensing controller (TSC)

The STM32L052x6/8 provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 24 capacitive sensing channels distributed over 8 analog I/O groups.

Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (such as glass, plastic). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application.



## 3.17.4 SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is based on a 24-bit downcounter with autoreload capability and a programmable clock source. It features a maskable system interrupt generation when the counter reaches '0'.

## 3.17.5 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.

## 3.17.6 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

# 3.18 Communication interfaces

## 3.18.1 I<sup>2</sup>C bus

two I<sup>2</sup>C interface (I2C1, I2C2) can operate in multimaster or slave modes.

Each I<sup>2</sup>C interface can support Standard mode (Sm, up to 100 kbit/s), Fast mode (Fm, up to 400 kbit/s) and Fast Mode Plus (Fm+, up to 1 Mbit/s) with 20 mA output drive on some I/Os.

7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask) are also supported as well as programmable analog and digital noise filters.

|                                     | Analog filter                                         | Digital filter                                                                                       |
|-------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Pulse width of<br>suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15<br>I2C peripheral clocks                                            |
| Benefits                            | Available in Stop mode                                | <ol> <li>Extra filtering capability vs.<br/>standard requirements.</li> <li>Stable length</li> </ol> |
| Drawbacks                           | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled.             |

In addition, I2C1 provides hardware support for SMBus 2.0 and PMBus 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match.







Figure 15.  $I_{DD}$  vs  $V_{DD}$ , at T<sub>A</sub>= 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSI16, 1WS





### 2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).

| Symbol                                                                       | Parameter                                              |                                                    | Conditions                                        |                                            | Тур  | Max <sup>(1)</sup> | Unit |
|------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|--------------------------------------------|------|--------------------|------|
|                                                                              |                                                        |                                                    |                                                   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 8.5  | 10                 |      |
|                                                                              |                                                        |                                                    | MSI clock = 65 kHz,<br>f <sub>HCLK</sub> = 32 kHz | T <sub>A</sub> = 85 °C                     | 11.5 | 48                 |      |
|                                                                              |                                                        |                                                    |                                                   | T <sub>A</sub> = 105 °C                    | 15.5 | 53                 |      |
|                                                                              |                                                        |                                                    |                                                   | T <sub>A</sub> = 125 °C                    | 27.5 | 130                |      |
|                                                                              | All peripherals                                        |                                                    | $T_A = -40 \text{ °C to } 25 \text{ °C}$          | 10                                         | 15   |                    |      |
|                                                                              |                                                        | OFF, code<br>executed from                         | MSI clock= 65 kHz,                                | T <sub>A</sub> = 85 °C                     | 15.5 | 50                 |      |
|                                                                              |                                                        | RAM, Flash                                         | f <sub>HCLK</sub> = 65 kHz                        | T <sub>A</sub> = 105 °C                    | 19.5 | 54                 |      |
|                                                                              | switched off,<br>V <sub>DD</sub> from 1.65<br>to 3.6 V |                                                    |                                                   | T <sub>A</sub> = 125 °C                    | 31.5 | 130                |      |
|                                                                              |                                                        |                                                    |                                                   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 20   | 25                 |      |
| I <sub>DD</sub><br>(LP Run)<br>Supply<br>current in<br>Low-power<br>run mode |                                                        |                                                    | T <sub>A</sub> = 55 °C                            | 23                                         | 50   |                    |      |
|                                                                              |                                                        | MSI clock= 131 kHz,<br>f <sub>HCLK</sub> = 131 kHz | T <sub>A</sub> = 85 °C                            | 25.5                                       | 55   |                    |      |
|                                                                              | Supply                                                 |                                                    | HOLK                                              | T <sub>A</sub> = 105 °C                    | 29.5 | 64                 | μA   |
|                                                                              |                                                        |                                                    |                                                   | T <sub>A</sub> = 125 °C                    | 40   | 140                |      |
|                                                                              | •                                                      |                                                    |                                                   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 22   | 28                 |      |
|                                                                              |                                                        | MSI clock= 65 kHz,                                 | T <sub>A</sub> = 85 °C                            | 26                                         | 68   |                    |      |
|                                                                              |                                                        | All peripherals<br>OFF, code                       | f <sub>HCLK</sub> = 32 kHz                        | T <sub>A</sub> = 105 °C                    | 31   | 75                 | -    |
|                                                                              |                                                        |                                                    |                                                   | T <sub>A</sub> = 125 °C                    | 44   | 95                 |      |
|                                                                              |                                                        |                                                    |                                                   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 27.5 | 33                 |      |
|                                                                              |                                                        |                                                    | MSI clock = 65 kHz,                               | T <sub>A</sub> = 85 °C                     | 31.5 | 73                 |      |
|                                                                              |                                                        | executed from<br>Flash, V <sub>DD</sub>            | f <sub>HCLK</sub> = 65 kHz                        | T <sub>A</sub> = 105 °C                    | 36.5 | 80                 |      |
|                                                                              |                                                        | from 1.65 V to                                     |                                                   | T <sub>A</sub> = 125 °C                    | 49   | 100                |      |
|                                                                              |                                                        | 3.6 V                                              |                                                   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 39   | 46                 |      |
|                                                                              |                                                        |                                                    | MSI clock =                                       | T <sub>A</sub> = 55 °C                     | 41   | 80                 |      |
|                                                                              |                                                        |                                                    | 131 kHz,                                          | T <sub>A</sub> = 85 °C                     | 44   | 86                 |      |
|                                                                              |                                                        |                                                    | f <sub>HCLK</sub> = 131 kHz                       | T <sub>A</sub> = 105 °C                    | 49.5 | 100                |      |
|                                                                              |                                                        |                                                    |                                                   | T <sub>A</sub> = 125 °C                    | 60   | 120                |      |

### Table 34. Current consumption in Low-power run mode

1. Guaranteed by characterization results at 125 °C, unless otherwise specified.



# Figure 16. I<sub>DD</sub> vs V<sub>DD</sub>, at T<sub>A</sub>= 25/55/ 85/105/125 °C, Low-power run mode, code running from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS



| Symbol     | Parameter                |                     | Conditions                                                      |                         | Тур                     | Max <sup>(1)</sup> | Unit |
|------------|--------------------------|---------------------|-----------------------------------------------------------------|-------------------------|-------------------------|--------------------|------|
|            |                          |                     | MSI clock = 65 kHz,<br>f <sub>HCLK</sub> = 32 kHz,<br>Flash OFF | $T_{A} = -40$ to 25°C   | 4.7 <sup>(2)</sup>      | -                  |      |
|            |                          |                     |                                                                 | $T_{A} = -40$ to 25°C   | 17                      | 23                 |      |
|            |                          | MSI clock = 65 kHz, | T <sub>A</sub> = 85 °C                                          | 19.5                    | 63                      |                    |      |
|            |                          |                     | f <sub>HCLK</sub> = 32 kHz,<br>Flash ON                         | T <sub>A</sub> = 105 °C | 5°C 23 69               |                    |      |
|            |                          |                     | T <sub>A</sub> = 125 °C                                         | 32.5                    | 90                      |                    |      |
| Supply     | All peripherals          |                     | $T_{A} = -40$ to 25°C                                           | 17                      | 23                      |                    |      |
| (LP Sleep) | IDD CURRENT OFF Vas from |                     |                                                                 | T <sub>A</sub> = 85 °C  | 20                      | 63                 | μA   |
|            |                          | 1.05 to 3.0 v       |                                                                 |                         | T <sub>A</sub> = 105 °C | 23.5               | 69   |
|            |                          |                     | T <sub>A</sub> = 125 °C                                         | 32.5                    | 90                      |                    |      |
|            |                          |                     | MSI clock = 131 kHz,                                            | $T_A = -40$ to 25°C     | 19.5                    | 36                 |      |
|            |                          |                     |                                                                 | T <sub>A</sub> = 55 °C  | 20.5                    | 64                 |      |
|            |                          |                     | f <sub>HCLK</sub> = 131 kHz,                                    | T <sub>A</sub> = 85 °C  | 22.5                    | 66                 |      |
|            |                          |                     | Flash ON                                                        | T <sub>A</sub> = 105 °C | 26                      | 72                 |      |
|            |                          |                     |                                                                 | T <sub>A</sub> = 125 °C | 35                      | 95                 |      |

| Table 35. Current consumption in Low-power sleep mod |
|------------------------------------------------------|
|------------------------------------------------------|

1. Guaranteed by characterization results at 125  $^\circ\text{C},$  unless otherwise specified.

2. As the CPU is in Sleep mode, the difference between the current consumption with Flash ON and OFF (nearly 12  $\mu$ A) is the same whatever the clock frequency.



## High-speed internal 48 MHz (HSI48) RC oscillator

| Symbol                  | Parameter                                                                          | Conditions             | Min                 | Тур  | Мах                | Unit |  |  |
|-------------------------|------------------------------------------------------------------------------------|------------------------|---------------------|------|--------------------|------|--|--|
| f <sub>HSI48</sub>      | Frequency                                                                          |                        | -                   | 48   | -                  | MHz  |  |  |
| TRIM                    | HSI48 user-trimming step                                                           |                        | 0.09 <sup>(2)</sup> | 0.14 | 0.2 <sup>(2)</sup> | %    |  |  |
| DuCy <sub>(HSI48)</sub> | Duty cycle                                                                         |                        | 45 <sup>(2)</sup>   | -    | 55 <sup>(2)</sup>  | %    |  |  |
| ACC <sub>HSI48</sub>    | Accuracy of the HSI48<br>oscillator (factory calibrated<br>before CRS calibration) | T <sub>A</sub> = 25 °C | -4 <sup>(3)</sup>   | -    | 4 <sup>(3)</sup>   | %    |  |  |
| t <sub>su(HSI48)</sub>  | HSI48 oscillator startup time                                                      |                        | -                   | -    | 6 <sup>(2)</sup>   | μs   |  |  |
| I <sub>DDA(HSI48)</sub> | HSI48 oscillator power<br>consumption                                              |                        | -                   | 330  | 380 <sup>(2)</sup> | μA   |  |  |

1.  $V_{DDA}$  = 3.3 V,  $T_A$  = -40 to 125 °C unless otherwise specified.

2. Guaranteed by design.

3. Guaranteed by characterization results.

## Low-speed internal (LSI) RC oscillator

## Table 48. LSI oscillator characteristics

| Symbol                              | Parameter                                                               | Min | Тур | Max | Unit |
|-------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub> <sup>(1)</sup>     | LSI frequency                                                           | 26  | 38  | 56  | kHz  |
| D <sub>LSI</sub> <sup>(2)</sup>     | LSI oscillator frequency drift $0^{\circ}C \leq T_{A} \leq 85^{\circ}C$ | -10 | -   | 4   | %    |
| t <sub>su(LSI)</sub> <sup>(3)</sup> | LSI oscillator startup time                                             | -   | -   | 200 | μs   |
| I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption                                        | -   | 400 | 510 | nA   |

1. Guaranteed by test in production.

2. This is a deviation for an individual part, once the initial frequency has been measured.

3. Guaranteed by design.

## Multi-speed internal (MSI) RC oscillator

## Table 49. MSI oscillator characteristics

| Symbol           | Parameter                                                                                | Condition   | Тур  | Max | Unit |
|------------------|------------------------------------------------------------------------------------------|-------------|------|-----|------|
|                  |                                                                                          | MSI range 0 | 65.5 | -   |      |
|                  | Frequency after factory calibration, done at $V_{DD}$ = 3.3 V and T <sub>A</sub> = 25 °C | MSI range 1 | 131  | -   |      |
| f <sub>MSI</sub> |                                                                                          | MSI range 2 | 262  | -   | kHz  |
|                  |                                                                                          | MSI range 3 | 524  | -   |      |
|                  |                                                                                          | MSI range 4 | 1.05 | -   |      |
|                  |                                                                                          | MSI range 5 | 2.1  | -   | MHz  |
|                  |                                                                                          | MSI range 6 | 4.2  | -   |      |



## 6.3.11 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the ANSI/JEDEC standard.

| Symbol                | Ratings                                                     | Conditions                                             | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------------|--------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)          | $T_A = +25 °C,$<br>conforming to<br>ANSI/JEDEC JS-001  | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge<br>voltage (charge device<br>model) | $T_A = +25 °C,$<br>conforming to<br>ANSI/ESD STM5.3.1. | C4    | 500                             | v    |

| Table 56. ESD absolute maximum ratii | ngs |
|--------------------------------------|-----|
|--------------------------------------|-----|

1. Guaranteed by characterization results.

## Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latch-up standard.

### Table 57. Electrical sensitivities

| Symbol | Parameter             | Conditions                            | Class      |
|--------|-----------------------|---------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +125$ °C conforming to JESD78A | II level A |



## **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 60* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 25*. All I/Os are CMOS and TTL compliant.

| Symbol                               | Parameter                                                  | Conditions                                                                             | Min                   | Max  | Unit |
|--------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|------|------|
| V <sub>OL</sub> <sup>(1)</sup>       | Output low level voltage for an I/O pin                    | CMOS port <sup>(2)</sup> ,<br>I <sub>IO</sub> = +8 mA                                  | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)</sup>       | Output high level voltage for an I/O pin                   | $1_{O} = +0.01$ A<br>2.7 V $\leq V_{DD} \leq 3.6$ V                                    | V <sub>DD</sub> -0.4  | -    |      |
| V <sub>OL</sub> <sup>(1)</sup>       | Output low level voltage for an I/O pin                    | TTL port <sup>(2)</sup> ,<br>I <sub>IO</sub> =+ 8 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin                   | TTL port <sup>(2)</sup> ,<br>I <sub>IO</sub> = -6 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V | 2.4                   | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup>    | Output low level voltage for an I/O<br>pin                 | I <sub>IO</sub> = +15 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V                             | -                     | 1.3  | v    |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin                   | I <sub>IO</sub> = -15 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V                             | V <sub>DD</sub> -1.3  | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup>    | Output low level voltage for an I/O pin                    | I <sub>IO</sub> = +4 mA<br>1.65 V ≤V <sub>DD</sub> < 3.6 V                             | -                     | 0.45 |      |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin                   | $I_{IO}$ = -4 mA<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                         | V <sub>DD</sub> -0.45 | -    |      |
| V <sub>OLFM+</sub> <sup>(1)(4)</sup> | Output low level voltage for an FTf<br>I/O pin in Fm+ mode | I <sub>IO</sub> = 20 mA<br>2.7 V ≤V <sub>DD</sub> ≤ 3.6 V                              | -                     | 0.4  |      |
| VOLFM+` ´´ ´                         |                                                            | $I_{IO}$ = 10 mA<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                         | -                     | 0.4  |      |

### Table 60. Output voltage characteristics

 The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 23*. The sum of the currents sunk by all the I/Os (I/O ports and control pins) must always be respected and must not exceed ΣI<sub>IO(PIN)</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 23. The sum of the currents sourced by all the I/Os (I/O ports and control pins) must always be respected and must not exceed  $\Sigma I_{IO(PIN)}$ .

4. Guaranteed by characterization results.



### STM32L052x6 STM32L052x8

| Symbol                                | Parameter                          | Conditions                                      | Min                                               | Min Typ Max |                                                   | Unit                       |
|---------------------------------------|------------------------------------|-------------------------------------------------|---------------------------------------------------|-------------|---------------------------------------------------|----------------------------|
| R <sub>ADC</sub> <sup>(3)(4)</sup>    | Sampling switch resistance         | -                                               | 1                                                 |             | kΩ                                                |                            |
| C <sub>ADC</sub> <sup>(3)</sup>       | Internal sample and hold capacitor | -                                               | -                                                 | -           | 8                                                 | pF                         |
| ↓ (3)(5)                              | Calibration time                   | f <sub>ADC</sub> = 16 MHz                       |                                                   | 5.2         |                                                   | μs                         |
| t <sub>CAL</sub> <sup>(3)(5)</sup>    |                                    | -                                               |                                                   | 83          |                                                   | 1/f <sub>ADC</sub>         |
|                                       |                                    | ADC clock = HSI16                               | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | -           | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
|                                       | ADC_DR register write<br>latency   | ADC clock = PCLK/2                              | -                                                 | 4.5         | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                       |                                    | ADC clock = PCLK/4                              | -                                                 | 8.5         | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                       |                                    | $f_{ADC} = f_{PCLK}/2 = 16 \text{ MHz}$         | 0.266                                             |             | μs                                                |                            |
|                                       |                                    | $f_{ADC} = f_{PCLK}/2$                          | 8.5                                               |             |                                                   | 1/f <sub>PCLK</sub>        |
| t <sub>latr</sub> (3)                 | Trigger conversion latency         | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 = 8 MHz | 0.516                                             |             |                                                   | μs                         |
|                                       |                                    | f <sub>ADC</sub> = f <sub>PCLK</sub> /4         | 16.5                                              |             | 1/f <sub>PCLK</sub>                               |                            |
|                                       |                                    | f <sub>ADC</sub> = f <sub>HSI16</sub> = 16 MHz  | 0.252                                             | -           | 0.260                                             | μs                         |
| Jitter <sub>ADC</sub>                 | ADC jitter on trigger conversion   | f <sub>ADC</sub> = f <sub>HSI16</sub>           | - 1 -                                             |             | 1/f <sub>HSI16</sub>                              |                            |
| ts <sup>(3)</sup>                     | . (3)                              | f <sub>ADC</sub> = 16 MHz                       | 0.093                                             | -           | 10.03                                             | μs                         |
| ts <sup>(e)</sup>                     | Sampling time                      | -                                               | 1.5                                               | -           | 160.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>UP_LDO</sub> <sup>(3)(5)</sup> | Internal LDO power-up time         | -                                               | -                                                 | -           | 10                                                | μs                         |
| t <sub>STAB</sub> <sup>(3)(5)</sup>   | ADC stabilization time             | -                                               | 14                                                |             | 1/f <sub>ADC</sub>                                |                            |
| + (3)                                 | Total conversion time              | f <sub>ADC</sub> = 16 MHz,<br>12-bit resolution | 0.875                                             | -           | 10.81                                             | μs                         |
| t <sub>ConV</sub> <sup>(3)</sup>      | (including sampling time)          | 12-bit resolution                               | 14 to 173 (t <sub>S</sub> for successive          |             |                                                   | 1/f <sub>ADC</sub>         |

Table 63. ADC characteristics (continued)

1. V<sub>DDA</sub> minimum value can be decreased in specific temperature conditions. Refer to Table 64: RAIN max for fADC = 16 MHz.

2. A current consumption proportional to the APB clock frequency has to be added (see *Table 39: Peripheral current consumption in Run or Sleep mode*).

3. Guaranteed by design.

 Standard channels have an extra protection resistance which depends on supply voltage. Refer to Table 64: RAIN max for fADC = 16 MHz.

5. This parameter only includes the ADC timing. It does not take into account register access latency.

6. This parameter specifies the latency to transfer the conversion result into the ADC\_DR register. EOC bit is set to indicate the conversion is complete and has the same latency.



| Symbol              | Parameter                                                                                                                                                 | Conditions                                                 | Min | Тур | Мах | Unit |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| tsettling           | Settling time (full scale: for a<br>12-bit code transition between<br>the lowest and the highest<br>input codes till DAC_OUT<br>reaches final value ±1LSB | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$        | -   | 7   | 12  | μs   |
| Update rate         | Max frequency for a correct<br>DAC_OUT change (95% of<br>final value) with 1 LSB<br>variation in the input code                                           | $C_L \le 50 \text{ pF, } R_L \ge 5 \text{ k}\Omega$        | -   | -   | 1   | Msps |
| t <sub>WAKEUP</sub> | Wakeup time from off state<br>(setting the ENx bit in the DAC<br>Control register) <sup>(9)</sup>                                                         | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$         | -   | 9   | 15  | μs   |
| PSRR+               | V <sub>DDA</sub> supply rejection ratio<br>(static DC measurement)                                                                                        | $C_L \le 50 \text{ pF}, \text{ R}_L \ge 5 \text{ k}\Omega$ | -   | -60 | -35 | dB   |

Table 66. DAC characteristics (continued)

1. Guaranteed by characterization results.

2. Guaranteed by design, not tested in production.

3. Connected between DAC\_OUT and V<sub>SSA</sub>.

4. Difference between two consecutive codes - 1 LSB.

5. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.

6. Difference between the value measured at Code (0x800) and the ideal value =  $V_{REF+}/2$ .

7. Difference between the value measured at Code (0x001) and the ideal value.

- 8. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and ( $V_{DDA} 0.2$ ) V when buffer is ON.
- 9. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).





1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.



# Table 82. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ballgrid array package mechanical data (continued)

| Symbol |     | millimeters |       |     | inches <sup>(1)</sup> |        |
|--------|-----|-------------|-------|-----|-----------------------|--------|
| Symbol | Min | Тур         | Мах   | Min | Тур                   | Мах    |
| ddd    | -   | -           | 0.080 | -   | -                     | 0.0031 |
| eee    | -   | -           | 0.150 | -   | -                     | 0.0059 |
| fff    | -   | -           | 0.050 | -   | -                     | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

# Figure 43. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball ,grid array recommended footprint



### Table 83. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA)

| Dimension    | Recommended values                                              |
|--------------|-----------------------------------------------------------------|
| Pitch        | 0.5                                                             |
| Dpad         | 0.27 mm                                                         |
| Dsm          | 0.35 mm typ. (depends on the soldermask registration tolerance) |
| Solder paste | 0.27 mm aperture diameter.                                      |

Note:Non solder mask defined (NSMD) pads are recommended.4 to 6 mils solder paste screen printing process.



### **Device marking for LQFP32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



## **Device marking for UFQFPN32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Date | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date | Revision | Changes         Cover page: changed LQFP32 size, updated core speed, added         minimum supply voltage for ADC, DAC and comparators.         ADC now guaranteed down to 1.65 V.         Updated list of applications in Section 1: Introduction. Changed number         of 12S interfaces to one in Section 1: Description.         Updated Table 2: Ultra-low-power STM32L052x6/x8 device features         and peripheral counts.         Updated RTC/TIM21 in Table 6: STM32L0xx peripherals interconnect         matrix.         Updated Table 3: Functionalities depending on the operating power         supply range.         Split LQFP32/UFQFPN32 pinout schematics into two distinct figures:         Figure 7 and Figure 8. Added note related to WLCSP36 package in         Table 16: STM32L052x6/8 pin definitions.         Updated Section 3.4.1: Power supply schemes.         Updated V <sub>DDA</sub> in Table 25: General operating conditions.         Splitted Table Current consumption in Run mode, code with data         processing running from Flash into Table 29 and Table 30 and content         updated. Split Table Current consumption in Run mode, rable 35:         Current consumption in Low-power run mode, Table 35:         Current consumptions in Stop mode, Table 36: Typical and         maximum current consumptions in Standby mode, and added Table 38:         Average current consumptions in Standby mode, and added |

Table 93. Document revision history (continued)



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

DocID025936 Rev 7

