Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|-----------------------------------------------------------------------|--| | Product Status | Active | | | Core Processor | ARM® Cortex®-M0+ | | | Core Size | 32-Bit Single-Core | | | Speed | 32MHz | | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB | | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | | Number of I/O | 27 | | | Program Memory Size | 64KB (64K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | 2K x 8 | | | RAM Size | 8K x 8 | | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | | Data Converters | A/D 10x12b; D/A 1x12b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 105°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 32-LQFP | | | Supplier Device Package | 32-LQFP (7x7) | | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l052k8t7 | | | | | 3.17.5 | Independent watchdog (IWDG) | . 34 | |---|-------|-----------|-------------------------------------------------------------------|------| | | | 3.17.6 | Window watchdog (WWDG) | . 34 | | | 3.18 | Commi | unication interfaces | 34 | | | | 3.18.1 | I2C bus | . 34 | | | | 3.18.2 | Universal synchronous/asynchronous receiver transmitter (USART) . | . 35 | | | | 3.18.3 | Low-power universal asynchronous receiver transmitter (LPUART) | . 36 | | | | 3.18.4 | Serial peripheral interface (SPI)/Inter-integrated sound (I2S) | . 36 | | | | 3.18.5 | Universal serial bus (USB) | . 37 | | | 3.19 | Clock r | ecovery system (CRS) | 37 | | | 3.20 | Cyclic ı | redundancy check (CRC) calculation unit | 37 | | | 3.21 | | wire debug port (SW-DP) | | | 4 | Din | locarint | ions | 20 | | 4 | Pin C | iescript | ions | 30 | | 5 | Mem | ory ma | oping | 52 | | 6 | Elect | trical ch | aracteristics | 53 | | | 6.1 | Parame | eter conditions | 53 | | | | 6.1.1 | Minimum and maximum values | . 53 | | | | 6.1.2 | Typical values | . 53 | | | | 6.1.3 | Typical curves | . 53 | | | | 6.1.4 | Loading capacitor | . 53 | | | | 6.1.5 | Pin input voltage | . 53 | | | | 6.1.6 | Power supply scheme | . 54 | | | | 6.1.7 | Current consumption measurement | . 54 | | | 6.2 | Absolu | te maximum ratings | 55 | | | 6.3 | Operat | ing conditions | 57 | | | | 6.3.1 | General operating conditions | . 57 | | | | 6.3.2 | Embedded reset and power control block characteristics | . 59 | | | | 6.3.3 | Embedded internal reference voltage | . 60 | | | | 6.3.4 | Supply current characteristics | . 61 | | | | 6.3.5 | Wakeup time from low-power mode | . 72 | | | | 6.3.6 | External clock source characteristics | . 74 | | | | 6.3.7 | Internal clock source characteristics | . 78 | | | | 6.3.8 | PLL characteristics | . 81 | | | | 6.3.9 | Memory characteristics | . 82 | | | | 6.3.10 | EMC characteristics | . 83 | | Figure 43. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | |--------------|-------------------------------------------------------------------------|-----| | | ,grid array recommended footprint | 119 | | Figure 44. | TFBGA64 marking example (package top view) | 120 | | Figure 45. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 46. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint | | | Figure 47. | LQFP48 marking example (package top view) | | | Figure 48. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | package outline | 124 | | Figure 49. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | recommended footprint | 125 | | Figure 50. | Standard WLCSP36 marking example (package top view) | | | Figure 51. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | package outline | 127 | | Figure 52. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | 9 | package recommended footprint | 128 | | Figure 53. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 54. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat recommended footprint | | | Figure 55. | LQFP32 marking example (package top view) | | | Figure 56. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | | package outline | 132 | | Figure 57. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | . igan e e i | recommended footprint | 133 | | Figure 58. | UFQFPN32 marking example (package top view) | | | Figure 59. | Thermal resistance | | Figure 1. STM32L052x6/8 block diagram ### 3.2 Interconnect matrix Several peripherals are directly interconnected. This allows autonomous communication between peripherals, thus saving CPU resources and power consumption. In addition, these hardware connections allow fast and predictable latency. Depending on peripherals, these interconnections can operate in Run, Sleep, Low-power run, Low-power sleep and Stop modes. Table 6. STM32L0xx peripherals interconnect matrix | Interconnect source | Interconnect<br>destination | Interconnect action | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | Stop | |---------------------|-----------------------------|--------------------------------------------------------------------|-----|-------|----------------------|------------------------|------| | COMPx | TIM2,TIM21,<br>TIM22 | Timer input channel,<br>trigger from analog<br>signals comparison | Y | Y | Y | Y | - | | COMPX | LPTIM | Timer input channel,<br>trigger from analog<br>signals comparison | Υ | Υ | Y | Y | Y | | TIMx | TIMx | Timer triggered by other timer | Y | Υ | Y | Y | - | | RTC | TIM21 | Timer triggered by Auto wake-up | Y | Υ | Y | Y | - | | RIC | LPTIM | Timer triggered by RTC event | Υ | Υ | Y | Y | Υ | | All clock<br>source | TIMx | Clock source used as input channel for RC measurement and trimming | Y | Y | Y | Y | - | | USB | CRS/HSI48 | the clock recovery<br>system trims the HSI48<br>based on USB SOF | Y | Y | - | - | - | | | TIMx | Timer input channel and trigger | Y | Υ | Y | Y | - | | GPIO | LPTIM | Timer input channel and trigger | Y | Υ | Y | Y | Υ | | | ADC,DAC | Conversion trigger | Υ | Y | Y | Y | - | ## 3.4 Reset and supply management ### 3.4.1 Power supply schemes - V<sub>DD</sub> = 1.65 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - $V_{SSA}$ , $V_{DDA}$ = 1.65 to 3.6 V: external analog power supplies for ADC, DAC, reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 1.8 V when the DAC is used). $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and $V_{SS}$ , respectively. - V<sub>DD\_USB</sub> = 1.65 to 3.6V: external power supply for USB transceiver, USB\_DM (PA11) and USB\_DP (PA12). To guarantee a correct voltage level for USB communication V<sub>DD\_USB</sub> must be above 3.0V. If USB is not used this pin must be tied to V<sub>DD</sub>. ### 3.4.2 Power supply supervisor The devices have an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR) that can be coupled with a brownout reset (BOR) circuitry. Two versions are available: - The version with BOR activated at power-on operates between 1.8 V and 3.6 V. - The other version without BOR operates between 1.65 V and 3.6 V. After the $V_{DD}$ threshold is reached (1.65 V or 1.8 V depending on the BOR which is active or not at power-on), the option byte loading process starts, either to confirm or modify default thresholds, or to disable the BOR permanently: in this case, the VDD min value becomes 1.65 V (whatever the version, BOR active or not, at power-on). When BOR is active at power-on, it ensures proper operation starting from 1.8 V whatever the power ramp-up phase before it reaches 1.8 V. When BOR is not active at power-up, the power ramp-up should guarantee that 1.65 V is reached on $V_{DD}$ at least 1 ms after it exits the POR area. Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Stop mode, it is possible to automatically switch off the internal reference voltage ( $V_{REFINT}$ ) in Stop mode. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for any external reset circuit. Note: The start-up time at power-on is typically 3.3 ms when BOR is active at power-up, the start-up time at power-on can be decreased down to 1 ms typically for devices with BOR inactive at power-up. The devices feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD/VDDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when $V_{DD/VDDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD/VDDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. ## 3.10 Direct memory access (DMA) The flexible 7-channel, general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, LPUART, general-purpose timers, DAC, and ADC. ## 3.11 Analog-to-digital converter (ADC) A native 12-bit, extended to 16-bit through hardware oversampling, analog-to-digital converter is embedded into STM32L052x6/8 device. It has up to 16 external channels and 3 internal channels (temperature sensor, voltage reference). Three channels, PA0, PA4 and PA5, are fast channels, while the others are standard channels. The ADC performs conversions in single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC frequency is independent from the CPU frequency, allowing maximum sampling rate of 1.14 MSPS even with a low CPU speed. The ADC consumption is low at all frequencies ( $\sim$ 25 $\mu$ A at 10 kSPS, $\sim$ 200 $\mu$ A at 1MSPS). An auto-shutdown function guarantees that the ADC is powered off except during the active conversion phase. The ADC can be served by the DMA controller. It can operate from a supply voltage down to 1.65 V. The ADC features a hardware oversampler up to 256 samples, this improves the resolution to 16 bits (see AN2668). An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all scanned channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIMx) can be internally connected to the ADC start triggers, to allow the application to synchronize A/D conversions and timers. # 3.12 Temperature sensor The temperature sensor ( $T_{SENSE}$ ) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN18 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. | Group | Capacitive sensing signal name | Pin<br>name | Group | Capacitive sensing signal name | Pin<br>name | |-------|--------------------------------|--------------------|-------|--------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | TSC_G5_IO1 | PB3 | | 1 | TSC_G1_IO2 | PA1 | 5 | TSC_G5_IO2 | PB4 | | ' | TSC_G1_IO3 | PA2 | 3 | TSC_G5_IO3 | PB6 | | | TSC_G1_IO4 | PA3 | | TSC_G5_IO4 | PB7 | | | TSC_G2_IO1 | PA4 <sup>(1)</sup> | | TSC_G6_IO1 | PB11 | | 2 | TSC_G2_IO2 | PA5 | 6 | TSC_G6_IO2 | PB12 | | 2 | TSC_G2_IO3 | PA6 | 0 | TSC_G6_IO3 | PB13 | | | TSC_G2_IO4 | PA7 | | TSC_G6_IO4 | PB14 | | | TSC_G3_IO1 | PC5 | | TSC_G7_IO1 | PC0 | | 3 | TSC_G3_IO2 | PB0 | 7 | TSC_G7_IO2 | PC1 | | 3 | TSC_G3_IO3 | PB1 | , | TSC_G7_IO3 | PC2 | | | TSC_G3_IO4 | PB2 | | TSC_G7_IO4 | PC3 | | | TSC_G4_IO1 | PA9 | | TSC_G8_IO1 | PC6 | | 4 | TSC_G4_IO2 | PA10 | 8 | TSC_G8_IO2 | PC7 | | 4 | TSC_G4_IO3 | PA11 | 0 | TSC_G8_IO3 | PC8 | | | TSC_G4_IO4 | PA12 | | TSC_G8_IO4 | PC9 | Table 9. Capacitive sensing GPIOs available on STM32L052x6/8 devices # 3.17 Timers and watchdogs The ultra-low-power STM32L052x6/8 devices include three general-purpose timers, one low-power timer (LPTIM), one basic timer, two watchdog timers and the SysTick timer. Table 10 compares the features of the general-purpose and basic timers. **DMA** Counter Capture/compare Complementary Timer Counter type **Prescaler factor** request resolution channels outputs generation Up, down, Any integer between 4 TIM2 16-bit Yes No up/down 1 and 65536 TIM21. Up, down, Any integer between 16-bit No 2 No TIM22 up/down 1 and 65536 Any integer between TIM6 16-bit Up Yes 0 No 1 and 65536 Table 10. Timer feature comparison 32/144 DocID025936 Rev 7 This GPIO offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O. Each I2C interface can be served by the DMA controller. Refer to *Table 12* for an overview of I2C interface features. Table 12. STM32L052x6/8 I<sup>2</sup>C implementation | I2C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------------------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х | X <sup>(2)</sup> | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | Х | - | <sup>1.</sup> X = supported. ### 3.18.2 Universal synchronous/asynchronous receiver transmitter (USART) The two USART interfaces (USART1, USART2) are able to communicate at speeds of up to 4 Mbit/s. They provide hardware management of the CTS, RTS and RS485 driver enable (DE) signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. They also support SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability, auto baud rate feature and has a clock domain independent from the CPU clock, allowing to wake up the MCU from Stop mode using baudrates up to 42 Kbaud. All USART interfaces can be served by the DMA controller. Table 13 for the supported modes and features of USART interfaces. Table 13. USART implementation | USART modes/features <sup>(1)</sup> | USART1 and USART2 | |---------------------------------------------|-------------------| | Hardware flow control for modem | X | | Continuous communication using DMA | X | | Multiprocessor communication | Х | | Synchronous mode <sup>(2)</sup> | Х | | Smartcard mode | Х | | Single-wire half-duplex communication | X | | IrDA SIR ENDEC block | Х | | LIN mode | Х | | Dual clock domain and wakeup from Stop mode | Х | | Receiver timeout interrupt | Х | <sup>2.</sup> See for the list of I/Os that feature Fast Mode Plus capability Table 18. Alternate function port B | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | |--------|------|-----------------------------------------|----------|--------------------------------------------|------------|-------------------------------------|----------------------|-------------------------| | Po | ort | SPI1/SPI2/I2S2/<br>USART1/<br>EVENTOUT/ | 12C1 | LPUART1/LPTIM<br>/TIM2/SYS_AF/<br>EVENTOUT | I2C1/TSC | I2C1/TIM22/<br>EVENTOUT/<br>LPUART1 | SPI2/I2S2/I2C2 | I2C2/TIM21/<br>EVENTOUT | | | PB0 | EVENTOUT | - | - | TSC_G3_IO2 | - | - | - | | | PB1 | - | - | - | TSC_G3_IO3 | LPUART1_RTS_<br>DE | - | - | | | PB2 | - | - | LPTIM1_OUT | TSC_G3_IO4 | - | - | - | | | PB3 | SPI1_SCK | - | TIM2_CH2 | TSC_G5I_O1 | EVENTOUT | - | - | | | PB4 | SPI1_MISO | - | EVENTOUT | TSC_G5_IO2 | TIM22_CH1 | - | - | | | PB5 | SPI1_MOSI | - | LPTIM1_IN1 | I2C1_SMBA | TIM22_CH2 | - | - | | | PB6 | USART1_TX | I2C1_SCL | LPTIM1_ETR | TSC_G5_IO3 | - | - | - | | | PB7 | USART1_RX | I2C1_SDA | LPTIM1_IN2 | TSC_G5_IO4 | - | - | - | | Port B | PB8 | - | - | - | TSC_SYNC | I2C1_SCL | - | - | | | PB9 | - | - | EVENTOUT | - | I2C1_SDA | SPI2_NSS/I2S2_<br>WS | - | | | PB10 | - | - | TIM2_CH3 | TSC_SYNC | LPUART1_TX | SPI2_SCK | I2C2_SCL | | | PB11 | EVENTOUT | - | TIM2_CH4 | TSC_G6_IO1 | LPUART1_RX | | I2C2_SDA | | | PB12 | SPI2_NSS/I2S2_WS | - | LPUART1_RTS_<br>DE | TSC_G6_IO2 | - | I2C2_SMBA | EVENTOUT | | | PB13 | SPI2_SCK/I2S2_CK | - | | TSC_G6_IO3 | LPUART1_CTS | I2C2_SCL | TIM21_CH1 | | | PB14 | SPI2_MISO/I2S2_MCK | - | RTC_OUT | TSC_G6_IO4 | LPUART1_RTS_<br>DE | I2C2_SDA | TIM21_CH2 | | | PB15 | SPI2_MOSI/I2S2_SD | - | RTC_REFIN | - | - | - | - | | Table 19. Alternate function port | С | |-----------------------------------|---| |-----------------------------------|---| | | | AF0 | AF1 | AF2 | AF3 | |--------|------|------------------------------------------|-----|----------------------------------------|------------| | Pe | ort | LPUART1/LPTIM/<br>TIM21/12/<br>EVENTOUT/ | - | SPI2/I2S2/USB/<br>LPUART1/<br>EVENTOUT | TSC | | | PC0 | LPTIM1_IN1 | - | EVENTOUT | TSC_G7_IO1 | | | PC1 | LPTIM1_OUT | - | EVENTOUT | TSC_G7_IO2 | | | PC2 | LPTIM1_IN2 | - | SPI2_MISO/I2S2_MCK | TSC_G7_IO3 | | | PC3 | LPTIM1_ETR | - | SPI2_MOSI/I2S2_SD | TSC_G7_IO4 | | | PC4 | EVENTOUT | - | LPUART1_TX | - | | | PC5 | - | - | LPUART1_RX | TSC_G3_IO1 | | | PC6 | TIM22_CH1 | - | - | TSC_G8_IO1 | | Port C | PC7 | TIM22_CH2 | - | - | TSC_G8_IO2 | | Port | PC8 | TIM22_ETR | - | - | TSC_G8_IO3 | | | PC9 | TIM21_ETR | - | USB_NOE | TSC_G8_IO4 | | | PC10 | LPUART1_TX | - | - | - | | | PC11 | LPUART1_RX | - | - | - | | | PC12 | - | - | - | - | | | PC13 | - | - | - | - | | | PC14 | - | - | - | - | | | PC15 | - | - | - | - | # 5 Memory mapping 0xFFFF FFFF 0x5000 1FFF IOPORT 0xE010 0000 Cortex-M0+ peripherals 0x5000 0000 0xE000 0000 reserved 6 0xC000 0000 0x4002 63FF 5 AHB 0x4002 0000 0xA000 0000 reserved 0x4001 8000 4 0x1FFF FFFF Option bytes APB2 0x8000 0000 0x4001 0000 System memory 3 0x4000 8000 APB1 0x6000 0000 0x4000 0000 reserved 2 Peripherals 0x4000 0000 Flash system 0x2000 0000 0x0800 0000 reserved CODE 0 Flash, system memory or SRAM, 0x0000 0000 demending on BOOT configuration 0x0000 0000 Reserved MS34761V1 Figure 9. Memory map | rable 20. Embedded reset and power control block characteristics (continued) | | | | | | | | |------------------------------------------------------------------------------|--------------------|-------------------------------------------|------|------|------|------|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | V | PVD threshold 6 | Falling edge | 2.97 | 3.05 | 3.09 | V | | | V <sub>PVD6</sub> | F VD tillesiloid o | Rising edge | 3.08 | 3.15 | 3.20 | V | | | | | BOR0 threshold | - | 40 | - | | | | V <sub>hyst</sub> | Hysteresis voltage | All BOR and PVD thresholds excepting BOR0 | - | 100 | - | mV | | Table 26. Embedded reset and power control block characteristics (continued) ### 6.3.3 Embedded internal reference voltage The parameters given in *Table 28* are based on characterization results, unless otherwise specified. Table 27. Embedded internal reference voltage calibration values | Calibration value name | Description | Memory address | |------------------------|------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at<br>temperature of 25 °C<br>V <sub>DDA</sub> = 3 V | 0x1FF8 0078 - 0x1FF8 0079 | Table 28. Embedded internal reference voltage<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------|-------|-------|--------| | V <sub>REFINT out</sub> <sup>(2)</sup> | Internal reference voltage | – 40 °C < T <sub>J</sub> < +125 °C | 1.202 | 1.224 | 1.242 | V | | T <sub>VREFINT</sub> | Internal reference startup time | - | - | 2 | 3 | ms | | V <sub>VREF_MEAS</sub> | V <sub>DDA</sub> and V <sub>REF+</sub> voltage during V <sub>REFINT</sub> factory measure | - | 2.99 | 3 | 3.01 | V | | A <sub>VREF_MEAS</sub> | Accuracy of factory-measured V <sub>REFINT</sub> value <sup>(3)</sup> | Including uncertainties due to ADC and $V_{DDA}/V_{REF+}$ values | ı | 1 | ±5 | mV | | T <sub>Coeff</sub> <sup>(4)</sup> | Temperature coefficient | -40 °C < T <sub>J</sub> < +125 °C | - | 25 | 100 | ppm/°C | | A <sub>Coeff</sub> <sup>(4)</sup> | Long-term stability | 1000 hours, T= 25 °C | - | - | 1000 | ppm | | V <sub>DDCoeff</sub> <sup>(4)</sup> | Voltage coefficient | 3.0 V < V <sub>DDA</sub> < 3.6 V | - | - | 2000 | ppm/V | | T <sub>S_vrefint</sub> (4)(5) | ADC sampling time when reading the internal reference voltage | - | 5 | 10 | - | μs | | T <sub>ADC_BUF</sub> <sup>(4)</sup> | Startup time of reference voltage buffer for ADC | - | - | - | 10 | μs | | I <sub>BUF_ADC</sub> <sup>(4)</sup> | Consumption of reference voltage buffer for ADC | - | - | 13.5 | 25 | μА | | I <sub>VREF_OUT</sub> <sup>(4)</sup> | VREF_OUT output current <sup>(6)</sup> | - | - | - | 1 | μΑ | | C <sub>VREF_OUT</sub> <sup>(4)</sup> | VREF_OUT output load | - | - | - | 50 | pF | 60/144 DocID025936 Rev 7 <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Valid for device version without BOR at power up. Please see option "D" in Ordering information scheme for more details. Table 29. Current consumption in Run mode, code with data processing running from Flash | Symbol | Parameter | Co | nditions | f <sub>HCLK</sub> | Тур | Max <sup>(1)</sup> | Unit | |-----------------|-------------------|--------------------------------------------------|----------------------------------------------------|-------------------|-------|--------------------|------| | | | | | 1 MHz | 165 | 230 | | | | | | Range 3, V <sub>CORE</sub> =1.2 V<br>VOS[1:0]=11 | 2 MHz | 290 | 360 | μΑ | | | | | | 4 MHz | 555 | 630 | | | | | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | | 4 MHz | 0.665 | 0.74 | | | | | 16 MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above | Range 2, V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10, | 8 MHz | 1.3 | 1.4 | | | | Cupaly | 16 MHz (PLL ON) <sup>(2)</sup> | , | 16 MHz | 2.6 | 2.8 | mΛ | | I <sub>DD</sub> | Supply current in | | 8 MHz | 1.55 | 1.7 | mA | | | (Run<br>from | Run mode, code | | Range 1, V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 16 MHz | 3.1 | 3.4 | | | Flash) | executed | .~ | | 32 MHz | 6.3 | 6.8 | | | | from Flash | | | 65 kHz | 36.5 | 110 | | | | | MSI clock | Range 3, V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | 524 kHz | 99.5 | 190 | μΑ | | | | | | 4.2 MHz | 620 | 700 | | | | | | Range 2, V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10, | 16 MHz | 2.6 | 2.9 | mΛ | | | | HSI clock | Range 1, V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz | 6.25 | 7 | mA | <sup>1.</sup> Guaranteed by characterization results at 125 °C, unless otherwise specified. Table 30. Current consumption in Run mode vs code type, code with data processing running from Flash | Symbol | Parameter | | Conditions | | f <sub>HCLK</sub> | Тур | Unit | |-------------------------|-----------------------------------|----------------------------------------------------------------|---------------------------------------|---------------------------|-------------------|------|-------| | | | | | Dhrystone | | 555 | | | | | | | CoreMark | | 585 | | | | | | Range 3,<br>V <sub>CORE</sub> =1.2 V, | Fibonacci | 4 MHz | 440 | μA | | | Cummbu | | VOS[1:0]=11 | while(1) | | 355 | h., , | | I <sub>DD</sub><br>(Run | Supply<br>current in<br>Run mode, | f <sub>HSE</sub> = f <sub>HCLK</sub> up to<br>16 MHz included, | | while(1), prefetch<br>OFF | | 353 | | | from<br>Flash) | code<br>executed | $f_{HSE} = f_{HCLK}/2$ above<br>16 MHz (PLL ON) <sup>(1)</sup> | | Dhrystone | 32 MHz | 6.3 | | | riasii) | from Flash | TO WITE (FLE ON) | | CoreMark | | 6.3 | | | | | | Range 1, Fibonacci | Fibonacci | | 6.55 | mA | | | | | VOS[1:0]=01 | while(1) | | 5.4 | | | | | | | while(1), prefetch<br>OFF | | 5.2 | | <sup>1.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). 62/144 DocID025936 Rev 7 <sup>2.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). Table 39. Peripheral current consumption in Run or Sleep mode<sup>(1)</sup> (continued) | | | Typical | Typical consumption, V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C | | | | | |----------|---------|-------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------|-------------------------------|--------------------------------|--| | Peri | ipheral | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | Range 2,<br>V <sub>CORE</sub> =1.5 V<br>VOS[1:0] = 10 | Range 3,<br>V <sub>CORE</sub> =1.2 V<br>VOS[1:0] = 11 | Low-power<br>sleep and<br>run | Unit | | | | GPIOA | 3.5 | 3 | 2.5 | 2.5 | | | | Cortex- | GPIOB | 3.5 | 2.5 | 2 | 2.5 | | | | M0+ core | GPIOC | 8.5 | 6.5 | 5.5 | 7 | μΑ/MHz<br>(f <sub>HCLK</sub> ) | | | I/O port | GPIOD | 1 | 0.5 | 0.5 | 0.5 | ('HCLK) | | | | GPIOH | 1.5 | 1 | 1 | 0.5 | | | | | CRC | 1.5 | 1 | 1 | 1 | | | | | FLASH | 0(3) | 0 <sup>(3)</sup> | 0(3) | 0(3) | | | | AHB | DMA1 | 10 | 8 | 6.5 | 8.5 | μΑ/MHz<br>(f <sub>HCLK</sub> ) | | | | RNG | 5.5 | 1 | 0.5 | 0.5 | ('HCLK) | | | | TSC | 3 | 2.5 | 2 | 3 | | | | All e | enabled | 283 | 225 | 222.5 | 212.5 | μΑ/ΜΗz<br>(f <sub>HCLK</sub> ) | | | F | PWR | 2.5 | 2 | 2 | 1 | μΑ/ΜΗz<br>(f <sub>HCLK</sub> ) | | Data based on differential I<sub>DD</sub> measurement between all peripherals OFF an one peripheral with clock enabled, in the following conditions: f<sub>HCLK</sub> = 32 MHz (range 1), f<sub>HCLK</sub> = 16 MHz (range 2), f<sub>HCLK</sub> = 4 MHz (range 3), f<sub>HCLK</sub> = 64kHz (Low-power run/sleep), f<sub>APB1</sub> = f<sub>HCLK</sub>, f<sub>APB2</sub> = f<sub>HCLK</sub>, default prescaler value for each peripheral. The CPU is in Sleep mode in both cases. No I/O pins toggling. Not tested in production. <sup>2.</sup> HSI oscillator is OFF for this measure. <sup>3.</sup> Current consumption is negligible and close to 0 $\mu A$ . ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 1 to 25 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 44*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------|-------------------------------|-----|-----|-----|----------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 1 | | 25 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | G <sub>m</sub> | Maximum critical crystal transconductance | Startup | - | - | 700 | μA<br>/V | | t <sub>SU(HSE)</sub> | Startup time | V <sub>DD</sub> is stabilized | ı | 2 | ı | ms | Table 44. HSE oscillator characteristics<sup>(1)</sup> For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*. Figure 21. HSE oscillator circuit diagram 577 <sup>1.</sup> Guaranteed by design. Guaranteed by characterization results. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. ### High-speed internal 48 MHz (HSI48) RC oscillator Table 47. HSI48 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------------------------------------|------------------------|---------------------|------|--------------------|------| | f <sub>HSI48</sub> | Frequency | | - | 48 | - | MHz | | TRIM | HSI48 user-trimming step | | 0.09 <sup>(2)</sup> | 0.14 | 0.2 <sup>(2)</sup> | % | | DuCy <sub>(HSI48)</sub> | Duty cycle | | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC <sub>HSI48</sub> | Accuracy of the HSI48 oscillator (factory calibrated before CRS calibration) | T <sub>A</sub> = 25 °C | -4 <sup>(3)</sup> | - | 4 <sup>(3)</sup> | % | | t <sub>su(HSI48)</sub> | HSI48 oscillator startup time | | - | - | 6 <sup>(2)</sup> | μs | | I <sub>DDA(HSI48)</sub> | HSI48 oscillator power consumption | | - | 330 | 380 <sup>(2)</sup> | μА | - 1. $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 125 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization results. ### Low-speed internal (LSI) RC oscillator Table 48. LSI oscillator characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(1)</sup> | LSI frequency | 26 | 38 | 56 | kHz | | D <sub>LSI</sub> <sup>(2)</sup> | LSI oscillator frequency drift 0°C ≤T <sub>A</sub> ≤85°C | -10 | - | 4 | % | | t <sub>su(LSI)</sub> (3) | SI) LSI oscillator startup time | | - | 200 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 400 | 510 | nA | - 1. Guaranteed by test in production. - 2. This is a deviation for an individual part, once the initial frequency has been measured. - 3. Guaranteed by design. ### Multi-speed internal (MSI) RC oscillator Table 49. MSI oscillator characteristics | Symbol | Parameter | Condition | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------|-------------|------|-----|-------| | | | MSI range 0 | 65.5 | - | | | | | MSI range 1 | 131 | - | kHz | | | | MSI range 2 | 262 | - | KI IZ | | f <sub>MSI</sub> | Frequency after factory calibration, done at V <sub>DD</sub> = 3.3 V and T <sub>A</sub> = 25 °C | MSI range 3 | 524 | - | | | | The second second | MSI range 4 | 1.05 | - | | | | | MSI range 5 | 2.1 | - | MHz | | | | MSI range 6 | 4.2 | - | | Figure 26. I/O AC characteristics definition ### 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub>, except when it is internally driven low (see *Table 62*). Unless otherwise specified, the parameters given in *Table 62* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 25*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------|--------------------------------------------------------------|----------|-----------------------------------|----------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST input low level voltage | - | $V_{SS}$ | - | 0.8 | | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high level voltage | - | 1.4 | - | $V_{DD}$ | | | V <sub>OL(NRST)</sub> <sup>(1)</sup> | NRST output low level | I <sub>OL</sub> = 2 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | ı | 1 | 0.4 | V | | VOL(NRST) | voltage | I <sub>OL</sub> = 1.5 mA<br>1.65 V < V <sub>DD</sub> < 2.7 V | - | - | 0.4 | | | V <sub>hys(NRST)</sub> <sup>(1)</sup> | NRST Schmitt trigger voltage hysteresis | - | - | 10%V <sub>DD</sub> <sup>(2)</sup> | ı | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(3)</sup> | $V_{IN} = V_{SS}$ | 30 | 45 | 60 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST input filtered pulse - | | - | - | 50 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST input not filtered pulse | - | 350 | - | - | ns | Table 62. NRST pin characteristics <sup>1.</sup> Guaranteed by design. <sup>2. 200</sup> mV minimum value The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is around 10%. ### **Package information** 7 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark. #### LQFP64 package information 7.1 Figure 39. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 85. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale mechanical data (continued) | Symbol | millimeters | | | | inches <sup>(1)</sup> | | |--------|-------------|----------------------|-------|-----|-----------------------|-------| | Symbol | Min | Тур | Max | Min | Тур | Max | | F | - | 0.305 <sup>(3)</sup> | - | - | 0.012 | - | | G | - | 0.440 <sup>(3)</sup> | - | - | 0.017 | - | | aaa | - | - | 0.100 | - | - | 0.004 | | bbb | - | - | 0.100 | - | - | 0.004 | | ccc | - | - | 0.100 | - | - | 0.004 | | ddd | - | - | 0.050 | - | - | 0.002 | | eee | - | - | 0.050 | - | - | 0.002 | - 1. Values in inches are converted from mm and rounded to the 3rd decimal place. - 2. Nominal dimension rounded to the 3rd decimal place results from process capability. - 3. Calculated dimensions are rounded to the 3rd decimal place. Figure 49. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale recommended footprint Table 86. Standard WLCSP36 recommended PCB design rules | Dimension | Recommended values | |----------------|-----------------------------------------------| | Pitch | 0.4 mm | | Dpad | 260 µm max. (circular)<br>220 µm recommended | | Dsm | 300 μm min. (for 260 μm diameter pad) | | PCB pad design | Non-solder mask defined via underbump allowed | Table 93. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25-Jun-2014 | 3 | Cover page: changed LQFP32 size, updated core speed, added minimum supply voltage for ADC, DAC and comparators. ADC now guaranteed down to 1.65 V. Updated list of applications in Section 1: Introduction. Changed number of I2S interfaces to one in Section 1: Description. Updated Table 2: Ultra-low-power STM32L052x6/x8 device features and peripheral counts. Updated RTC/TIM21 in Table 6: STM32L0xx peripherals interconnect matrix. Updated Table 3: Functionalities depending on the operating power supply range. Split LQFP32/UFQFPN32 pinout schematics into two distinct figures: Figure 7 and Figure 8. Added note related to WLCSP36 package in Table 16: STM32L052x6/8 pin definitions. Updated Section 3.4.1: Power supply schemes. Updated V <sub>DDA</sub> in Table 25: General operating conditions. Splitted Table Current consumption in Run mode, code with data processing running from Flash into Table 29 and Table 30 and content updated. Split Table Current consumption in Run mode, code with data processing running from RAM into Table 31 and Table 32 and content updated. Updated Table 33: Current consumption in Sleep mode, Table 34: Current consumption in Low-power run mode, Table 35: Current consumption in Low-power run mode, Table 35: Current consumption in Low-power steep mode, Table 36: Typical and maximum current consumptions in Standby mode, and added Table 38: Average current consumption during Wakeup. Updated Table 39: Peripheral current consumption in Run or Sleep mode and added Table 40: Peripheral current consumption in Stop and Standby mode. Updated Table 47: HSI48 oscillator characteristics. Removed note 1 below Figure 21: HSE oscillator circuit diagram. Updated Table 52: Flash memory and data EEPROM characteristics and Table 53: Flash memory and data EEPROM endurance and retention. Updated Table 63: ADC characteristics. Updated Table 63: ADC characteristics. |