



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                            |
| Number of I/O              | 27                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 10x12b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-UFQFN Exposed Pad                                                  |
| Supplier Device Package    | 32-UFQFPN (5x5)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l052k8u3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 9 | Revi | sion his         | story                                  | 138 |
|---|------|------------------|----------------------------------------|-----|
| 8 | Part | number           | ring                                   | 137 |
|   |      | 7.8.1            | Reference document                     | 136 |
|   | 7.8  | Therma           | al characteristics                     | 135 |
|   | 7.7  | UFQFF            | PN32 package information               | 132 |
|   | 7.6  | LQFP3            | 2 package information                  | 129 |
|   | 7.5  | Thin W           | LCSP36 package information             | 127 |
|   | 7.4  | Standa           | rd WLCSP36 package information         | 124 |
|   | 7.3  | LQFP4            | 8 package information                  | 121 |
|   | 7.2  | TFBGA            | A64 package information                | 118 |
|   | 7.1  | LQFP6            | 4 package information                  | 114 |
| 7 | Pack | age info         | ormation                               | 114 |
|   |      | 0.0.20           |                                        |     |
|   |      | 6.3.20           |                                        | 103 |
|   |      | 0.3.18<br>6 3 10 |                                        | 101 |
|   |      | 6.3.17           |                                        | 101 |
|   |      | 6.3.16           | DAC electrical characteristics         |     |
|   |      | 6.3.15           | 12-bit ADC characteristics             | 92  |
|   |      | 6.3.14           | NRST pin characteristics               | 91  |
|   |      | 6.3.13           | I/O port characteristics               | 87  |
|   |      | 6.3.12           | I/O current injection characteristics  | 86  |
|   |      | 6.3.11           | Electrical sensitivity characteristics | 85  |



|                                                       |                        |                        | Low-         | Low-           |                                             | Stop                                 | Standby                                      |                                        |
|-------------------------------------------------------|------------------------|------------------------|--------------|----------------|---------------------------------------------|--------------------------------------|----------------------------------------------|----------------------------------------|
| IPs                                                   | Run/Active             | Sleep                  | power<br>run | power<br>sleep |                                             | Wakeup<br>capability                 |                                              | Wakeup<br>capability                   |
| Temperature<br>sensor                                 | 0                      | 0                      | 0            | 0              | 0                                           |                                      |                                              |                                        |
| Comparators                                           | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              |                                        |
| 16-bit timers                                         | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| LPTIMER                                               | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              |                                        |
| IWDG                                                  | 0                      | 0                      | 0            | 0              | 0 0                                         |                                      | 0                                            | 0                                      |
| WWDG                                                  | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| Touch sensing<br>controller (TSC)                     | 0                      | О                      |              |                |                                             |                                      |                                              |                                        |
| SysTick Timer                                         | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| GPIOs                                                 | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              | 2 pins                                 |
| Wakeup time to<br>Run mode                            | 0 µs                   | 0.36 µs                | 3 µs         | 32 µs          |                                             | 3.5 µs                               |                                              | 50 µs                                  |
|                                                       |                        |                        |              |                | 0.<br>RTC                                   | 4 µA (No<br>) V <sub>DD</sub> =1.8 V | 0.<br>RTC                                    | 28 µA (No<br>) V <sub>DD</sub> =1.8 V  |
| Consumption<br>V <sub>DD</sub> =1.8 to 3.6 V<br>(Typ) | Down to<br>140 µA/MHz  | Down to<br>37 µA/MHz   | Down to      | Down to        | 0.8 µA (with<br>RTC) V <sub>DD</sub> =1.8 V |                                      | 0.65 μA (with<br>RTC) V <sub>DD</sub> =1.8 V |                                        |
|                                                       | (from Flash<br>memory) | (from Flash<br>memory) | 8 µA         | 4.5 µA         | 0.4 μA (No<br>RTC) V <sub>DD</sub> =3.0 V   |                                      | 0.29 μA (No<br>RTC) V <sub>DD</sub> =3.0 V   |                                        |
|                                                       |                        |                        |              |                | 1 μΑ<br>V <sub>I</sub>                      | (with RTC)<br><sub>DD</sub> =3.0 V   | 0.8<br>RTC                                   | 5 μΑ (with<br>) V <sub>DD</sub> =3.0 V |

Table 5. Functionalities depending on the working mode (from Run/active down to standby) (continued)<sup>(1)</sup>

1.

Legend: "Y" = Yes (enable). "O" = Optional can be enabled/disabled by software) "-" = Not available

Some peripherals with wakeup from Stop capability can request HSI to be enabled. In this case, HSI is woken up by the
peripheral, and only feeds the peripheral which requested it. HSI is automatically put off when the peripheral does not need
it anymore.

3. UART and LPUART reception is functional in Stop mode. It generates a wakeup interrupt on Start. To generate a wakeup on address match or received frame event, the LPUART can run on LSE clock while the UART has to wake up or keep running the HSI clock.

4. I2C address detection is functional in Stop mode. It generates a wakeup interrupt in case of address match. It will wake up the HSI during reception.



## 3.4.3 Voltage regulator

The regulator has three operation modes: main (MR), low power (LPR) and power down.

- MR is used in Run mode (nominal regulation)
- LPR is used in the Low-power run, Low-power sleep and Stop modes
- Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32 KHz oscillator, RCC\_CSR).

# 3.5 Clock management

The clock controller distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

Clock prescaler

To get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.

#### • Safe clock switching

Clock sources can be changed safely on the fly in Run mode through a configuration register.

#### Clock management

To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.

#### System clock source

Three different clock sources can be used to drive the master clock SYSCLK:

- 1-25 MHz high-speed external crystal (HSE), that can supply a PLL
- 16 MHz high-speed internal RC oscillator (HSI), trimmable by software, that can supply a PLLMultispeed internal RC oscillator (MSI), trimmable by software, able to generate 7 frequencies (65 kHz, 131 kHz, 262 kHz, 524 kHz, 1.05 MHz, 2.1 MHz, 4.2 MHz). When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be trimmed by software down to a ±0.5% accuracy.

#### • Auxiliary clock source

Two ultra-low-power clock sources that can be used to drive the real-time clock:

- 32.768 kHz low-speed external crystal (LSE)
- 37 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock can be measured using the high-speed internal RC oscillator for greater precision.

#### • RTC clock source

The LSI, LSE or HSE sources can be chosen to clock the RTC, whatever the system clock.

#### USB clock source

A 48 MHz clock trimmed through the USB SOF supplies the USB interface.



# 3.6 Low-power real-time clock and backup registers

The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter. Its main features are the following:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- Automatically correction for 28, 29 (leap year), 30, and 31 day of the month
- Two programmable alarms with wake up from Stop and Standby mode capability
- Periodic wakeup from Stop and Standby with programmable resolution and period
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 37 kHz)
- The high-speed external clock

# 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz.

## Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 28 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 51 GPIOs can be connected to the 16 configurable interrupt/event lines. The 12 other lines are connected to PVD, RTC, USB, USARTS, LPUART, LPTIMER or comparator events.



# 3.8 Memories

The STM32L052x6/8 devices have the following features:

- 8 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. With the enhanced bus matrix, operating the RAM does not lead to any performance penalty during accesses to the system bus (AHB and APB buses).
- The non-volatile memory is divided into three arrays:
  - 32 or 64 Kbytes of embedded Flash program memory
  - 2 Kbytes of data EEPROM
  - Information block containing 32 user and factory options bytes plus 4 Kbytes of system memory

The user options bytes are used to write-protect or read-out protect the memory (with 4 Kbyte granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no protection
- Level 1: memory readout protected.

The Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected

• Level 2: chip readout protected, debug features (Cortex-M0+ serial wire) and boot in RAM selection disabled (debugline fuse)

The firewall protects parts of code/data from access by the rest of the code that is executed outside of the protected area. The granularity of the protected code segment or the non-volatile data segment is 256 bytes (Flash memory or EEPROM) against 64 bytes for the volatile data segment (RAM).

The whole non-volatile memory embeds the error correction code (ECC) feature.

# 3.9 Boot modes

At startup, BOOT0 pin and nBOOT1 option bit are used to select one of three boot options:

- Boot from Flash memory
- Boot from System memory
- Boot from embedded RAM

The boot loader is located in System memory. It is used to reprogram the Flash memory by using SPI1(PA4, PA5, PA6, PA7) or SPI2 (PB12, PB13, PB14, PB15), USART1(PA9, PA10) or USART2(PA2, PA3). See STM32<sup>™</sup> microcontroller system memory boot mode AN2606 for details.



| Group | Capacitive sensing signal name | Pin<br>name        | Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|--------------------|-------|--------------------------------|-------------|
|       | TSC_G1_IO1                     | PA0                |       | TSC_G5_IO1                     | PB3         |
| 1     | TSC_G1_IO2                     | PA1                | 5     | TSC_G5_IO2                     | PB4         |
|       | TSC_G1_IO3                     | PA2                | 5     | TSC_G5_IO3                     | PB6         |
|       | TSC_G1_IO4                     | PA3                |       | TSC_G5_IO4                     | PB7         |
|       | TSC_G2_IO1                     | PA4 <sup>(1)</sup> |       | TSC_G6_IO1                     | PB11        |
| 2     | TSC_G2_IO2                     | PA5                | 6     | TSC_G6_IO2                     | PB12        |
| 2     | TSC_G2_IO3                     | PA6                | 0     | TSC_G6_IO3                     | PB13        |
|       | TSC_G2_IO4                     | PA7                |       | TSC_G6_IO4                     | PB14        |
|       | TSC_G3_IO1                     | PC5                |       | TSC_G7_IO1                     | PC0         |
| 3     | TSC_G3_IO2                     | PB0                | 7     | TSC_G7_IO2                     | PC1         |
| 5     | TSC_G3_IO3                     | PB1                | '     | TSC_G7_IO3                     | PC2         |
|       | TSC_G3_IO4                     | PB2                |       | TSC_G7_IO4                     | PC3         |
|       | TSC_G4_IO1                     | PA9                |       | TSC_G8_IO1                     | PC6         |
| 1     | TSC_G4_IO2                     | PA10               | Q     | TSC_G8_IO2                     | PC7         |
| 4     | TSC_G4_IO3                     | PA11               | 0     | TSC_G8_IO3                     | PC8         |
|       | TSC_G4_IO4                     | PA12               |       | TSC_G8_IO4                     | PC9         |

 Table 9. Capacitive sensing GPIOs available on STM32L052x6/8 devices

This GPIO offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O.

# 3.17 Timers and watchdogs

The ultra-low-power STM32L052x6/8 devices include three general-purpose timers, one low- power timer (LPTIM), one basic timer, two watchdog timers and the SysTick timer.

*Table 10* compares the features of the general-purpose and basic timers.

| Timer           | Counter resolution | Counter type         | unter type Prescaler factor DMA request generation |     | Capture/compare<br>channels | Complementary<br>outputs |
|-----------------|--------------------|----------------------|----------------------------------------------------|-----|-----------------------------|--------------------------|
| TIM2            | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536                 | Yes | 4                           | No                       |
| TIM21,<br>TIM22 | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536                 | No  | 2                           | No                       |
| TIM6            | 16-bit             | Up                   | Any integer between<br>1 and 65536                 | Yes | 0                           | No                       |

 Table 10. Timer feature comparison



## 3.17.1 General-purpose timers (TIM2, TIM21 and TIM22)

There are three synchronizable general-purpose timers embedded in the STM32L052x6/8 devices (see *Table 10* for differences).

#### TIM2

TIM2 is based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output.

The TIM2 general-purpose timers can work together or with the TIM21 and TIM22 generalpurpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs.

TIM2 has independent DMA request generation.

This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

#### TIM21 and TIM22

TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together and be synchronized with the TIM2, full-featured general-purpose timers.

They can also be used as simple time bases and be clocked by the LSE clock source (32.768 kHz) to provide time bases independent from the main CPU clock.

## 3.17.2 Low-power Timer (LPTIM)

The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous / one shot mode
- Selectable software / hardware input trigger
- Selectable clock source
  - Internal clock source: LSE, LSI, HSI or APB clock
  - External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application)
- Programmable digital glitch filter
- Encoder mode

#### 3.17.3 Basic timer (TIM6)

This timer can be used as a generic 16-bit timebase. It is mainly used for DAC trigger generation.



| USART modes/features <sup>(1)</sup> | USART1 and USART2 |  |  |  |  |  |  |  |
|-------------------------------------|-------------------|--|--|--|--|--|--|--|
| Modbus communication                | Х                 |  |  |  |  |  |  |  |
| Auto baud rate detection (4 modes)  | Х                 |  |  |  |  |  |  |  |
| Driver Enable                       | Х                 |  |  |  |  |  |  |  |

#### Table 13. USART implementation (continued)

1. X = supported.

2. This mode allows using the USART as an SPI master.

## 3.18.3 Low-power universal asynchronous receiver transmitter (LPUART)

The devices embed one Low-power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

The LPUART has a clock domain independent from the CPU clock. It can wake up the system from Stop mode using baudrates up to 46 Kbaud. The Wakeup events from Stop mode are programmable and can be:

- Start bit detection
- Or any received data frame
- Or a specific programmed data frame

Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates.

LPUART interface can be served by the DMA controller.

## 3.18.4 Serial peripheral interface (SPI)/Inter-integrated sound (I2S)

Up to two SPIs are able to communicate at up to 16 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

The USARTs with synchronous capability can also be used as SPI master.

One standard I2S interfaces (multiplexed with SPI2) is available. It can operate in master or slave mode, and can be configured to operate with a 16-/32-bit resolution as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When the I2S interfaces is configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

The SPIs can be served by the DMA controller.

Refer to *Table 14* for the differences between SPI1 and SPI2.



| Nar           | ne                     | Abbreviation                                                                                      | Definition                                                                                                                            |  |  |  |
|---------------|------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin na        | ame                    | Unless otherwise specifie<br>and after reset is the same                                          | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |  |  |  |
|               |                        | S                                                                                                 | Supply pin                                                                                                                            |  |  |  |
| Pin t         | уре                    | I                                                                                                 | Input only pin                                                                                                                        |  |  |  |
|               |                        | I/O                                                                                               | Input / output pin                                                                                                                    |  |  |  |
|               |                        | FT                                                                                                | 5 V tolerant I/O                                                                                                                      |  |  |  |
|               |                        | FTf                                                                                               | 5 V tolerant I/O, FM+ capable                                                                                                         |  |  |  |
| I/O stru      | ucture                 | TC                                                                                                | Standard 3.3V I/O                                                                                                                     |  |  |  |
|               |                        | В                                                                                                 | Dedicated BOOT0 pin                                                                                                                   |  |  |  |
|               |                        | RST                                                                                               | Bidirectional reset pin with embedded weak pull-up resistor                                                                           |  |  |  |
| Not           | es                     | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. |                                                                                                                                       |  |  |  |
| Pin functions | Alternate<br>functions | Functions selected through                                                                        | gh GPIOx_AFR registers                                                                                                                |  |  |  |
| Pin functions | Additional functions   | Functions directly selected                                                                       | ed/enabled through peripheral registers                                                                                               |  |  |  |

# Table 15. Legend/abbreviations used in the pinout table

## Table 16. STM32L052x6/8 pin definitions

|        |         | Pin Nu                 | umber  |        |         |                                       |          |               |       |                     |                                        |
|--------|---------|------------------------|--------|--------|---------|---------------------------------------|----------|---------------|-------|---------------------|----------------------------------------|
| LQFP32 | UFQFN32 | WLCSP36 <sup>(1)</sup> | LQFP48 | LQFP64 | TFBGA64 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions                |
| -      | -       | -                      | 1      | 1      | B2      | VDD                                   | S        | -             | -     | -                   | -                                      |
| -      | -       | -                      | 2      | 2      | A2      | PC13                                  | I/O      | FT            | -     | -                   | RTC_TAMP1/<br>RTC_TS/RTC<br>_OUT/WKUP2 |
| 2      | 2       | A6                     | 3      | 3      | A1      | PC14-<br>OSC32_IN<br>(PC14)           | I/O      | FT            | -     | -                   | OSC32_IN                               |
| 3      | 3       | B6                     | 4      | 4      | B1      | PC15-<br>OSC32_OUT<br>(PC15)          | I/O      | тс            | -     | -                   | OSC32_OUT                              |



|        |         | Pin Nu                 | umber  |        |         |                                       |          |               |       |                                                                      |                                                 |
|--------|---------|------------------------|--------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------|-------------------------------------------------|
| LQFP32 | UFQFN32 | WLCSP36 <sup>(1)</sup> | LQFP48 | LQFP64 | TFBGA64 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                  | Additional<br>functions                         |
| -      | -       | -                      | 5      | 5      | C1      | PH0-OSC_IN<br>(PH0)                   | I/O      | тс            | -     | USB_CRS_SYNC                                                         | OSC_IN                                          |
| -      | -       | -                      | 6      | 6      | D1      | PH1-OSC_OUT<br>(PH1)                  | I/O      | тс            | -     | -                                                                    | OSC_OUT                                         |
| 4      | 4       | C6                     | 7      | 7      | E1      | NRST                                  | I/O      | RST           | -     | -                                                                    | -                                               |
| -      | -       | -                      | -      | 8      | E3      | PC0                                   | I/O      | FT            | -     | LPTIM1_IN1,<br>EVENTOUT,<br>TSC_G7_IO1                               | ADC_IN10                                        |
| -      | -       | -                      | -      | 9      | E2      | PC1                                   | I/O      | FT            | -     | LPTIM1_OUT,<br>EVENTOUT,<br>TSC_G7_IO2                               | ADC_IN11                                        |
| -      | -       | -                      | -      | 10     | F2      | PC2                                   | I/O      | FT            | -     | LPTIM1_IN2,<br>SPI2_MISO/I2S2_MC<br>K, TSC_G7_IO3                    | ADC_IN12                                        |
| -      | -       | -                      | -      | 11     | -       | PC3                                   | I/O      | FT            | -     | LPTIM1_ETR,<br>SPI2_MOSI/I2S2_SD,<br>TSC_G7_IO4                      | ADC_IN13                                        |
| -      | -       | -                      | 8      | 12     | F1      | VSSA                                  | S        | -             | -     | -                                                                    | -                                               |
| -      | -       | E6                     | -      | -      | G1      | VREF+                                 | S        | -             | -     | -                                                                    | -                                               |
| 5      | 5       | D5                     | 9      | 13     | H1      | VDDA                                  | S        | -             | -     | -                                                                    | -                                               |
| 6      | 6       | D4                     | 10     | 14     | G2      | PA0                                   | I/O      | тс            | -     | TIM2_CH1,<br>TSC_G1_IO1,<br>USART2_CTS,<br>TIM2_ETR,<br>COMP1_OUT    | COMP1_INM6<br>, ADC_IN0,<br>RTC_TAMP2/<br>WKUP1 |
| 7      | 7       | F6                     | 11     | 15     | H2      | PA1                                   | I/O      | FT            | -     | EVENTOUT,<br>TIM2_CH2,<br>TSC_G1_IO2,<br>USART2_RTS_DE,<br>TIM21_ETR | COMP1_INP,<br>ADC_IN1                           |
| 8      | 8       | E5                     | 12     | 16     | F3      | PA2                                   | I/O      | FT            | -     | TIM21_CH1,<br>TIM2_CH3,<br>TSC_G1_IO3,<br>USART2_TX,<br>COMP2_OUT    | COMP2_INM6<br>, ADC_IN2                         |

Table 16. STM32L052x6/8 pin definitions (continued)



## 6.1.6 Power supply scheme



Figure 12. Power supply scheme

# 6.1.7 Current consumption measurement



Figure 13. Current consumption measurement scheme

54/144



#### Low-speed external user clock generated from an external source

The characteristics given in the following table result from tests performed using a lowspeed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 25*.

| Symbol                                     | Parameter                               | Conditions                       | Min                | Тур    | Max                | Unit |  |
|--------------------------------------------|-----------------------------------------|----------------------------------|--------------------|--------|--------------------|------|--|
| f <sub>LSE_ext</sub>                       | User external clock source<br>frequency |                                  | 1                  | 32.768 | 1000               | kHz  |  |
| V <sub>LSEH</sub>                          | OSC32_IN input pin high level voltage   |                                  | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |  |
| V <sub>LSEL</sub>                          | OSC32_IN input pin low level voltage    | -                                | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> | V    |  |
| t <sub>w(LSE)</sub><br>t <sub>w(LSE)</sub> | OSC32_IN high or low time               |                                  | 465                | -      | -                  | ne   |  |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time              |                                  | -                  | -      | 10                 | 115  |  |
| C <sub>IN(LSE)</sub>                       | OSC32_IN input capacitance              | -                                | -                  | 0.6    | -                  | pF   |  |
| DuCy <sub>(LSE)</sub>                      | Duty cycle                              | -                                | 45                 | -      | 55                 | %    |  |
| ١L                                         | OSC32_IN Input leakage current          | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -      | ±1                 | μA   |  |

Table 43. Low-speed external user clock characteristics<sup>(1)</sup>

1. Guaranteed by design, not tested in production









Figure 24. V<sub>IH</sub>/V<sub>IL</sub> versus VDD (CMOS I/Os)





## **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 15$  mA with the non-standard V<sub>OL</sub>/V<sub>OH</sub> specifications given in *Table 60*.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD(Σ)</sub> (see *Table 23*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS(Σ)</sub> (see *Table 23*).



#### STM32L052x6 STM32L052x8

| Symbol                              | Parameter                          | Conditions                                           | Min                                               | Тур                | Max                                               | Unit                       |
|-------------------------------------|------------------------------------|------------------------------------------------------|---------------------------------------------------|--------------------|---------------------------------------------------|----------------------------|
| R <sub>ADC</sub> <sup>(3)(4)</sup>  | Sampling switch resistance         | -                                                    | -                                                 | -                  | 1                                                 | kΩ                         |
| C <sub>ADC</sub> <sup>(3)</sup>     | Internal sample and hold capacitor | -                                                    | -                                                 | -                  | 8                                                 | pF                         |
| + (3)(5)                            | Calibration time                   | f <sub>ADC</sub> = 16 MHz                            |                                                   | 5.2                |                                                   | μs                         |
| 'CAL````                            |                                    | -                                                    |                                                   | 83                 |                                                   | 1/f <sub>ADC</sub>         |
|                                     |                                    | ADC clock = HSI16                                    | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | -                  | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
| W <sub>LATENCY</sub> <sup>(6)</sup> | ADC_DR register write<br>latency   | ADC clock = PCLK/2                                   | -                                                 | 4.5                | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                     |                                    | ADC clock = PCLK/4                                   | -                                                 | 8.5                | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                     |                                    | $f_{ADC} = f_{PCLK}/2 = 16 \text{ MHz} \qquad 0.266$ |                                                   |                    |                                                   | μs                         |
|                                     |                                    | $f_{ADC} = f_{PCLK}/2$ 8.5                           |                                                   |                    | 1/f <sub>PCLK</sub>                               |                            |
| t <sub>latr</sub> <sup>(3)</sup>    | Trigger conversion latency         | $f_{ADC} = f_{PCLK}/4 = 8 \text{ MHz}$               | 0.516                                             |                    |                                                   | μs                         |
|                                     |                                    | f <sub>ADC</sub> = f <sub>PCLK</sub> /4              | 16.5                                              |                    |                                                   | 1/f <sub>PCLK</sub>        |
|                                     |                                    | f <sub>ADC</sub> = f <sub>HSI16</sub> = 16 MHz       | 0.252                                             | -                  | 0.260                                             | μs                         |
| Jitter <sub>ADC</sub>               | ADC jitter on trigger conversion   | f <sub>ADC</sub> = f <sub>HSI16</sub>                | -                                                 | 1                  | -                                                 | 1/f <sub>HSI16</sub>       |
| + (3)                               | Sampling time                      | f <sub>ADC</sub> = 16 MHz                            | 0.093                                             | -                  | 10.03                                             | μs                         |
| ls'''                               |                                    | -                                                    | 1.5                                               | -                  | 160.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>UP_LDO</sub> (3)(5)          | Internal LDO power-up time         | -                                                    | -                                                 | -                  | 10                                                | μs                         |
| t <sub>STAB</sub> <sup>(3)(5)</sup> | ADC stabilization time             | -                                                    |                                                   | 14                 |                                                   | 1/f <sub>ADC</sub>         |
| + (3)                               | Total conversion time              | f <sub>ADC</sub> = 16 MHz,<br>12-bit resolution      | 0.875                                             | -                  | 10.81                                             | μs                         |
| <sup>L</sup> ConV <sup>17</sup>     | (including sampling time)          | 12-bit resolution                                    | 14 to 173 (t <sub>S</sub> for successiv           | for sam<br>e appro | pling +12.5<br>ximation)                          | 1/f <sub>ADC</sub>         |

Table 63. ADC characteristics (continued)

1. V<sub>DDA</sub> minimum value can be decreased in specific temperature conditions. Refer to Table 64: RAIN max for fADC = 16 MHz.

2. A current consumption proportional to the APB clock frequency has to be added (see *Table 39: Peripheral current consumption in Run or Sleep mode*).

3. Guaranteed by design.

 Standard channels have an extra protection resistance which depends on supply voltage. Refer to Table 64: RAIN max for fADC = 16 MHz.

5. This parameter only includes the ADC timing. It does not take into account register access latency.

6. This parameter specifies the latency to transfer the conversion result into the ADC\_DR register. EOC bit is set to indicate the conversion is complete and has the same latency.





Figure 29. Typical connection diagram using the ADC

- 1. Refer to Table 63: ADC characteristics for the values of RAIN, RADC and CADC.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 30* or *Figure 31*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.



Figure 30. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)



# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 LQFP64 package information



Figure 39. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline

1. Drawing is not to scale.



| Occurs has l |      | millimeters          |      | inches <sup>(1)</sup> |       |       |  |  |
|--------------|------|----------------------|------|-----------------------|-------|-------|--|--|
| Symbol       | Min  | Тур                  | Мах  | Min                   | Тур   | Max   |  |  |
| А            | -    | -                    | 0.33 | -                     | -     | 0.013 |  |  |
| A1           | -    | 0.10                 | -    | -                     | 0.004 | -     |  |  |
| A2           | -    | 0.20                 | -    | -                     | 0.008 | -     |  |  |
| A3           | -    | 0.025 <sup>(2)</sup> | -    | -                     | 0.001 | -     |  |  |
| b            | 0.16 | 0.19                 | 0.22 | 0.006                 | 0.007 | 0.009 |  |  |
| D            | 2.59 | 2.61                 | 2.63 | 0.102                 | 0.103 | 0.104 |  |  |
| E            | 2.86 | 2.88                 | 2.90 | 0.112                 | 0.113 | 0.114 |  |  |
| е            | -    | 0.40                 | -    | -                     | 0.016 | -     |  |  |
| e1           | -    | 2.00                 | -    | -                     | 0.079 | -     |  |  |
| e2           | -    | 2.00                 | -    | -                     | 0.079 | -     |  |  |
| F            | -    | 0.305 <sup>(3)</sup> | -    | -                     | 0.012 | -     |  |  |
| G            | -    | 0.440 <sup>(3)</sup> | -    | -                     | 0.017 | -     |  |  |
| aaa          | -    | -                    | 0.10 | -                     | -     | 0.004 |  |  |
| bbb          | -    | -                    | 0.10 | -                     | -     | 0.004 |  |  |
| CCC          | -    | -                    | 0.10 | -                     | -     | 0.004 |  |  |
| ddd          | -    | -                    | 0.05 | -                     | -     | 0.002 |  |  |
| eee          | -    | -                    | 0.05 | -                     | -     | 0.002 |  |  |

# Table 87. Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale package mechanical data

1. Values in inches are converted from mm and rounded to the 3rd decimal place.

2. Back side coating. Nominal dimension rounded to the 3rd decimal place results from process capability.

3. Calculated dimensions are rounded to 3rd decimal place.

# Figure 52. Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale package recommended footprint





| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| А      | -           | -     | 1.600 | -                     | -      | 0.0630 |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.300       | 0.370 | 0.450 | 0.0118                | 0.0146 | 0.0177 |
| с      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |
| D      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| D1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| D3     | -           | 5.600 | -     | -                     | 0.2205 | -      |
| E      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| E1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| E3     | -           | 5.600 | -     | -                     | 0.2205 | -      |
| е      | -           | 0.800 | -     | -                     | 0.0315 | -      |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |
| CCC    | -           | -     | 0.100 | -                     | -      | 0.0039 |

Table 89. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



#### **Device marking for LQFP32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Date        | Revision | Changes                                                                                                                                                                                                   |  |  |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             |          | Updated all pinout/ballout schematics except for LQFP32 to highlight pin/ball supplied through VDD_USB.                                                                                                   |  |  |
|             |          | Updated Figure 5: STM32L052x6/8 LQFP48 pinout - 7 x 7 mm,<br>Figure 3: STM32L052x6/8 LQFP64 pinout - 10 x 10 mm and Figure 4:<br>STM32L052x6/8 TFBGA64 ballout - 5x 5 mm.                                 |  |  |
|             |          | Updated <i>Figure 55</i> , <i>Figure 58</i> , <i>Figure 47</i> , <i>Figure 41</i> and <i>Figure 44</i> device marking example.                                                                            |  |  |
|             |          | Updated current consumption in Run mode in Section : Features.                                                                                                                                            |  |  |
|             |          | ADC no more available in Low-power run and Low-power Sleep modes<br>in <i>Table 5: Functionalities depending on the working mode (from</i><br><i>Run/active down to standby)</i> .                        |  |  |
|             |          | Updated ES disclaimer.                                                                                                                                                                                    |  |  |
|             |          | Added CSP outline.                                                                                                                                                                                        |  |  |
|             |          | Updated <i>Table 22: Voltage characteristics</i> adding VDDA-VDDX variations and adding note 3.                                                                                                           |  |  |
|             |          | Renamed BOOT1 into nBOOT1.                                                                                                                                                                                |  |  |
|             |          | Added t <sub>UP_LDO</sub> in <i>Table 63: ADC characteristics</i> .                                                                                                                                       |  |  |
|             |          | Updated LQFP32 pinout (PC14).                                                                                                                                                                             |  |  |
|             |          | oscillator characteristics.                                                                                                                                                                               |  |  |
|             |          | Added note related to Standby mode in table Peripheral current consumption in Stop /standby.                                                                                                              |  |  |
| 23-Jul-2015 | 5        | Updated <i>Section 1: Introduction</i> packages from 32 pins to 64 pins.<br>I <sup>2</sup> C interface characteristics: updated introduction and characteristics                                          |  |  |
|             |          | Changed USARTx_RTS into USARTx_RTS_DE and LPUARTx_RTS into LPUARTx_RTS_DE.                                                                                                                                |  |  |
|             |          | Changed temperature condition in <i>Table 8: Internal voltage reference</i><br><i>measured values</i> and <i>Table 27: Embedded internal reference voltage</i><br><i>calibration values</i> .             |  |  |
|             |          | Updated T <sub>Coeff</sub> in <i>Table 28: Embedded internal reference voltage</i>                                                                                                                        |  |  |
|             |          | Updated Figure 16: IDD vs VDD, at TA= 25/55/ 85/105/125 °C, Low-<br>power run mode, code running from RAM, Range 3, MSI (Range 0) at<br>64 KHz, 0 WS, Figure 17: IDD vs VDD, at TA= 25/55/ 85/105/125 °C. |  |  |
|             |          | Stop mode with RTC enabled and running on LSE Low drive and<br>Figure 18: IDD vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with<br>RTC disabled all clocks OFF                                           |  |  |
|             |          | Updated <i>Table 14: SPI/I2S implementation</i> removing Rx/Tx FIFO and NSS pulse mode rows.                                                                                                              |  |  |
|             |          | Updated I <sub>Ika</sub> in <i>Table 59: I/O static characteristics</i> .                                                                                                                                 |  |  |
|             |          | Updated VDD_USB in Table 25: General operating conditions.                                                                                                                                                |  |  |
|             |          | Updated <i>Table 2: Ultra-low-power STM32L052x6/x8 device features</i><br><i>and peripheral counts</i> 2 comparators for all devices.                                                                     |  |  |
|             |          | Updated <i>Table 16: STM32L052x6/8 pin definitions</i> VDD and VDD_USB connected to respectively E5 and E6.                                                                                               |  |  |
|             |          | Updated <i>Table 54: EMS characteristics</i> LQFP64 conditions and level/class 3B.                                                                                                                        |  |  |

| Table 93. | Document revision | history | (continued) |
|-----------|-------------------|---------|-------------|
|-----------|-------------------|---------|-------------|

