Welcome to **E-XFL.COM** #### **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 250 | | Number of Logic Elements/Cells | 2000 | | Total RAM Bits | 81920 | | Number of I/O | 28 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 36-VFBGA | | Supplier Device Package | 36-UCBGA (2.5x2.5) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40lm2k-cm36 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # iCE40LM Family Data Sheet Introduction October 2013 Advance Data Sheet DS1045 #### **General Description** iCE40LM family is an ultra-low power FPGA and sensor manager designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. The iCE40LM family includes integrated SPI & I<sup>2</sup>C blocks to interface with virtually all mobile sensors and application processors. The iCE40LM family also features two Strobe Generators that can generates strobes in Microsecond ranges with the Low-Power Strobe Generator, and also generates strobes in Nanosecond ranges with the High-Speed Strobe Generator. In addition, the iCE40LM family of devices includes logic to perform other functions such as mobile bridging, antenna tuning, GPIO expansion, motion/gesture recognition, IR remote control, bar code emulation and other custom functions. The iCE40LM family features three device densities, from 1000 to 3520 Look Up Tables (LUTs) of logic with programmable I/Os that can be used as either SPI/I<sup>2</sup>C interface ports or general purpose I/O's. It also has up to 80Kbits of Block RAMs to work with user logic. #### **Features** - Flexible Logic Architecture - Three devices with 1000 to 3520 LUTs - 18 I/O pins for 25-pin WLCSP - Ultra-low Power Devices - Advanced 40 nm ultra-low power process - As low as 120 μW standby power typical - **■** Embedded and Distributed Memory - Up to 80 Kbits sysMEM™ Embedded Block RAM - Two Hardened I<sup>2</sup>C Interfaces - Two Hardened SPI Interfaces - Two On-Chip Strobe Generators - Low-Power Strobe Generator (Microsecond ranges) - High-Speed Strobe Generator (Nanosecond ranges) - High Current Drive Outputs for LED - 3 High Drive (HD) output in each device - Source/sink nominal 24mA - **■** Flexible On-Chip Clocking - Six low-skew global signal resource - **■** Flexible Device Configuration - SRAM is configured through SPI - Ultra-Small Form Factor - As small as 25-pin WLCSP package 1.71mm x 1.71 mm ## **Applications** - Smartphones - Tablets and Consumer Handheld Devices - Handheld Commercial and Industrial Devices - Multi Sensor Management Applications - Sensor Pre-processing & Sensor Fusion - Always-On Sensor Applications # iCE40LM Family Data Sheet Architecture October 2013 Advance Data Sheet DS1045 #### **Architecture Overview** The iCE40LM family architecture contains an array of Programmable Logic Blocks (PLB), two Strobe Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, and blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1shows the block diagram of the iCE40LM-4K device. Figure 2-1. iCE40LM-4K Device, Top View The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the iCE40LM family, There are two sysIO banks, one on top and one on bottom. User can connect both $V_{\text{CCIOS}}$ together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 Kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs. Every device in the family has two user SPI ports, one of these (right side) SPI port also supports programming and configuration of the device. The iCE40LM also includes two user I<sup>2</sup>C ports, and two Strobe Generators. © 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### **PLB Blocks** The core of the iCE40LM device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 2-2. Each LC contains one LUT and one register. Figure 2-2. PLB Block Diagram #### **Logic Cells** Each Logic Cell includes three primary logic elements shown in Figure 2-2. - A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUTs to create wider logic functions. - A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration. - Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions. Table 2-1. Logic Cell Signal Descriptions | Function | Туре | Signal Names | Description | |----------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------| | Input | Data signal | 10, 11, 12, 13 | Inputs to LUT | | Input | Control signal | Enable | Clock enable shared by all LCs in the PLB | | Input | Control signal | Set/Reset <sup>1</sup> | Asynchronous or synchronous local set/reset shared by all LCs in the PLB. | | Input | Control signal | Clock | Clock one of the eight Global Buffers, or from the general-purpose interconnects fabric shared by all LCs in the PLB | | Input | Inter-PLB signal | FCIN | Fast carry in | | Output | Data signals | 0 | LUT or registered output | | Output | Inter-PFU signal | FCOUT | Fast carry out | <sup>1.</sup> If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration. #### sysCLOCK Phase Locked Loops (PLLs) - NOT SUPPORTED on the 25-Pin WLCSP The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40LM devices have one sys-CLOCK PLL (Please note that the 25-pin WLCSP package does not support the PLL). REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal strobe generator or from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 global clock network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-3. The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied. The iCE40LM PLL functions the same as the PLLs in the iCE40 family. For more details on the PLL, see TN1251, iCE40 sysCLOCK PLL Design and Usage Guide. RESET BYPASS Figure 2-3. PLL Diagram Table 2-3 provides signal descriptions of the PLL block. Table 2-3. PLL Signal Descriptions | Signal Name | Direction | Description | |-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFERENCECLK | Input | Input reference clock | | BYPASS | Input | The BYPASS control selects which clock signal connects to the PLL-OUT output. 0 = PLL generated signal 1 = REFERENCECLK | | EXTFEEDBACK | Input | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL. | | DYNAMICDELAY[7:0] | Input | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC. | | LATCHINPUTVALUE | Input | When enabled, forces the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable. | | PLLOUTGLOBAL | Output | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5. | | PLLOUTCORE | Output | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. | | LOCK | Output | When High, indicates that the PLL output is phase aligned or locked to the input reference clock. | | RESET | Input | Active low reset. | #### sysMEM Embedded Block RAM Memory Larger iCE40LM device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 Kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO. #### sysMEM Memory Block The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4. Table 2-4. sysMEM Block Configurations<sup>1</sup> | Block RAM<br>Configuration | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) | |----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------| | SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4K) | 8 [7:0] | 16 [15:0] | 8 [7:0] | 16 [15:0] | 16 [15:0] | | SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW | 512x8 (4K) | 9 [8:0] | 8 [7:0] | 9 [8:0] | 8 [7:0] | No Mask Port | | SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4K) | 10 [9:0] | 4 [3:0] | 10 [9:0] | 4 [3:0] | No Mask Port | | SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4K) | 11 [10:0] | 2 [1:0] | 11 [10:0] | 2 [1:0] | No Mask Port | <sup>1.</sup> For iCE40LM EBR primitives with a negative-edged Read or Write clock, the base primitive name is appended with a 'N' and a 'R' or 'W' depending on the clock that is affected. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks. #### **RAM4k Block** Figure 2-4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. Figure 2-4. sysMEM Memory Primitives Table 2-5. EBR Signal Descriptions | Signal Name | Direction | Description | |-------------|-----------|-------------------------------------------------------------------------------------------| | WDATA[15:0] | Input | Write Data input. | | MASK[15:0] | Input | Masks write operations for individual data bit-lines. 0 = write bit; 1 = don't write bit | | WADDR[7:0] | Input | Write Address input. Selects one of 256 possible RAM locations. | | WE | Input | Write Enable input. | | WCLKE | Input | Write Clock Enable input. | | WCLK | Input | Write Clock input. Default rising-edge, but with falling-edge option. | | RDATA[15:0] | Output | Read Data output. | | RADDR[7:0] | Input | Read Address input. Selects one of 256 possible RAM locations. | | RE | Input | Read Enable input. | | RCLKE | Input | Read Clock Enable input. | | RCLK | Input | Read Clock input. Default rising-edge, but with falling-edge option. | The iCE40LM EBR block functions the same as EBR blocks in the iCE40 family. For further information on the sys-MEM EBR block, please refer to TN1250, Memory Usage Guide for iCE40 Devices. Figure 2-6. iCE I/O Register Block Diagram Table 2-6. PIO Signal List | Pin Name | I/O Type | Description | |-------------------|----------|-------------------------------| | OUTPUT_CLK | Input | Output register clock | | CLOCK_ENABLE | Input | Clock enable | | INPUT_CLK | Input | Input register clock | | OUTPUT_ENABLE | Input | Output enable | | D_OUT_0/1 | Input | Data from the core | | D_IN_0/1 | Output | Data to the core | | LATCH_INPUT_VALUE | Input | Latches/holds the Input Value | #### sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems with LVCMOS interfaces. #### User I<sup>2</sup>C IP The iCE40LM devices have two I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. Both I<sup>2</sup>C cores have preassigned pins, or user can select different pins, when the core is used. When the IP core is configured as master, it will be able to control other devices on the I<sup>2</sup>C bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The I<sup>2</sup>C cores support the following functionality: - Master and Slave operation - · 7-bit and 10-bit addressing - Multi-master arbitration support - · Clock stretching - Up to 400 KHz data transfer speed - · General Call support For further information on the User I<sup>2</sup>C, please refer to TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide. #### **User SPI IP** The iCE40LM devices have two SPI IP cores. Both SPI cores have preassigned pins, or user can select different pins, when the SPI core is used. Both SPI IP core can be configured as a SPI master or as a slave. When the SPI IP core is configured as a master, it controls the other SPI enabled devices connected to the SPI Bus. When SPI IP core is configured as a slave, the device will be able to interface to an external SPI master. The SPI IP core supports the following functions: - Configurable Master and Slave modes - · Full-Duplex data transfer - · Mode fault error flag with CPU interrupt capability - · Double-buffered data register - · Serial clock with programmable polarity and phase - · LSB First or MSB First Data Transfer For further information on the User SPI, please refer to TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide. #### **High Drive I/O Pins** The iCE40LM family devices offer 3 High Drive (HD) outputs in each device in the family. The HD outputs are ideal to drive LED signals on mobile application. These HD outputs can be driven in different drive modes. The default is standard drive, which source/sink 8mA current nominally. When HD drive option is selected, these HD outputs can source/sink 24mA current nominally. The pins on the HD I/Os are labeled with HD in it. #### **Power On Reset** iCE40LM devices have power-on reset circuitry to monitor $V_{CC}$ , $V_{CCIO\_2}$ and $V_{CC\_SPI}$ voltage levels during power-up and operation. At power-up, the POR circuitry monitors these voltage levels. It then triggers download from the external Flash memory after reaching the power-up levels specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration. ## iCE40LM Configuration This section describes the programming and configuration of the iCE40LM family. #### **Device Configuration** There are various ways to configure the Configuration RAM (CRAM) including: - From a SPI Flash (Master SPI mode) - System microprocessor to drive a Serial Slave SPI port (SSPI mode) For more details on configuring the iCE40LM, please see TN1248, iCE40 Programming and Configuration. #### **Power Saving Options** The iCE40LM devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 2-9 describes the function of these features. Table 2-9. iCE40LM Power Saving Features Description | Device Subsystem | Feature Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IPLI | When LATCHINPUTVALUE is enabled, forces the PLL into low-power mode; PLL output held static at last input clock value. | | iCEGate | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clock-enable control. | ## Power-On-Reset Voltage Levels<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | | |--------|---------------------------------------------------------------------|-------------------------------------------|------|-------|---| | V | Power-On-Reset ramp-up trip point (circuit monitoring | V <sub>CC</sub> | 0.64 | 0.99 | V | | VPORUP | $V_{CC}$ , $V_{CCIO_2}$ and $V_{CC\_SPI}$ ) | V <sub>CCIO_2</sub> , V <sub>CC_SPI</sub> | 0.70 | 1.59 | V | | | 1 1 1 | V <sub>CC</sub> | | 0.66 | V | | VPORDN | ing V <sub>CC</sub> , V <sub>CCIO_2</sub> and V <sub>CC_SPI</sub> ) | $V_{\text{CCIO}_2}, V_{\text{CC\_SPII}}$ | | 1.59 | V | <sup>1.</sup> These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. ### **Power Up Sequence** For all iCE40LM devices, it is required to have the $V_{CC}/V_{CCPLL}$ power supply powered up before all other power supplies. The $V_{CC}/V_{CCPLL}$ has to be higher than 0.5V before other supplies are powered from GND. Following $V_{CC}/V_{CCPLL}$ , $V_{CCSPI}$ should be ramped up, followed by the remaining supplies. For 25-pin WLCSP, $V_{CC\_SPI}$ is connected to $V_{CCIO\_2}$ , and the $V_{CCPLL}$ is internally connected for that package. #### **ESD Performance** Please contact Lattice Semiconductor for additional information. #### **DC Electrical Characteristics** #### **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------|------|------|-------|-------| | I <sub>IL,</sub> I <sub>IH</sub> <sup>1, 3, 4</sup> | Input or I/O Leakage | $0V < V_{IN} < V_{CCIO} + 0.2V$ | _ | _ | +/-10 | μΑ | | C <sub>1</sub> | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V$<br>$V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{CCIO} + 0.2V$ | _ | 6 | _ | pf | | C <sub>2</sub> | Global Input Buffer<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3V, 2.5V, 1.8V$<br>$V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{CCIO} + 0.2V$ | _ | 6 | _ | pf | | V <sub>HYST</sub> | Input Hysteresis | V <sub>CCIO</sub> = 1.8V, 2.5V, 3.3V | _ | 200 | _ | mV | | | letered DIO Dellere | $V_{CCIO} = 1.8V, 0 = < V_{IN} < = 0.65 V_{CCIO}$ | -3 | _ | -31 | μΑ | | I <sub>PU</sub> | Internal PIO Pull-up<br>Current | $V_{CCIO} = 2.5V, 0 = < V_{IN} < = 0.65 V_{CCIO}$ | -8 | _ | -72 | μΑ | | | | $V_{CCIO} = 3.3V, 0 = < V_{IN} < = 0.65 V_{CCIO}$ | -11 | _ | -128 | μΑ | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled. <sup>2.</sup> T<sub>J</sub> 25°C, f = 1.0 MHz. <sup>3.</sup> Please refer to $V_{IL}$ and $V_{IH}$ in the sysIO Single-Ended DC Electrical Characteristics table of this document. <sup>4.</sup> Some products are clamped to a diode when $V_{IN}$ is larger than $V_{CCIO}$ . ## sysIO Recommended Operating Conditions | | V <sub>CCIO</sub> (V) | | | | | | |------------|-----------------------|------|------|--|--|--| | Standard | Min. | Тур. | Max. | | | | | LVCMOS 3.3 | 3.14 | 3.3 | 3.46 | | | | | LVCMOS 2.5 | 2.37 | 2.5 | 2.62 | | | | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | | | | ## sysIO Single-Ended DC Electrical Characteristics | Input/ | $V_{IL}$ | | 1 | V <sub>IH</sub> <sup>1</sup> | | \/ B#: | | | |--------------------|----------|-----------------------|------------------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------| | Output<br>Standard | Min. (V) | Max. (V) | Min. (V) | Max. (V) | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA) | I <sub>OH</sub> Max.<br>(mA) | | LVCMOS 3.3 | -0.3 | 0.8 | 2.0 | V 102V | 0.4 | V <sub>CCIO</sub> - 0.5 | 8 | -8 | | LV CIVICO 3.3 | -0.5 | 0.0 0.0 VCCIO 1 0.2 V | 2.0 V <sub>CCIO</sub> + 0.2V | 2.0 VCCIO + 0.2V | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | V 102V | 0.4 | V <sub>CCIO</sub> - 0.5 | 6 | -6 | | LV CIVICS 2.5 | -0.0 | 0.7 | 1.7 V <sub>CCIO</sub> + 0.2V | 0.7 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.2V | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | EVOIVIOU 1.0 | -0.5 | 0.00 ( CCIO | 0.03 A CCIO | VCCIO + 0.2 V | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | <sup>1.</sup> Some products are clamped to a diode when $V_{IN}$ is larger than $V_{CCIO.}$ ## Typical Building Block Function Performance<sup>1, 2</sup> ### **Pin-to-Pin Performance (LVCMOS25)** | Function | Timing | Units | |-----------------|--------|-------| | Basic Functions | | | | 16-bit decoder | 16.5 | ns | | 4:1 MUX | 18.0 | ns | | 16:1 MUX | 19.5 | ns | #### **Register-to-Register Performance** | Function | Timing | Units | |-----------------------------|--------|-------| | Basic Functions | | - 'I | | 16:1 MUX | 110 | MHz | | 16-bit adder | 100 | MHz | | 16-bit counter | 100 | MHz | | 64-bit counter | 40 | MHz | | Embedded Memory Functions | · | • | | 256x16 Pseudo-Dual Port RAM | 150 | MHz | The above timing numbers are generated using the iCECube2 design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. <sup>2.</sup> Using a $V_{CC}$ of 1.14V at Junction Temp 85C. ## **Derating Logic Timing** Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. ## Maximum sysIO Buffer Performance<sup>1</sup> | I/O Standard | Max. Speed | Units | | | | |--------------|------------|-------|--|--|--| | Inputs | | | | | | | LVCMOS33 | | MHz | | | | | LVCMOS25 | | MHz | | | | | LVCMOS18 | | MHz | | | | | | Outputs | | | | | | LVCMOS33 | | MHz | | | | | LVCMOS25 | | MHz | | | | | LVCMOS18 | | MHz | | | | <sup>1.</sup> Measured with a toggling pattern ## **iCE40LM Family Timing Adders** #### Over Recommended Commercial Operating Conditions<sup>1, 2, 3</sup> | Buffer Type | Description | Timing | Units | | |------------------|----------------------------------|--------|-------|--| | Input Adjusters | | | | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3V | 0.18 | nS | | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5V | 0.00 | nS | | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8V | 0.19 | nS | | | Output Adjusters | · | | | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3V | -0.12 | nS | | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5V | 0.00 | nS | | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8V | 1.32 | nS | | <sup>1.</sup> Timing adders are relative to LVCMOS25 and characterized but not tested on every device. <sup>2.</sup> LVCMOS timing measured with the load specified in Switching Test Condition table. <sup>3.</sup> Commercial timing numbers are shown. ## iCE40LM External Switching Characteristics ### **Over Recommended Commercial Operating Conditions** | Parameter | Description | Device | | | Units | |------------------------|---------------------------------------------------|------------------|------|------|-------| | Clocks | | • | | | | | Global Clocks | | | | | | | f <sub>MAX_GBUF</sub> | Frequency for Global Buffer Clock network | All devices | | 185 | MHz | | t <sub>W_GBUF</sub> | Clock Pulse Width for Global Buffer | All devices | TBD | _ | ns | | t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device | All devices | _ | 650 | ps | | Pin-LUT-Pin Propa | gation Delay | • | • | | | | t <sub>PD</sub> | Best case propagation delay through one LUT logic | All devices | _ | 14.0 | ns | | General I/O Pin Pa | rameters (Using Global Buffer Clock withou | it PLL) | | • | • | | t <sub>SKEW_IO</sub> | Data bus skew across a bank of IOs | All devices | _ | 400 | ps | | t <sub>CO</sub> | Clock to Output - PIO Output Register | All devices | | 9.0 | ns | | t <sub>SU</sub> | Clock to Data Setup - PIO Input Register | All devices | | — | ns | | t <sub>H</sub> | Clock to Data Hold - PIO Input Register | All devices | 5.55 | _ | ns | | General I/O Pin Pa | rameters (Using Global Buffer Clock with P | LL) <sup>1</sup> | | • | • | | t <sub>CO</sub> | Clock to Output - PIO Output Register | All devices | | TBD | ns | | t <sub>SU</sub> | Clock to Data Setup - PIO Output Register | All devices | TBD | _ | ns | | t <sub>H</sub> | Clock to Data Hold - PIO Output Register | All devices | TBD | _ | ns | | 1. 25-pin WLCSP pac | kage does not support PLL. | • | | | | ## sysCLOCK PLL Timing - Preliminary #### **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | |-------------------------------------|------------------------------------------------------|-----------------------------|------|------|---------------| | f <sub>IN</sub> | Input Clock Frequency<br>(REFERENCECLK, EXTFEEDBACK) | | TBD | TBD | MHz | | f <sub>OUT</sub> | Output Clock Frequency (PLLOUT) | | TBD | TBD | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | | TBD | TBD | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | | TBD | TBD | MHz | | AC Characterist | tics | | • | | • | | t <sub>DT</sub> | Output Clock Duty Cycle | | | TBD | % | | t <sub>PH</sub> | Output Phase Accuracy | | _ | TBD | deg | | | Output Clock Poriod litter | f <sub>OUT</sub> <= 100 MHz | _ | TBD | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> > 100 MHz | _ | TBD | UIPP | | <b>.</b> 1.5 | Output Clark Cyala to avala litter | f <sub>OUT</sub> <= 100 MHz | _ | TBD | ps p-p | | t <sub>OPJIT</sub> 1, 5 | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | _ | TBD | UIPP | | | Output Cleak Phase litter | f <sub>PFD</sub> <= 25 MHz | _ | TBD | ps p-p | | | Output Clock Phase Jitter | f <sub>PFD</sub> > 25 MHz | _ | TBD | UIPP | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% | | TBD | ns | | t <sub>LOCK</sub> <sup>2, 3</sup> | PLL Lock-in Time | | _ | TBD | us | | t <sub>UNLOCK</sub> | PLL Unlock Time | | _ | TBD | ns | | <b>.</b> 4 | Input Clock Pariod litter | f <sub>PFD</sub> ≥ 20 MHz | _ | TBD | ps p-p | | t <sub>IPJIT</sub> 4 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | TBD | UIPP | | t <sub>FDTAP</sub> | Fine Delay adjustment, per Tap | | _ | TBD | ps | | t <sub>STABLE</sub> <sup>3</sup> | LATCHINPUTVALUE LOW to PLL Stable | | _ | TBD | ns | | t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width | | _ | TBD | ns | | t <sub>RST</sub> | RESET Pulse Width | | TBD | TBD | ns | | t <sub>RSTREC</sub> | RESET Recovery Time | | TBD | TBD | ns | | t <sub>DYNAMIC_WD</sub> | DYNAMICDELAY Pulse Width | | TBD | TBD | VCO<br>Cycles | <sup>1.</sup> Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. <sup>2.</sup> Output clock is valid after $\rm t_{\rm LOCK}$ for PLL reset and dynamic delay adjustment. <sup>3.</sup> At minimum $f_{\text{PFD}}$ . As the $f_{\text{PFD}}$ increases the time will decrease to approximately 60% the value listed. <sup>4.</sup> Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table. <sup>5.</sup> The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. # SPI Master Configuration Time<sup>1</sup> | Symbol | Parameter | Conditions | Max. | Units | |---------------------|-----------------------------------|---------------------------------------|------|-------| | | | All devices - Low Frequency (Default) | 70 | ms | | t <sub>CONFIG</sub> | POR/CRESET_B to Device I/O Active | All devices - Medium frequency | 35 | ms | | | | All devices - High frequency | 18 | ms | <sup>1.</sup> Assumes sysMEM Block is initialized to an all zero pattern if they are used. ## sysCONFIG Port Timing Specifications | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|--------| | All Configurat | tion Modes | | | l | • | 1 | | t <sub>CRESET_B</sub> | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge | | 200 | _ | _ | ns | | t <sub>DONE_IO</sub> | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated | | 49 | _ | _ | Cycles | | Slave SPI | | | | | | | | <sup>t</sup> CR_SCK | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_XCK clock. During this time, the iCE40LM device is clearing its internal configuration memory | | 1200 | _ | _ | us | | 4 001 K alasah fra masa sa | CCLK clock frequency | Write | 1 | _ | 25 | MHz | | f <sub>MAX</sub> | COER Clock frequency | Read <sup>1</sup> | _ | 15 | _ | MHz | | t <sub>CCLKH</sub> | CCLK clock pulsewidth HIGH | | 20 | _ | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulsewidth LOW | | 20 | _ | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 12 | _ | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 12 | _ | _ | ns | | t <sub>STCO</sub> | CCLK falling edge to valid output | | 13 | _ | _ | ns | | Master SPI | | | | | | | | , | MOUVE | Low Frequency<br>(Default) | 6 | | | MHz | | f <sub>MCLK</sub> | MCLK clock frequency | Medium Frequency <sup>2</sup> | 18 | | | MHz | | | | High Frequency <sup>2</sup> | 31 | | | MHz | | t <sub>MCLK</sub> | CRESET_B HIGH to first MCLK edge | | 1200 | _ | _ | us | <sup>1.</sup> Supported with 1.2V Vcc and at 25C. <sup>2.</sup> Extended range $f_{MAX}$ Write operation support up to 53MHz with 1.2V $V_{CC}$ and at 25C. # iCE40LM Family Data Sheet Pinout Information October 2013 Advance Data Sheet DS1045 # **Signal Descriptions** | Signal Name | Function | I/O | Description | |------------------------------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supplies | 1 | • | | | V <sub>CC</sub> | Power | - | Core Power Supply | | V <sub>CCIO_0</sub> | Power | - | Power Supply for I/Os in Bank 0 | | V <sub>CCIO_2</sub> | Power | - | Power Supply for I/Os in Bank 2 | | V <sub>CC_SPI</sub> | Power | - | Power supply for SPI1 ports. For 25-pin WLCSP, this signal is connected to $\rm V_{CCIO\_2}$ | | V <sub>CCPLL</sub> | Power | - | Power supply for PLL. For 25-pin WLCSP, this is connected internally to $V_{CC}$ | | GND/GNDPLL | GROUND | - | Ground | | <b>Dedicated Configuration Sig</b> | nals | | | | CRESET | Configuration | I | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10K-ohm pull-up resistor to $V_{\rm CCIO\_2}$ . | | CDONE | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to VCCIO_2. | | SPI and Config SPI Ports | | | | | SPI1_SCK/PIO[T/B]_x[HD] | User SPI1 | I/O | In user mode, used as CLK signal on SPI interface for sensor management function. | | | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is CLK signal connecting to external SPI memory | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI1_MISO/PIO[T/B]_x[HD] | User SPI1 | I/O | In user mode, used as Input (Master Mode) or Output (Slave Mode) signal on SPI interface for sensor management function. | | | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is Input signal connecting to external SPI memory. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI1_MOSI/PIO[T/B]_x[HD] | User SPI1 | I/O | In user mode, used as Output (Master Mode) or Input (Slave Mode) signal on SPI interface for sensor management function. | | | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is Output signal connecting to external SPI memory. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | Signal Name | Function | I/O | Description | |--------------------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPI1_CSN/PIO[T/B]_x[HD] | User SPI1 | I/O | In user mode, used as CSN signal on SPI interface for sensor management function. This pin is output pin in Master Mode, and input in in Slave Mode. | | | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is CSN signal connecting to external SPI memory | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI2_SCK/PIO[T/B]_x[HD] | User SPI2 | I/O | In user mode, used as CLK signal on SPI interface for sensor management function. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI2_MISO/PIO[T/B]_x[HD] | User SPI2 | I/O | In user mode, used as Input (Master Mode) or Output (Slave Mode) signal on SPI interface for sensor management function. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI2_MOSI/PIO[T/B]_x[HD] | User SPI2 | I/O | In user mode, used as Output (Master Mode) or Input (Slave Mode) signal on SPI interface for sensor management function. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | SPI2_CSN/PIO[T/B]_x[HD] | User SPI2 | I/O | In user mode, used as CSN signal on SPI interface for sensor management function. This pin is output pin in Master Mode, and input in in Slave Mode. | | | General I/O | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | I <sup>2</sup> C Ports | | | | | I2C1_SCL/PIO[T/B]_x[HD] | User I2C1 | I/O | Used as CLK signal on I <sup>2</sup> C interface for sensor management function. | | | General I/O | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | I2C1_SDA/PIO[T/B]_x[HD] | User I2C1 | I/O | Used as Data signal on I <sup>2</sup> C interface for sensor management function. | | | General I/O | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | Signal Name | Function | I/O | Description | |-------------------------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I2C2_SCL/PIO[T/B]_x[HD] | User I2C2 | I/O | Used as CLK signal on I <sup>2</sup> C interface for sensor management function. | | | General I/O | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | I2C2_SDA/PIO[T/B]_x[HD] | User I2C2 | I/O | Used as Data signal on I <sup>2</sup> C interface for sensor management function. | | | General I/O | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | Global Signals | | • | | | PIO[T/B]_x[HD]/Gn | General I/O | I/O | User can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O | | | Global Signal | I | Global input used for high fanout, or clock/reset net. n=0,1,2,3,6,7. The Gn Global input pin can drive the corresponding GBUFn global buffer. | | General Purpose I/O | | | | | PIO[T/B]_x[HD] | General I/O | I/O | User can program this pin as general I/O pin for user functions. (x represents ball on the package) | # **Pin Information Summary** | Pin Type | | iCE40LM-1K | | iCE40LM-2K | | | iCE40LM-4K | | | | |------------------------------|---------------------|------------|------|------------|-------|------|------------|-------|------|------| | | | SWG25 | CM36 | CM49 | SWG25 | CM36 | CM49 | SWG25 | CM36 | CM49 | | General Purpose I/O Per Bank | Bank 0 | 7 | 15 | 20 | 7 | 15 | 20 | 7 | 15 | 20 | | | Bank 2 <sup>1</sup> | 11 | 13 | 17 | 11 | 13 | 17 | 11 | 13 | 17 | | Total General Purpose I/Os | | 18 | 28 | 37 | 18 | 28 | 37 | 18 | 28 | 37 | | Vcc | | 1 | 1 | 2 | 1 | 1 | 2 | 1 | 1 | 2 | | Vccio | Bank 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Bank 2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | V <sub>CC_SPI</sub> | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | V <sub>CCPLL</sub> | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | Miscellaneous Dedicated Pins | | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | GND | | 2 | 2 | 4 | 2 | 2 | 4 | 2 | 2 | 4 | | NC | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Total Balls | | 25 | 36 | 49 | 25 | 36 | 49 | 25 | 36 | 49 | | SPI Interfaces | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 2 | 1 | 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | | I <sup>2</sup> C Interfaces | Bank 0 | 1 | 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | | | Bank 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <sup>1.</sup> Including General Purpose I/Os powered by V<sub>CC\_SPI</sub> and V<sub>CCPLL</sub>. # iCE40LM Family Data Sheet Ordering Information September 2013 Advance Data Sheet DS1045 ## iCE40LM Part Number Description All parts are shipped in tape-and-reel. ## **Ordering Part Numbers** | Part Number | LUTs | Supply Voltage | Package | Leads | Temp. | |-------------------|------|----------------|--------------------|-------|-------| | iCE40LM1K-SWG25TR | 1000 | 1.2V | Halogen-Free caBGA | 25 | IND | | iCE40LM1K-CM36TR | 1000 | 1.2V | Halogen-Free csBGA | 36 | IND | | iCE40LM1K-CM49TR | 1000 | 1.2V | Halogen-Free csBGA | 49 | IND | | iCE40LM2K-SWG25TR | 2000 | 1.2V | Halogen-Free caBGA | 25 | IND | | iCE40LM2K-CM36TR | 2000 | 1.2V | Halogen-Free csBGA | 36 | IND | | iCE40LM2K-CM49TR | 2000 | 1.2V | Halogen-Free csBGA | 49 | IND | | iCE40LM4K-SWG25TR | 3520 | 1.2V | Halogen-Free caBGA | 25 | IND | | iCE40LM4K-CM36TR | 3520 | 1.2V | Halogen-Free csBGA | 36 | IND | | iCE40LM4K-CM49TR | 3520 | 1.2V | Halogen-Free csBGA | 49 | IND | # iCE40LM Family Data Sheet Supplemental Information August 2013 Advance Data Sheet DS1045 #### For Further Information A variety of technical notes for the iCE40 family are available on the Lattice web site. - TN1248, iCE40 Programming and Configuration - TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide - TN1275, iCE40LM On-Chip Strobe Generator Usage Guide - TN1276, iCE40LM Advanced SPI/I2C Hardened IP Usage Guide - TN1250, Memory Usage Guide for iCE40 Devices - TN1251, iCE40 sysCLOCK PLL Design and Usage Guide - iCE40LM Pinout Files - iCE40LM Pin Migration Files - Thermal Management document - Lattice design tools - Schematic Symbols