# Ettice Semiconductor Corporation - ICE40LM2K-SWG25TR50 Datasheet



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                |
|--------------------------------|--------------------------------------------------------------------------------|
| Product Status                 | Discontinued at Digi-Key                                                       |
| Number of LABs/CLBs            | 250                                                                            |
| Number of Logic Elements/Cells | 2000                                                                           |
| Total RAM Bits                 | 81920                                                                          |
| Number of I/O                  | 18                                                                             |
| Number of Gates                | -                                                                              |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                  |
| Mounting Type                  | Surface Mount                                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                             |
| Package / Case                 | 25-XFBGA, WLCSP                                                                |
| Supplier Device Package        | 25-WLCSP (1.7x1.7)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40lm2k-swg25tr50 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Table 1-1. iCE40LM Family Selection Guide

| Part Number                          | iCE40LM1K              | iCE40LM2K | iCE40LM4K |
|--------------------------------------|------------------------|-----------|-----------|
| Logic Cells (LUT + Flip-Flop)        | 1000                   | 2000      | 3520      |
| RAM4K Memory Blocks                  | 16                     | 20        | 20        |
| RAM4K RAM Bits                       | 64K                    | 80K       | 80K       |
| Package                              | Programmable I/O Count |           |           |
| 25-pin WLCSP, 1.71 x 1.71 mm, 0.35mm | 18                     | 18        | 18        |
| 36-pin ucBGA, 2.5 x 2.5 mm, 0.40mm   | 28                     | 28        | 28        |
| 49-pin ucBGA, 3 x 3 mm, 0.40mm       | 37                     | 37        | 37        |

### Introduction

The iCE40LM family of ultra-low power FPGAs has three devices with densities ranging from 1000 to 3520 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic, these devices also feature Embedded Block RAM (EBR), two Strobe Generators (LPSG, HSSG), two hardened I<sup>2</sup>C Controllers and two hardened SPI Controllers. These features allow the devices to be used in low-cost, high-volume consumer and mobile applications,

The iCE40LM devices are fabricated on a 40nm CMOS low power process. The device architecture has several features such as user configurable I<sup>2</sup>C and SPI Controllers, either as master or slave, and two Strobe Generators.

The iCE40LM FPGAs are available in very small form factor packages, with the smallest in 25-pin WLCSP. The 25-pin WLCSP package has a 0.35mm ball pitch, resulting to an overall package size of 1.71mm x 1.71mm that easily fits into a lot of mobile applications. Table 1-1 shows the LUT densities, package and I/O pin count.

The iCE40LM devices offer enhanced I/O features such as pull-up resistors. Pull-up features are controllable on a "per-pin" basis.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40LM family of devices. Popular logic synthesis tools provide synthesis library support for iCE40LM. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40LM device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40LM FPGA family. Lattice also can provide fully verified bit-stream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's Reference Designs or fully-verified bitstreams, please contact your local Lattice representative.



# iCE40LM Family Data Sheet Architecture

October 2013 Advance Data Sheet DS1045

### **Architecture Overview**

The iCE40LM family architecture contains an array of Programmable Logic Blocks (PLB), two Strobe Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, and blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) surrounded by Programmable I/O (PIO). Figure 2-1shows the block diagram of the iCE40LM-4K device.

Figure 2-1. iCE40LM-4K Device, Top View



The logic blocks, Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either logic blocks or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40LM family, There are two sysIO banks, one on top and one on bottom. User can connect both  $V_{\text{CCIOS}}$  together, if all the I/Os are using the same voltage standard. Refer to the details in later sections of this document. The sysMEM EBRs are large 4 Kbit, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

Every device in the family has two user SPI ports, one of these (right side) SPI port also supports programming and configuration of the device. The iCE40LM also includes two user I<sup>2</sup>C ports, and two Strobe Generators.

© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## Routing

There are many resources provided in the iCE40LM devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

#### **Clock/Control Distribution Network**

Each iCE40LM device has six global inputs, two pins on the top bank and four pins on the bottom bank

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and the global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 2-2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Strobe Generators (GBUF4 connects to LPSG, GBUF5 connects to HSSG).

Table 2-2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

| Global Buffer | LUT Inputs      | Clock | Clock Enable | Reset |
|---------------|-----------------|-------|--------------|-------|
| GBUF0         |                 | ✓     | ✓            |       |
| GBUF1         |                 | ✓     |              | ✓     |
| GBUF2         |                 | ✓     | ✓            |       |
| GBUF3         | Yes, any 4 of 8 | ✓     |              | ✓     |
| GBUF4         | GBUF Inputs     | ✓     | ✓            |       |
| GBUF5         |                 | ✓     |              | ✓     |
| GBUF6         |                 | ✓     | ✓            |       |
| GBUF7         |                 | ✓     |              | ✓     |

The maximum frequency for the global buffers are shown in the iCE40LM External Switching Characteristics tables later in this document.

#### **Global Hi-Z Control**

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40LM device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

#### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40LM device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.



## sysCLOCK Phase Locked Loops (PLLs) - NOT SUPPORTED on the 25-Pin WLCSP

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40LM devices have one sys-CLOCK PLL (Please note that the 25-pin WLCSP package does not support the PLL). REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal strobe generator or from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

The iCE40LM PLL functions the same as the PLLs in the iCE40 family. For more details on the PLL, see TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.

RESET BYPASS **BYPASS** GNDPLL VCCPLL Phase Detector **RANGE** DIVQ DIVR Voltage Controlled REFERENCECLK VCO Divider Low-Pass Filter Oscillator (VCO)

Figure 2-3. PLL Diagram





Table 2-3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                 |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS            | Input     | The BYPASS control selects which clock signal connects to the PLL-OUT output.  0 = PLL generated signal  1 = REFERENCECLK                                                                   |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[7:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE   | Input     | When enabled, forces the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                             |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |

## sysMEM Embedded Block RAM Memory

Larger iCE40LM device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 Kbit in size. This memory can be used for a wide variety of purposes including data buffering, and FIFO.

### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as shown in Table 2-4.

Table 2-4. sysMEM Block Configurations<sup>1</sup>

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4K)                            | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4K)                             | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4K)                            | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4K)                            | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

<sup>1.</sup> For iCE40LM EBR primitives with a negative-edged Read or Write clock, the base primitive name is appended with a 'N' and a 'R' or 'W' depending on the clock that is affected.



## sysIO Buffer Banks

iCE40LM devices have up to two I/O banks with independent  $V_{CCIO}$  rails. Configuration bank  $V_{CC\_SPI}$  for the SPI I/Os is connected to  $V_{CCIO2}$  on the 25-pin WLCSP package.

#### Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysIO buffers and pads. The PIOs are placed on the top and bottom of the devices.

Figure 2-5. I/O Bank and Programmable I/O Cell



The PIO contains three blocks: an input register block, output register block iCEGate<sup>™</sup> and tri-state register block. To save power, the optional iCEGate<sup>™</sup> latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic.

#### Input Register Block

The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core.

#### **Output Register Block**

The output register block can optionally register signals from the core of the device before they are passed to the syslO buffers.

Figure 2-6 shows the input/output register block for the PIOs.



#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC,}$   $V_{CCIO_2}$  and  $V_{CC_SPI}$  ( $V_{CC_SPI}$  is connected to  $V_{CCIO_2}$  on the 25-pin WLCSP) reach the level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. You must ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to  $V_{CCIO}$ . The I/O pins maintain the pre-configuration state until  $V_{CC}$  and  $V_{CCIO_2}$  reach the defined levels. The I/Os take on the software user-configured settings only after  $V_{CC_SPI}$  reaches the level and the device performs a proper download/configuration. Unused I/Os are automatically blocked and the pull-up termination is disabled.

#### **Supported Standards**

The iCE40LM sysIO buffer supports all single-ended input and output standards. The buffer supports the LVCMOS 1.8, 2.5, and 3.3V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none).

Table 2-7 and Table 2-8 show the I/O standards (together with their supply and reference voltages) supported by the iCE40LM devices.

Table 2-7. Supported Input Standards

| Input Standard          |      | V <sub>CCIO</sub> (Typical) |      |
|-------------------------|------|-----------------------------|------|
| input Standard          | 3.3V | 2.5V                        | 1.8V |
| Single-Ended Interfaces |      |                             |      |
| LVCMOS33                | ✓    |                             |      |
| LVCMOS25                |      | ✓                           |      |
| LVCMOS18                |      |                             | ✓    |

Table 2-8. Supported Output Standards

| Output Standard         | V <sub>CCIO</sub> (Typical) |
|-------------------------|-----------------------------|
| Single-Ended Interfaces |                             |
| LVCMOS33                | 3.3                         |
| LVCMOS25                | 2.5                         |
| LVCMOS18                | 1.8                         |

### **On-Chip Strobe Generators**

The iCE40LM devices feature two different Strobe Generators. One is tailored for low-power operation (Low Power Strobe Generator – LPSG), and generates periodic strobes in the Microsecond (µs) ranges. The other is tailored for high speed operation (High Speed Strobe Generator – HSSG), and generates periodic strobes in the Nanosecond (ns) ranges. Add a paragraph:

The Strobe Generators (HSSG and LPSG) provide fixed periodic strobes, and these strobes can be used as a clock source. When used as a clock source, the HSSG can provide strobe frequency in the range of 5MHz - 20MHz. The LPSG can provide strobe frequency in the range of 4KHz - 20KHz.

For further information on how to use the LPSG and HSSG, please refer to TN1275, iCE40LM On-Chip Strobe Generator Usage Guide.



#### User I<sup>2</sup>C IP

The iCE40LM devices have two I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. Both I<sup>2</sup>C cores have preassigned pins, or user can select different pins, when the core is used.

When the IP core is configured as master, it will be able to control other devices on the I<sup>2</sup>C bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The I<sup>2</sup>C cores support the following functionality:

- · Master and Slave operation
- · 7-bit and 10-bit addressing
- Multi-master arbitration support
- · Clock stretching
- Up to 400 KHz data transfer speed
- · General Call support

For further information on the User I<sup>2</sup>C, please refer to TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide.

#### **User SPI IP**

The iCE40LM devices have two SPI IP cores. Both SPI cores have preassigned pins, or user can select different pins, when the SPI core is used. Both SPI IP core can be configured as a SPI master or as a slave. When the SPI IP core is configured as a master, it controls the other SPI enabled devices connected to the SPI Bus. When SPI IP core is configured as a slave, the device will be able to interface to an external SPI master.

The SPI IP core supports the following functions:

- Configurable Master and Slave modes
- · Full-Duplex data transfer
- · Mode fault error flag with CPU interrupt capability
- · Double-buffered data register
- · Serial clock with programmable polarity and phase
- · LSB First or MSB First Data Transfer

For further information on the User SPI, please refer to TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide.

#### **High Drive I/O Pins**

The iCE40LM family devices offer 3 High Drive (HD) outputs in each device in the family. The HD outputs are ideal to drive LED signals on mobile application.

These HD outputs can be driven in different drive modes. The default is standard drive, which source/sink 8mA current nominally. When HD drive option is selected, these HD outputs can source/sink 24mA current nominally.

The pins on the HD I/Os are labeled with HD in it.

#### **Power On Reset**

iCE40LM devices have power-on reset circuitry to monitor  $V_{CC}$ ,  $V_{CCIO\_2}$  and  $V_{CC\_SPI}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors these voltage levels. It then triggers download from the external Flash memory after reaching the power-up levels specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration.



## iCE40LM Configuration

This section describes the programming and configuration of the iCE40LM family.

#### **Device Configuration**

There are various ways to configure the Configuration RAM (CRAM) including:

- From a SPI Flash (Master SPI mode)
- System microprocessor to drive a Serial Slave SPI port (SSPI mode)

For more details on configuring the iCE40LM, please see TN1248, iCE40 Programming and Configuration.

## **Power Saving Options**

The iCE40LM devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 2-9 describes the function of these features.

Table 2-9. iCE40LM Power Saving Features Description

| Device Subsystem | Feature Description                                                                                                                                                                                                             |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | When LATCHINPUTVALUE is enabled, forces the PLL into low-power mode; PLL output held static at last input clock value.                                                                                                          |  |  |
| iCEGate          | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clock-enable control. |  |  |



# iCE40LM Family Data Sheet DC and Switching Characteristics

October 2013 Advance Data Sheet DS1045

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

| Supply Voltage V <sub>CC</sub>                                               |
|------------------------------------------------------------------------------|
| Output Supply Voltage V <sub>CCIO</sub> and V <sub>CC_SPI</sub> 0.5 to 3.60V |
| PLL Power Supply, V <sub>CCPLL</sub>                                         |
| I/O Tri-state Voltage Applied                                                |
| Dedicated Input Voltage Applied                                              |
| Storage Temperature (Ambient)65°C to 150°C                                   |
| Junction Temperature (T <sub>,I</sub> )                                      |

<sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## Recommended Operating Conditions<sup>1</sup>

| Symbol                               | Parameter                                 |                                           | Min. | Max. | Units |
|--------------------------------------|-------------------------------------------|-------------------------------------------|------|------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage                       |                                           | 1.14 | 1.26 | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                 | V <sub>CCIO_0</sub> , V <sub>CCIO_2</sub> | 1.71 | 3.46 | V     |
| V <sub>CCPLL</sub> <sup>4</sup>      | PLL Power Supply Voltage                  |                                           | 1.14 | 1.26 | V     |
| V <sub>CC_SPI</sub> <sup>5</sup>     | Config SPI port Power Supply Voltage      |                                           | 1.71 | 3.46 | V     |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation |                                           | -40  | 100  | °C    |

<sup>1.</sup> Like power supplies must be tied together.  $V_{CC}$  to  $V_{CCIO\_0}$  to  $V_{CCIO\_2}$  if they are at same supply voltage.

## Power Supply Ramp Rates<sup>1</sup>

| Symbol            | Parameter                                       | Min. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.6  | 10   | V/ms  |

<sup>1.</sup> Assumes monotonic ramp rates.

<sup>2.</sup> Compliance with the Lattice Thermal Management document is required.

<sup>3.</sup> All voltages referenced to GND.

<sup>2.</sup> See recommended voltages by I/O standard in subsequent table.

<sup>3.</sup>  $V_{CCIO}$  pins of unused I/O banks should be connected to the  $V_{CC}$  power supply on boards.

<sup>4.</sup> For 25-pin WLCSP, PLL is not supported.

<sup>5.</sup> For 25-pin WLCSP, V<sub>CC\_SPI</sub> is connected to V<sub>CCIO\_2</sub> on the package. For all other packages, V<sub>CC\_SPI</sub> is used to power the SPI1 ports in both configuration mode and user mode.



## sysIO Recommended Operating Conditions

|            | V <sub>CCIO</sub> (V) |      |      |
|------------|-----------------------|------|------|
| Standard   | Min.                  | Тур. | Max. |
| LVCMOS 3.3 | 3.14                  | 3.3  | 3.46 |
| LVCMOS 2.5 | 2.37                  | 2.5  | 2.62 |
| LVCMOS 1.8 | 1.71                  | 1.8  | 1.89 |

## sysIO Single-Ended DC Electrical Characteristics

| Input/             | V                                                   | $V_{IL}$    |                              | V <sub>IH</sub> <sup>1</sup> |                             | \/ \ \\\                    | 1 84                         |                              |                         |     |                         |
|--------------------|-----------------------------------------------------|-------------|------------------------------|------------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|-------------------------|-----|-------------------------|
| Output<br>Standard | Min. (V)                                            | Max. (V)    | Min. (V)                     | Max. (V)                     | V <sub>OL</sub> Max.<br>(V) | V <sub>OH</sub> Min.<br>(V) | I <sub>OL</sub> Max.<br>(mA) | I <sub>OH</sub> Max.<br>(mA) |                         |     |                         |
| LVCMOS 3.3         | -0.3                                                | 0.8         | 2.0 V <sub>CCIO</sub> + 0.2V |                              | 0.4                         | V <sub>CCIO</sub> - 0.5     | 8                            | -8                           |                         |     |                         |
| EV CIVICO 3.5      | -0.0                                                | 0.0         | 2.0                          | $V_{\text{CCIO}} + 0.2V$     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                          | -0.1                         |                         |     |                         |
| LVCMOS 2.5         | -0.3                                                | 0.7         | 1.7                          | 1.7                          | 1.7                         | 7 1.7                       | 1.7 V <sub>CCIO</sub> + 0.2V | 0.4                          | V <sub>CCIO</sub> - 0.5 | 6   | -6                      |
| LV CIVIOS 2.5      | -0.5                                                | 0.7         |                              |                              |                             |                             | 1.7                          | 0.7                          | VCCIO + 0.2 V           | 0.2 | V <sub>CCIO</sub> - 0.2 |
| LVCMOS 1.8         | -0.3                                                | 0.35\/      | 0.65\/                       | 0.21/                        | 0.4                         | V <sub>CCIO</sub> - 0.4     | 4                            | -4                           |                         |     |                         |
| EVOIVIOU 1.0       | .8 -0.3 0.35V <sub>CCIO</sub> 0.65V <sub>CCIO</sub> | 0.03 A CCIO | V <sub>CCIO</sub> + 0.2V     | 0.2                          | V <sub>CCIO</sub> - 0.2     | 0.1                         | -0.1                         |                              |                         |     |                         |

<sup>1.</sup> Some products are clamped to a diode when  $V_{IN}$  is larger than  $V_{CCIO.}$ 

## Typical Building Block Function Performance<sup>1, 2</sup>

## **Pin-to-Pin Performance (LVCMOS25)**

| Function        | Timing | Units |
|-----------------|--------|-------|
| Basic Functions |        |       |
| 16-bit decoder  | 16.5   | ns    |
| 4:1 MUX         | 18.0   | ns    |
| 16:1 MUX        | 19.5   | ns    |

## Register-to-Register Performance

| Function                    | Timing | Units    |  |
|-----------------------------|--------|----------|--|
| Basic Functions             |        | <b>'</b> |  |
| 16:1 MUX                    | 110    | MHz      |  |
| 16-bit adder                | 100    | MHz      |  |
| 16-bit counter              | 100    | MHz      |  |
| 64-bit counter              | 40     | MHz      |  |
| Embedded Memory Functions   | •      | •        |  |
| 256x16 Pseudo-Dual Port RAM | 150    | MHz      |  |

The above timing numbers are generated using the iCECube2 design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

<sup>2.</sup> Using a  $V_{CC}$  of 1.14V at Junction Temp 85C.



## **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.

## Maximum sysIO Buffer Performance<sup>1</sup>

| I/O Standard | Max. Speed | Units |  |  |  |  |
|--------------|------------|-------|--|--|--|--|
| Inputs       |            |       |  |  |  |  |
| LVCMOS33     |            | MHz   |  |  |  |  |
| LVCMOS25     |            | MHz   |  |  |  |  |
| LVCMOS18     |            | MHz   |  |  |  |  |
|              | Outputs    |       |  |  |  |  |
| LVCMOS33     |            | MHz   |  |  |  |  |
| LVCMOS25     |            | MHz   |  |  |  |  |
| LVCMOS18     |            | MHz   |  |  |  |  |

<sup>1.</sup> Measured with a toggling pattern

## iCE40LM Family Timing Adders

### Over Recommended Commercial Operating Conditions<sup>1, 2, 3</sup>

| Buffer Type      | Description                      | Timing | Units |  |
|------------------|----------------------------------|--------|-------|--|
| Input Adjusters  | ·                                |        |       |  |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3V | 0.18   | nS    |  |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5V | 0.00   | nS    |  |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8V | 0.19   | nS    |  |
| Output Adjusters | ·                                |        |       |  |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3V | -0.12  | nS    |  |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5V | 0.00   | nS    |  |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8V | 1.32   | nS    |  |

<sup>1.</sup> Timing adders are relative to LVCMOS25 and characterized but not tested on every device.

<sup>2.</sup> LVCMOS timing measured with the load specified in Switching Test Condition table.

<sup>3.</sup> Commercial timing numbers are shown.



## iCE40LM External Switching Characteristics

## **Over Recommended Commercial Operating Conditions**

| Parameter              | Description                                       | Device           |      |      | Units |
|------------------------|---------------------------------------------------|------------------|------|------|-------|
| Clocks                 |                                                   | •                |      |      |       |
| Global Clocks          |                                                   |                  |      |      |       |
| f <sub>MAX_GBUF</sub>  | Frequency for Global Buffer Clock network         | All devices      |      | 185  | MHz   |
| t <sub>W_GBUF</sub>    | Clock Pulse Width for Global Buffer               | All devices      | TBD  | _    | ns    |
| t <sub>SKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device          | All devices      | _    | 650  | ps    |
| Pin-LUT-Pin Propa      | gation Delay                                      | •                | •    |      |       |
| t <sub>PD</sub>        | Best case propagation delay through one LUT logic | All devices      | _    | 14.0 | ns    |
| General I/O Pin Pa     | rameters (Using Global Buffer Clock withou        | it PLL)          |      | •    | •     |
| t <sub>SKEW_IO</sub>   | Data bus skew across a bank of IOs                | All devices      | _    | 400  | ps    |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register             | All devices      |      | 9.0  | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input Register          | All devices      |      | —    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input Register           | All devices      | 5.55 | _    | ns    |
| General I/O Pin Pa     | rameters (Using Global Buffer Clock with P        | LL) <sup>1</sup> |      | •    | •     |
| t <sub>CO</sub>        | Clock to Output - PIO Output Register             | All devices      |      | TBD  | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Output Register         | All devices      | TBD  | _    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Output Register          | All devices      | TBD  | _    | ns    |
| 1. 25-pin WLCSP pac    | kage does not support PLL.                        | •                |      |      |       |



## sysCLOCK PLL Timing - Preliminary

### **Over Recommended Operating Conditions**

| Parameter                           | Descriptions                                         | Conditions                  | Min. | Max.                                                                        | Units         |
|-------------------------------------|------------------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------------|---------------|
| f <sub>IN</sub>                     | Input Clock Frequency<br>(REFERENCECLK, EXTFEEDBACK) |                             | TBD  | TBD                                                                         | MHz           |
| f <sub>OUT</sub>                    | Output Clock Frequency (PLLOUT)                      |                             | TBD  | TBD                                                                         | MHz           |
| f <sub>VCO</sub>                    | PLL VCO Frequency                                    |                             | TBD  | TBD                                                                         | MHz           |
| f <sub>PFD</sub>                    | Phase Detector Input Frequency                       |                             | TBD  | TBD                                                                         | MHz           |
| AC Characterist                     | tics                                                 |                             | •    |                                                                             | •             |
| t <sub>DT</sub>                     | Output Clock Duty Cycle                              |                             |      | TBD                                                                         | %             |
| t <sub>PH</sub>                     | Output Phase Accuracy                                |                             | _    | TBD                                                                         | deg           |
|                                     | Output Clock Poriod litter                           | f <sub>OUT</sub> <= 100 MHz | _    | TBD                                                                         | ps p-p        |
|                                     | Output Clock Period Jitter                           | f <sub>OUT</sub> > 100 MHz  | _    | TBD                                                                         | UIPP          |
| <b>.</b> 1.5                        | Output Clark Cyala to avala litter                   | f <sub>OUT</sub> <= 100 MHz | _    | TBD                                                                         | ps p-p        |
| t <sub>OPJIT</sub> 1, 5             | Output Clock Cycle-to-cycle Jitter                   | f <sub>OUT</sub> > 100 MHz  | _    | TBD                                                                         | UIPP          |
|                                     | Output Clark Plans litter                            | f <sub>PFD</sub> <= 25 MHz  | _    | TBD | ps p-p        |
|                                     | Output Clock Phase Jitter                            | f <sub>PFD</sub> > 25 MHz   | _    | TBD                                                                         | UIPP          |
| t <sub>W</sub>                      | Output Clock Pulse Width                             | At 90% or 10%               |      | TBD                                                                         | ns            |
| t <sub>LOCK</sub> <sup>2, 3</sup>   | PLL Lock-in Time                                     |                             | _    | TBD                                                                         | us            |
| t <sub>UNLOCK</sub>                 | PLL Unlock Time                                      |                             | _    | TBD                                                                         | ns            |
| <b>.</b> 4                          | Input Clock Pariod litter                            | f <sub>PFD</sub> ≥ 20 MHz   | _    | TBD                                                                         | ps p-p        |
| t <sub>IPJIT</sub> 4                | Input Clock Period Jitter                            | f <sub>PFD</sub> < 20 MHz   | _    | TBD                                                                         | UIPP          |
| t <sub>FDTAP</sub>                  | Fine Delay adjustment, per Tap                       |                             | _    | TBD                                                                         | ps            |
| t <sub>STABLE</sub> <sup>3</sup>    | LATCHINPUTVALUE LOW to PLL Stable                    |                             | _    | TBD                                                                         | ns            |
| t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width                          |                             | _    | TBD                                                                         | ns            |
| t <sub>RST</sub>                    | RESET Pulse Width                                    |                             | TBD  | TBD                                                                         | ns            |
| t <sub>RSTREC</sub>                 | RESET Recovery Time                                  |                             | TBD  | TBD                                                                         | ns            |
| t <sub>DYNAMIC_WD</sub>             | DYNAMICDELAY Pulse Width                             |                             | TBD  | TBD                                                                         | VCO<br>Cycles |

<sup>1.</sup> Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

<sup>2.</sup> Output clock is valid after  $\rm t_{\rm LOCK}$  for PLL reset and dynamic delay adjustment.

<sup>3.</sup> At minimum  $f_{\text{PFD}}$ . As the  $f_{\text{PFD}}$  increases the time will decrease to approximately 60% the value listed.

<sup>4.</sup> Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table.

<sup>5.</sup> The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



## **Switching Test Conditions**

Figure 3-1 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-1.

Figure 3-1. Output Test Load, LVCMOS Standards



Table 3-1. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                   | R <sub>1</sub> | CL   | Timing Reference                  | V <sub>T</sub>  |
|----------------------------------|----------------|------|-----------------------------------|-----------------|
|                                  |                |      | LVCMOS 3.3 = 1.5V                 | _               |
| LVCMOS settings (L -> H, H -> L) | $\infty$       | 0 pF | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _               |
|                                  |                |      | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _               |
| LVCMOS 3.3 (Z -> H)              |                |      | 1.5                               | V <sub>OL</sub> |
| LVCMOS 3.3 (Z -> L)              |                |      | 1.5                               | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)            | 188            | 0 pF | V <sub>CCIO</sub> /2              | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)            | 100            | υрг  | V <sub>CCIO</sub> /2              | V <sub>OH</sub> |
| LVCMOS (H -> Z)                  |                |      | V <sub>OH</sub> - 0.15            | V <sub>OL</sub> |
| LVCMOS (L -> Z)                  |                |      | V <sub>OL</sub> - 0.15            | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# iCE40LM Family Data Sheet Pinout Information

October 2013 Advance Data Sheet DS1045

## **Signal Descriptions**

| Signal Name                 | Function      | I/O | Description                                                                                                                                                                                                      |
|-----------------------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supplies              |               | •   |                                                                                                                                                                                                                  |
| V <sub>CC</sub>             | Power         | -   | Core Power Supply                                                                                                                                                                                                |
| V <sub>CCIO_0</sub>         | Power         | -   | Power Supply for I/Os in Bank 0                                                                                                                                                                                  |
| V <sub>CCIO_2</sub>         | Power         | -   | Power Supply for I/Os in Bank 2                                                                                                                                                                                  |
| V <sub>CC_SPI</sub>         | Power         | -   | Power supply for SPI1 ports. For 25-pin WLCSP, this signal is connected to $V_{\text{CCIO}\_2}$                                                                                                                  |
| V <sub>CCPLL</sub>          | Power         | -   | Power supply for PLL. For 25-pin WLCSP, this is connected internally to $V_{\rm CC}$                                                                                                                             |
| GND/GNDPLL                  | GROUND        | -   | Ground                                                                                                                                                                                                           |
| Dedicated Configuration Sig | gnals         |     |                                                                                                                                                                                                                  |
| CRESET                      | Configuration | I   | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10K-ohm pull-up resistor to V <sub>CCIO_2</sub> .                                                 |
| CDONE                       | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to VCCIO_2·                                                                                                                                                 |
| SPI and Config SPI Ports    |               |     |                                                                                                                                                                                                                  |
| SPI1_SCK/PIO[T/B]_x[HD]     | User SPI1     | I/O | In user mode, used as CLK signal on SPI interface for sensor management function.                                                                                                                                |
|                             | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is CLK signal connecting to external SPI memory                                                                                    |
|                             | General I/O   | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O |
| SPI1_MISO/PIO[T/B]_x[HD]    | User SPI1     | I/O | In user mode, used as Input (Master Mode) or Output (Slave Mode) signal on SPI interface for sensor management function.                                                                                         |
|                             | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is Input signal connecting to external SPI memory.                                                                                 |
|                             | General I/O   | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O |
| SPI1_MOSI/PIO[T/B]_x[HD]    | User SPI1     | I/O | In user mode, used as Output (Master Mode) or Input (Slave Mode) signal on SPI interface for sensor management function.                                                                                         |
|                             | Configuration | I/O | This pins is shared with device configuration. During configuration, this pin is Output signal connecting to external SPI memory.                                                                                |
|                             | General I/O   | I/O | In user mode, when the SPI interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O |

© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Signal Name             | Function      | I/O | Description                                                                                                                                                                                                     |
|-------------------------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C2_SCL/PIO[T/B]_x[HD] | User I2C2     | I/O | Used as CLK signal on I <sup>2</sup> C interface for sensor management function.                                                                                                                                |
|                         | General I/O   | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O |
| I2C2_SDA/PIO[T/B]_x[HD] | User I2C2     | I/O | Used as Data signal on I <sup>2</sup> C interface for sensor management function.                                                                                                                               |
|                         | General I/O   | I/O | When the I <sup>2</sup> C interface is not used, user can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O |
| Global Signals          |               | •   |                                                                                                                                                                                                                 |
| PIO[T/B]_x[HD]/Gn       | General I/O   | I/O | User can program this pin as general I/O pin for user functions. (x represents ball on the package) [T/B]: T=Vccio_0 bank, B=Vccio_2 bank. [HD]=High Drive I/O                                                  |
|                         | Global Signal | I   | Global input used for high fanout, or clock/reset net. n=0,1,2,3,6,7. The Gn Global input pin can drive the corresponding GBUFn global buffer.                                                                  |
| General Purpose I/O     |               |     |                                                                                                                                                                                                                 |
| PIO[T/B]_x[HD]          | General I/O   | I/O | User can program this pin as general I/O pin for user functions. (x represents ball on the package)                                                                                                             |

## **Pin Information Summary**

| Pin Type                     |                     | iC    | E40LM-1 | I <b>K</b> | iCE40LM-2K |      | 2K   | iCE40LM-4K |      |      |
|------------------------------|---------------------|-------|---------|------------|------------|------|------|------------|------|------|
|                              |                     | SWG25 | CM36    | CM49       | SWG25      | CM36 | CM49 | SWG25      | CM36 | CM49 |
| General Purpose I/O Per Bank | Bank 0              | 7     | 15      | 20         | 7          | 15   | 20   | 7          | 15   | 20   |
|                              | Bank 2 <sup>1</sup> | 11    | 13      | 17         | 11         | 13   | 17   | 11         | 13   | 17   |
| Total General Purpose I/Os   | •                   | 18    | 28      | 37         | 18         | 28   | 37   | 18         | 28   | 37   |
| Vcc                          |                     | 1     | 1       | 2          | 1          | 1    | 2    | 1          | 1    | 2    |
| Vccio                        | Bank 0              | 1     | 1       | 1          | 1          | 1    | 1    | 1          | 1    | 1    |
|                              | Bank 2              | 1     | 1       | 1          | 1          | 1    | 1    | 1          | 1    | 1    |
| V <sub>CC_SPI</sub>          |                     | 0     | 0       | 1          | 0          | 0    | 1    | 0          | 0    | 1    |
| V <sub>CCPLL</sub>           |                     | 0     | 1       | 1          | 0          | 1    | 1    | 0          | 1    | 1    |
| Miscellaneous Dedicated Pins |                     | 2     | 2       | 2          | 2          | 2    | 2    | 2          | 2    | 2    |
| GND                          |                     | 2     | 2       | 4          | 2          | 2    | 4    | 2          | 2    | 4    |
| NC                           |                     | 0     | 0       | 0          | 0          | 0    | 0    | 0          | 0    | 0    |
| Reserved                     |                     | 0     | 0       | 0          | 0          | 0    | 0    | 0          | 0    | 0    |
| Total Balls                  |                     | 25    | 36      | 49         | 25         | 36   | 49   | 25         | 36   | 49   |
| SPI Interfaces               | Bank 0              | 0     | 0       | 0          | 0          | 0    | 0    | 0          | 0    | 0    |
|                              | Bank 2              | 1     | 1       | 1          | 2          | 2    | 2    | 2          | 2    | 2    |
| I <sup>2</sup> C Interfaces  | Bank 0              | 1     | 1       | 1          | 2          | 2    | 2    | 2          | 2    | 2    |
|                              | Bank 2              | 0     | 0       | 0          | 0          | 0    | 0    | 0          | 0    | 0    |

<sup>1.</sup> Including General Purpose I/Os powered by V<sub>CC\_SPI</sub> and V<sub>CCPLL</sub>.



## iCE40LM Family Data Sheet Ordering Information

September 2013 Advance Data Sheet DS1045

## iCE40LM Part Number Description



All parts are shipped in tape-and-reel.

## **Ordering Part Numbers**

| Part Number       | LUTs | Supply Voltage | Package            | Leads | Temp. |
|-------------------|------|----------------|--------------------|-------|-------|
| iCE40LM1K-SWG25TR | 1000 | 1.2V           | Halogen-Free caBGA | 25    | IND   |
| iCE40LM1K-CM36TR  | 1000 | 1.2V           | Halogen-Free csBGA | 36    | IND   |
| iCE40LM1K-CM49TR  | 1000 | 1.2V           | Halogen-Free csBGA | 49    | IND   |
| iCE40LM2K-SWG25TR | 2000 | 1.2V           | Halogen-Free caBGA | 25    | IND   |
| iCE40LM2K-CM36TR  | 2000 | 1.2V           | Halogen-Free csBGA | 36    | IND   |
| iCE40LM2K-CM49TR  | 2000 | 1.2V           | Halogen-Free csBGA | 49    | IND   |
| iCE40LM4K-SWG25TR | 3520 | 1.2V           | Halogen-Free caBGA | 25    | IND   |
| iCE40LM4K-CM36TR  | 3520 | 1.2V           | Halogen-Free csBGA | 36    | IND   |
| iCE40LM4K-CM49TR  | 3520 | 1.2V           | Halogen-Free csBGA | 49    | IND   |



# iCE40LM Family Data Sheet Supplemental Information

August 2013 Advance Data Sheet DS1045

### For Further Information

A variety of technical notes for the iCE40 family are available on the Lattice web site.

- TN1248, iCE40 Programming and Configuration
- TN1274, iCE40LM SPI/I2C Hardened IP Usage Guide
- TN1275, iCE40LM On-Chip Strobe Generator Usage Guide
- TN1276, iCE40LM Advanced SPI/I2C Hardened IP Usage Guide
- TN1250, Memory Usage Guide for iCE40 Devices
- TN1251, iCE40 sysCLOCK PLL Design and Usage Guide
- iCE40LM Pinout Files
- iCE40LM Pin Migration Files
- Thermal Management document
- Lattice design tools
- Schematic Symbols



# iCE40LM Family Data Sheet Revision History

October 2013 Advance Data Sheet DS1045

| Date           | Version  | Section            | Change Summary                      |
|----------------|----------|--------------------|-------------------------------------|
| August 2013    | 00.1 EAP | All                | Initial release.                    |
| September 2013 | 00.2 EAP | All                | General updates to all sections.    |
| October 2013   | 01.0     | All                | General updates for product launch. |
|                |          | Pinout Information | Updated ball map to 25-pin WLCSP.   |