

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Obsolete                                                    |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | HC05                                                        |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 4MHz                                                        |
| Connectivity               | -                                                           |
| Peripherals                | POR, WDT                                                    |
| Number of I/O              | 10                                                          |
| Program Memory Size        | 1.2KB (1.2K x 8)                                            |
| Program Memory Type        | ОТР                                                         |
| EEPROM Size                | -                                                           |
| RAM Size                   | 64 x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                   |
| Data Converters            | -                                                           |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                           |
| Mounting Type              | Through Hole                                                |
| Package / Case             | 16-DIP (0.300", 7.62mm)                                     |
| Supplier Device Package    | 16-PDIP                                                     |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mchrc705kj1cpe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1.4.1 $V_{DD}$ and $V_{SS}$

 $V_{DD}$  and  $V_{SS}$  are the power supply and ground pins. The MCU operates from a single power supply.

Very fast signal transitions occur on the MCU pins, placing high, short-duration current demands on the power supply. To prevent noise problems, take special care, as Figure 1-3 shows, by placing the bypass capacitors as close as possible to the MCU. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels.



Figure 1-3. Bypassing Layout Recommendation

## 1.4.2 OSC1 and OSC2

The OSC1 and OSC2 pins are the connections for the on-chip oscillator. The oscillator can be driven by any of the following:

- 1. Standard crystal (See Figure 1-4 and Figure 1-5.)
- 2. Ceramic resonator (See Figure 1-6 and Figure 1-7.)
- 3. Resistor/capacitor (RC) oscillator (Refer to Appendix A MC68HRC705KJ1.)
- 4. External clock signal as shown in (See Figure 1-8.)
- 5. Low speed (32 kHz) crystal connections (Refer to Appendix B MC68HLC705KJ1.)

The frequency,  $f_{OSC}$ , of the oscillator or external clock source is divided by two to produce the internal operating frequency,  $f_{OP}$ .

#### 1.4.2.1 Crystal Oscillator

Figure 1-4 and Figure 1-5 show a typical crystal oscillator circuit for an AT-cut, parallel resonant crystal. Follow the crystal supplier's recommendations, as the crystal parameters determine the external component values required to provide reliable startup and maximum stability. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances.

To minimize output distortion, mount the crystal and capacitors as close as possible to the pins. An internal startup resistor of approximately 2 M $\Omega$  is provided between OSC1 and OSC2 for the crystal oscillator as a programmable mask option.

#### NOTE

Use an AT-cut crystal and not an AT-strip crystal because the MCU can overdrive an AT-strip crystal.



Introduction



Computer Operating Properly Module (COP)

## 3.3.3 Clearing the COP Watchdog

To clear the COP watchdog and prevent a COP reset, write a logic 0 to bit 0 (COPC) of the COP register at location \$07F0 (see Figure 3-1). Clearing the COP bit disables the COP watchdog timer regardless of the IRQ/V<sub>PP</sub> pin voltage.

If the main program executes within the COP timeout period, the clearing routine should be executed only once. If the main program takes longer than the COP timeout period, the clearing routine must be executed more than once.

NOTE

Place the clearing routine in the main program and not in an interrupt routine. Clearing the COP watchdog in an interrupt routine might prevent COP watchdog timeouts even though the main program is not operating properly.

# 3.4 Interrupts

The COP watchdog does not generate interrupts.

# 3.5 COP Register

The COP register (COPR) is a write-only register that returns the contents of EPROM location \$07F0 when read.



Figure 3-1. COP Register (COPR)

## COPC — COP Clear Bit

This write-only bit resets the COP watchdog. Reading address \$07F0 returns undefined results.

## 3.6 Low-Power Modes

The STOP and WAIT instructions have the following effects on the COP watchdog.

## 3.6.1 Stop Mode

The STOP instruction clears the COP watchdog counter and disables the clock to the COP watchdog.

**NOTE** To prevent the STOP instruction from disabling the COP watchdog, program the stop-to-wait conversion bit (SWAIT) in the mask option register to logic 1.



Computer Operating Properly Module (COP)



# Chapter 4 Central Processor Unit (CPU)

# 4.1 Introduction

The central processor unit (CPU) consists of a CPU control unit, an arithmetic/logic unit (ALU), and five CPU registers. The CPU control unit fetches and decodes instructions. The ALU executes the instructions. The CPU registers contain data, addresses, and status bits that reflect the results of CPU operations.

# 4.2 Features

Features of the CPU include:

- 4.0-MHz bus frequency on standard part
- 8-bit accumulator
- 8-bit index register
- 11-bit program counter
- 6-bit stack pointer
- Condition code register with five status flags
- 62 instructions
- 8 addressing modes
- Power-saving stop, wait, halt, and data-retention modes

The programming model is shown in Figure 4-1.

# 4.3 CPU Control Unit

The CPU control unit fetches and decodes instructions during program operation. The control unit selects the memory locations to read and write and coordinates the timing of all CPU operations.

# 4.4 Arithmetic/Logic Unit

The arithmetic/logic unit (ALU) performs the arithmetic, logic, and manipulation operations decoded from the instruction set by the CPU control unit. The ALU produces the results called for by the program and sets or clears status and control bits in the condition code register (CCR).



## 4.6.2 Instruction Types

The MCU instructions fall into the following five categories:

- Register/memory instructions
- Read-modify-write instructions
- Jump/branch instructions
- Bit manipulation instructions
- Control instructions

#### 4.6.2.1 Register/Memory Instructions

These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory.

| Instruction                                         | Mnemonic |
|-----------------------------------------------------|----------|
| Add Memory Byte and Carry Bit to Accumulator        | ADC      |
| Add Memory Byte to Accumulator                      | ADD      |
| AND Memory Byte with Accumulator                    | AND      |
| Bit Test Accumulator                                | BIT      |
| Compare Accumulator                                 | CMP      |
| Compare Index Register with Memory Byte             | СРХ      |
| EXCLUSIVE OR Accumulator with Memory Byte           | EOR      |
| Load Accumulator with Memory Byte                   | LDA      |
| Load Index Register with Memory Byte                | LDX      |
| Multiply                                            | MUL      |
| OR Accumulator with Memory Byte                     | ORA      |
| Subtract Memory Byte and Carry Bit from Accumulator | SBC      |
| Store Accumulator in Memory                         | STA      |
| Store Index Register in Memory                      | STX      |
| Subtract Memory Byte from Accumulator               | SUB      |

#### Table 4-1. Register/Memory Instructions



#### **Central Processor Unit (CPU)**

#### 4.6.2.4 Bit Manipulation Instructions

The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations.

| Instruction         | Mnemonic |
|---------------------|----------|
| Bit Clear           | BCLR     |
| Branch if Bit Clear | BRCLR    |
| Branch if Bit Set   | BRSET    |
| Bit Set             | BSET     |

#### Table 4-4. Bit Manipulation Instructions

#### NOTE

Do not use bit manipulation instructions on registers with write-only bits.

#### 4.6.2.5 Control Instructions

These instructions act on CPU registers and control CPU operation during program execution.

| Instruction                            | Mnemonic |
|----------------------------------------|----------|
| Clear Carry Bit                        | CLC      |
| Clear Interrupt Mask                   | CLI      |
| No Operation                           | NOP      |
| Reset Stack Pointer                    | RSP      |
| Return from Interrupt                  | RTI      |
| Return from Subroutine                 | RTS      |
| Set Carry Bit                          | SEC      |
| Set Interrupt Mask                     | SEI      |
| Stop Oscillator and Enable IRQ Pin     | STOP     |
| Software Interrupt                     | SWI      |
| Transfer Accumulator to Index Register | TAX      |
| Transfer Index Register to Accumulator | TXA      |
| Stop CPU Clock and Enable Interrupts   | WAIT     |

#### Table 4-5. Control Instructions



| Source                                                               | Operation                                    | Description                                                                                                                                                                                                                                             |   | Effect<br>on CCR |   |   | Effect<br>on CCR |                                       |                                  | ress<br>ode                      | sode                       | rand | sels |
|----------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------|---|---|------------------|---------------------------------------|----------------------------------|----------------------------------|----------------------------|------|------|
| Form                                                                 | oporation                                    |                                                                                                                                                                                                                                                         |   | I                | Ν | z | С                | Add<br>Mo                             | obc                              | Ope                              | Š                          |      |      |
| CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X                       | Clear Byte                                   | $\begin{array}{c} M \leftarrow \$00\\ A \leftarrow \$00\\ X \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00 \end{array}$                                                                                                    |   | _                | 0 | 1 |                  | DIR<br>INH<br>INH<br>IX1<br>IX        | 3F<br>4F<br>5F<br>6F<br>7F       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |      |      |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X   | Compare Accumulator with Memory Byte         | (A) – (M) –                                                                                                                                                                                                                                             |   |                  | ţ | ţ | ţ                | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1<br>F1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |      |      |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X                       | Complement Byte (One's Complement)           | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ |   |                  | ţ | ţ | 1                | DIR<br>INH<br>INH<br>IX1<br>IX        | 33<br>43<br>53<br>63<br>73       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |      |      |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X   | Compare Index Register with Memory Byte      | (X) – (M)                                                                                                                                                                                                                                               |   |                  | ţ | ţ | ţ                | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |      |      |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X                       | Decrement Byte                               | $\begin{array}{l} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$                                                                                                     |   |                  | ţ | t |                  | DIR<br>INH<br>INH<br>IX1<br>IX        | 3A<br>4A<br>5A<br>6A<br>7A       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |      |      |
| EOR #opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR opr,X<br>EOR ,X | EXCLUSIVE OR Accumulator with Memory<br>Byte | A ← (A) ⊕ (M)                                                                                                                                                                                                                                           |   |                  | ţ | ţ |                  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |      |      |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X                       | Increment Byte                               | $\begin{array}{l} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                                                                                     |   |                  | ţ | ţ |                  | DIR<br>INH<br>INH<br>IX1<br>IX        | 3C<br>4C<br>5C<br>6C<br>7C       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |      |      |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X               | Unconditional Jump                           | $PC \gets Jump \; Address$                                                                                                                                                                                                                              | _ |                  |   |   |                  | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BC<br>CC<br>DC<br>EC<br>FC       | dd<br>hh II<br>ee ff<br>ff       | 2<br>3<br>4<br>3<br>2      |      |      |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X               | Jump to Subroutine                           | $\begin{array}{l} PC \leftarrow (PC) + n \ (n = 1, 2,  or \ 3) \\ Push \ (PCL); \ SP \leftarrow (SP) - 1 \\ Push \ (PCH); \ SP \leftarrow (SP) - 1 \\ PC \leftarrow Effective \ Address \end{array}$                                                    |   |                  |   |   |                  | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BD<br>CD<br>DD<br>ED<br>FD       | dd<br>hh ll<br>ee ff<br>ff       | 5<br>6<br>7<br>6<br>5      |      |      |

## Table 4-6. Instruction Set Summary (Sheet 3 of 6)



Low-Power Modes

# 6.3 Effects of Stop and Wait Modes

The STOP and WAIT instructions have the following effects on MCU modules.

## 6.3.1 Clock Generation

Effects of STOP and WAIT on clock generation are discussed here.

## 6.3.1.1 STOP

The STOP instruction disables the internal oscillator, stopping the CPU clock and all peripheral clocks.

After exiting stop mode, the CPU clock and all enabled peripheral clocks begin running after the oscillator stabilization delay.

#### NOTE

The oscillator stabilization delay holds the MCU in reset for the first 4064 internal clock cycles.

## 6.3.1.2 WAIT

The WAIT instruction disables the CPU clock.

After exiting wait mode, the CPU clock and all enabled peripheral clocks immediately begin running.

## 6.3.2 CPU

Effects of STOP and WAIT on the CPU are discussed here.

#### 6.3.2.1 STOP

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

After exit from stop mode by external interrupt, the I bit remains clear.

After exit from stop mode by reset, the I bit is set.

#### 6.3.2.2 WAIT

The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts
- Disables the CPU clock

After exit from wait mode by interrupt, the I bit remains clear.

After exit from wait mode by reset, the I bit is set.

## 6.3.3 COP Watchdog

Effects of STOP and WAIT on the COP watchdog are discussed here.



Low-Power Modes



## 7.3.2 Data Direction Register B

Data direction register B determines whether each port B pin is an input or an output.



Note:

DDRB5, DDRB4, DDRB1, and DDRB0 should be configured as inputs at all times. These bits are available for read/write but are not available externally. Configuring them as inputs will ensure that the pulldown devices are enabled, thus properly terminating them.

#### Figure 7-7. Data Direction Register B (DDRB)

#### DDRB[3:2] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[3:2], configuring all port B pins as inputs.

1 = Corresponding port B pin configured as output

0 = Corresponding port B pin configured as input

#### NOTE

Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1.

Figure 7-8 shows the I/O logic of port B.



Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.

When bit DDRBx is a logic 1, reading address \$0001 reads the PBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 7-2 summarizes the operation of the port B pins.



Parallel I/O Ports (PORTS)



**Resets and Interrupts** 



## 10.5 5.0-V DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                | Symbol                              | Min                                          | Typ <sup>(2)</sup> | Max                 | Unit           |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|--------------------|---------------------|----------------|
| Output high voltage<br>(I <sub>Load</sub> = -2.5 mA) PA4-PA7<br>(I <sub>Load</sub> = -5.5 mA) PB2-PB3, PA0-PA3                               | V <sub>OH</sub>                     | V <sub>DD</sub> –0.8<br>V <sub>DD</sub> –0.8 |                    |                     | V              |
| Output low voltage <sup>(8)</sup><br>(I <sub>Load</sub> = 10.0 mA) PA0–PA7, PB2–PB3                                                          | V <sub>OL</sub>                     | _                                            | —                  | 0.8                 | v              |
| Input high voltage<br>PA0–PA7, PB2–PB3, IRQ/V <sub>PP</sub> , RESET, OSC1                                                                    | V <sub>IH</sub>                     | $0.7 \times V_{DD}$                          | _                  | V <sub>DD</sub>     | V              |
| Input low voltage<br>PA0–PA7, PB2–PB3, IRQ/V <sub>PP</sub> , RESET, OSC1                                                                     | V <sub>IL</sub>                     | $V_{SS}$                                     | _                  | $0.2 \times V_{DD}$ | V              |
| Supply current ( $f_{OP}$ = 2.1 MHz; $f_{OSC}$ = 4.2 MHz)<br>Run mode <sup>(3)</sup><br>Wait mode <sup>(4)</sup><br>Stop mode <sup>(5)</sup> | I <sub>DD</sub>                     |                                              | 4.0<br>1.0<br>0.1  | 6.0<br>2.8<br>5.0   | mA<br>mA<br>μA |
| Supply current ( $f_{OP}$ = 4.0 MHz; $f_{OSC}$ = 8.0 MHz)<br>Run mode <sup>(3)</sup><br>Wait mode <sup>(4)</sup><br>Stop mode <sup>(5)</sup> | I <sub>DD</sub>                     | <br><br>                                     | 5.2<br>1.1<br>0.1  | 7.0<br>3.3<br>5.0   | mA<br>mA<br>μA |
| I/O Ports Hi-Z leakage current<br>PA0–PA7, PB2–PB3 (without individual pulldown activated)                                                   | IIL                                 | —                                            | 0.2                | ±1                  | μA             |
| Input pulldown current<br>PA0–PA7, PB2–PB3 (with individual pulldown activated)                                                              | I                                   | 35                                           | 80                 | 200                 | μA             |
| Input pullup current<br>RESET                                                                                                                | Ι <sub>ΙL</sub>                     | -15                                          | -35                | -85                 | μA             |
| Input current <sup>(6)</sup><br>RESET, IRQ/V <sub>PP</sub> , OSC1                                                                            | I <sub>In</sub>                     | _                                            | 0.2                | ±1                  | μA             |
| Capacitance<br>Ports (As Inputs or Outputs)<br>RESET, IRQ, OSC1, OSC2                                                                        | C <sub>Out</sub><br>C <sub>In</sub> |                                              |                    | 12<br>8             | pF             |
| Crystal/ceramic resonator oscillator mode internal resistor<br>OSC1 to OSC2 <sup>(7)</sup>                                                   | R <sub>OSC</sub>                    | 1.0                                          | 2.0                | 3.0                 | MΩ             |

1. V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = –40°C to +85°C, unless otherwise noted.

2. Typical values at midpoint of voltage range, 25°C only

3. Run mode I<sub>DD</sub> is measured using external square wave clock source; all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs;  $C_L = 20 \text{ pF}$  on OSC2.

4. Wait mode IDD: only timer system active. Wait mode is affected linearly by OSC2 capacitance. Wait mode is measured with all ports configured as inputs;  $V_{IL} = 0.2 V$ ;  $V_{IH} = V_{DD} - 0.2 V$ . Wait mode  $I_{DD}$  is measured using external square wave clock source; all inputs 0.2 V from rail; no dc loads; less than 50 pF on all outputs;  $C_L = 20 \text{ pF}$  on OSC2.

5. Stop mode  $I_{DD}$  is measured with OSC1 =  $V_{SS}$ . Stop mode  $I_{DD}$  is measured with all ports configured as inputs;  $V_{IL}$  = 0.2 V;  $V_{IH} = V_{DD} - 0.2 V.$ 6. Only input high current rated to +1 µA on RESET.

7. The R<sub>OSC</sub> value selected for RC oscillator versions of this device is unspecified.

8. Maximum current drain for all I/O pins combined should not exceed 100 mA.



#### **Electrical Specifications**



Notes:

1. At V<sub>DD</sub> = 5.0 V, devices are specified and tested for V<sub>OL</sub>  $\leq$  800 mV @ I<sub>OL</sub> = 10.0 mA. 2. At V<sub>DD</sub> = 3.3 V, devices are specified and tested for V<sub>OL</sub>  $\leq$  500 mV @ I<sub>OL</sub> = 5.0 mA.





Notes:

1. At V<sub>DD</sub> = 5.0 V, devices are specified and tested for V<sub>OL</sub>  $\leq$  800 mV @ I<sub>OL</sub> = 10.0 mA. 2. At V<sub>DD</sub> = 3.3 V, devices are specified and tested for V<sub>OL</sub>  $\leq$  500 mV @ I<sub>OL</sub> = 3.5 mA.

#### Figure 10-4. PA0–PA3 and PB2–PB3 Typical Low-Side Driver Characteristics



**10.8 Typical Supply Currents** 









**Electrical Specifications** 

# **10.9 EPROM Programming Characteristics**

| Characteristic <sup>(1)</sup>              | Symbol                                 | Min    | Тур  | Max  | Unit |
|--------------------------------------------|----------------------------------------|--------|------|------|------|
| Programming voltage<br>IRQ/V <sub>PP</sub> | V <sub>PP</sub>                        | 16.0   | 16.5 | 17.0 | V    |
| Programming current<br>IRQ/V <sub>PP</sub> | I <sub>PP</sub>                        | Ť      | 3.0  | 10.0 | mA   |
| Programming time<br>Per array byte<br>MOR  | t <sub>EPGM</sub><br>t <sub>MPGM</sub> | 4<br>4 |      |      | ms   |

1. V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted.

# 10.10 Control Timing

# Table 10-2. Control Timing $(V_{DD} = 5.0 \text{ Vdc})^{(1)}$

| Characteristic                                                                              | Symbol                            | Min    | Max                 | Unit             |
|---------------------------------------------------------------------------------------------|-----------------------------------|--------|---------------------|------------------|
| Oscillator frequency<br>Crystal oscillator option<br>External clock source                  | fosc                              | <br>dc | 8.0<br>8.0          | MHz              |
| Internal operating frequency (f <sub>OSC</sub> ÷ 2)<br>Crystal oscillator<br>External clock | f <sub>OP</sub>                   | <br>dc | 4.0<br>4.0          | MHz              |
| Cycle time (1 ÷ f <sub>OP</sub> )                                                           | t <sub>cyc</sub>                  | 250    | —                   | ns               |
| RESET pulse width low                                                                       | t <sub>RL</sub>                   | 1.5    | —                   | t <sub>cyc</sub> |
| IRQ interrupt pulse width low<br>(edge-triggered)                                           | t <sub>ILIH</sub>                 | 1.5    | —                   | t <sub>cyc</sub> |
| IRQ interrupt pulse width low<br>(edge- and level-triggered)                                | t <sub>ILIL</sub>                 | 1.5    | Note <sup>(2)</sup> | t <sub>cyc</sub> |
| PA0–PA3 Interrupt pulse width high (edge-triggered)                                         | t <sub>IHIL</sub>                 | 1.5    | _                   | t <sub>cyc</sub> |
| PA0–PA3 interrupt pulse width<br>(edge- and level-triggered)                                | t <sub>IHIH</sub>                 | 1.5    | Note <sup>(2)</sup> | t <sub>cyc</sub> |
| OSC1 pulse width                                                                            | t <sub>OH</sub> , t <sub>OL</sub> | 100    | _                   | ns               |

V<sub>DD</sub> = 5.0 Vdc ± 10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted.
The maximum width t<sub>ILIL</sub> or t<sub>ILIH</sub> should not be more than the number of cycles it takes to execute the interrupt service routine plus 19 t<sub>cyc</sub> or the interrupt service routine will be re-entered.



#### **Control Timing**

| Characteristic                                                                              | Symbol                            | Min    | Max                 | Unit             |
|---------------------------------------------------------------------------------------------|-----------------------------------|--------|---------------------|------------------|
| Oscillator frequency<br>Crystal oscillator option<br>External clock source                  | f <sub>OSC</sub>                  | <br>dc | 4.2<br>4.2          | MHz              |
| Internal operating frequency (f <sub>OSC</sub> ÷ 2)<br>Crystal oscillator<br>External clock | f <sub>OP</sub>                   | <br>dc | 2.1<br>2.1          | MHz              |
| Cycle time (1 ÷ f <sub>OP</sub> )                                                           | t <sub>cyc</sub>                  | 476    | _                   | ns               |
| RESET pulse width low                                                                       | t <sub>RL</sub>                   | 1.5    |                     | t <sub>cyc</sub> |
| IRQ interrupt pulse width low<br>(edge-triggered)                                           | t <sub>ILIH</sub>                 | 1.5    |                     | t <sub>cyc</sub> |
| IRQ interrupt pulse width low<br>(edge- and level-triggered)                                | t <sub>ILIL</sub>                 | 1.5    | Note <sup>(2)</sup> | t <sub>cyc</sub> |
| PA0–PA3 interrupt pulse width high<br>(edge-triggered)                                      | t <sub>IHIL</sub>                 | 1.5    |                     | t <sub>cyc</sub> |
| PA0–PA3 interrupt pulse width<br>(edge- and level-triggered)                                | t <sub>IHIH</sub>                 | 1.5    | Note <sup>(2)</sup> | t <sub>cyc</sub> |
| OSC1 pulse width                                                                            | t <sub>OH</sub> , t <sub>OL</sub> | 200    | _                   | ns               |

# Table 10-3. Control Timing $(V_{DD} = 3.3 \text{ Vdc})^{(1)}$

V<sub>DD</sub> = 3.3 Vdc ± 10%, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted.
The maximum width t<sub>ILIL</sub> or t<sub>ILIH</sub> should not be more than the number of cycles it takes to execute the interrupt service routine plus 19 t<sub>cyc</sub> or the interrupt service routine will be re-entered.







MC68HRC705KJ1



# A.5 Typical Internal Operating Frequency Versus Temperature (No External Resistor)



### NOTE

Due to process variations, operating voltages, and temperature requirements, the internal resistance and tolerance are unspecified. Typically for a given voltage and temperature, the frequency should not vary more than  $\pm$  500 kHz. However, this data is not guaranteed. It is the user's responsibility to ensure that the resulting internal operating frequency meets user's requirements.

# A.6 Package Types and Order Numbers

## Table A-1. MC68HRC705KJ1 (RC Oscillator Option) Order Numbers<sup>(1)</sup>

| Package<br>Type | Case<br>Outline | Pin<br>Count | Operating<br>Temperature | Order Number                                   |
|-----------------|-----------------|--------------|--------------------------|------------------------------------------------|
| PDIP            | 648             | 16           | –40 to +85°C             | MC68HRC705KJ1C <sup>(2)</sup> P <sup>(3)</sup> |
| SOIC            | 751G            | 16           | –40 to +85°C             | MC68HRC705KJ1CDW <sup>(4)</sup>                |
| Cerdip          | 620A            | 16           | –40 to +85°C             | MC68HRC705KJ1CS <sup>(5)</sup>                 |

1. Refer to Chapter 11 Ordering Information and Mechanical Specifications for standard part ordering information.

2. C = extended temperature range

3. P = plastic dual in-line package (PDIP)

4. DW = small outline integrated circuit (SOIC)

5. S = ceramic dual in-line package (Cerdip)



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.



MC68HC705KJ1 Rev. 4.1, 07/2005