Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | STM8 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Infrared, POR, PWM, WDT | | Number of I/O | 26 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-UFQFN | | Supplier Device Package | 28-UFQFPN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm8l101g2u6tr | | $\sim$ | _ | 4 | - | | te | | |--------|---------------------|----|---|---|----|--| | | $\boldsymbol{\sim}$ | nı | ^ | n | TC | | | | | | | | | | | 13 Revision history | | 8 | 2 | |---------------------|--|---|---| |---------------------|--|---|---| # **List of figures** | Figure 1. | STM8L101xx device block diagram | . 10 | |-----------------------|----------------------------------------------------------------------------------------|------------| | Figure 2. | Standard 20-pin UFQFPN package pinout | . 15 | | Figure 3. | 20-pin UFQFPN package pinout for STM8L101F1U6ATR, | | | Ü | STM8L101F2U6ATR and STM8L101F3U6ATR part numbers | . 16 | | Figure 4. | 20-pin TSSOP package pinout | | | Figure 5. | Standard 28-pin UFQFPN package pinout | | | Figure 6. | 28-pin UFQFPN package pinout for STM8L101G3U6ATR and | | | J | STM8L101G2U6ATR part numbers | . 18 | | Figure 7. | 32-pin package pinout | | | Figure 8. | Memory map | | | Figure 9. | Pin loading conditions | | | Figure 10. | Pin input voltage | | | Figure 11. | IDD(RUN) vs. VDD, fCPU = 2 MHz | | | Figure 12. | IDD(RUN) vs. VDD, fCPU = 16 MHz | | | Figure 13. | IDD(WAIT) vs. VDD, fCPU = 2 MHz | | | Figure 14. | IDD(WAIT) vs. VDD, fCPU = 16 MHz | | | Figure 15. | Typ. IDD(Halt) vs. VDD, fCPU = 2 MHz and 16 MHz | | | Figure 16. | Typical HSI frequency vs. V <sub>DD</sub> | | | Figure 17. | Typical HSI accuracy vs. temperature, V <sub>DD</sub> = 3 V | | | Figure 18. | Typical HSI accuracy vs. temperature, VDD = 1.65 V to 3.6 V | | | Figure 19. | Typical LSI RC frequency vs. VDD | | | Figure 20. | Typical VIL and VIH vs. VDD (High sink I/Os) | | | Figure 21. | Typical VIL and VIH vs. VDD (true open drain I/Os) | | | Figure 22. | Typical pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS | | | Figure 23. | Typical pull-up current I <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS | . 50<br>50 | | Figure 24. | Typ. VOL at VDD = 3.0 V (High sink ports) | | | Figure 25. | Typ. VOL at VDD = 1.8 V (High sink ports) | | | Figure 26. | Typ. VOL at VDD = 3.0 V (true open drain ports) | | | Figure 27. | Typ. VOL at VDD = 1.8 V (true open drain ports) | | | Figure 28. | Typ. VDD - VOH at VDD = 3.0 V (High sink ports) | | | Figure 29. | Typ. VDD - VOH at VDD = 1.8 V (High sink ports) | | | Figure 30. | Typical NRST pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> | | | Figure 31. | Typical NRST pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> | | | Figure 32. | Recommended NRST pin configuration | | | Figure 33. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 34. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | . 56 | | Figure 35. | SPI timing diagram - master mode <sup>(1)</sup> | . 50<br>57 | | Figure 36. | Typical application with I2C bus and timing diagram 1) | . 57<br>50 | | Figure 37. | UFQFPN32 - 32-lead ultra thin fine pitch quad flat no-lead package outline (5 x 5) | | | Figure 38. | UFQFPN32 recommended footprint | | | Figure 39. | UFQFPN32 marking example (package top view) | | | Figure 40. | LQFP32 - 32-pin low profile quad flat package outline (7 x 7) | . 00<br>67 | | - | | | | Figure 41. Figure 42. | LQFP32 recommended footprint | . Uઝ<br>AN | | • | UFQFPN28 - 28-lead ultra thin fine pitch quad flat no-lead package outline (4 x 4 mm). | . US<br>70 | | Figure 43. | | | | Figure 44. | UFQFPN28 recommended footprint | | | Figure 45. | | | | Figure 46. | UFQFPN20 - 20-lead ultra thin fine pitch quad flat package outline (3x3 mm) | . 13 | ### 1 Introduction This datasheet provides the STM8L101x1 STM8L101x2 STM8L101x3 pinout, ordering information, mechanical and electrical device characteristics. For complete information on the STM8L101x1 STM8L101x2 STM8L101x3 microcontroller memory, registers and peripherals, please refer to the STM8L reference manual. The STM8L101x1 STM8L101x2 STM8L101x3devices are members of the STM8L low-power 8-bit family. They are referred to as low-density devices in the STM8L101x1 STM8L101x2 STM8L101x3 microcontroller family reference manual (RM0013) and in the STM8L Flash programming manual (PM0054). All devices of the SM8L product line provide the following benefits: - Reduced system cost - Up to 8 Kbytes of low-density embedded Flash program memory including up to 2 Kbytes of data EEPROM - High system integration level with internal clock oscillators and watchdogs. - Smaller battery and cheaper power supplies. - Low power consumption and advanced features - Up to 16 MIPS at 16 MHz CPU clock frequency - Less than 150 μA/MH, 0.8 μA in Active-halt mode, and 0.3 μA in Halt mode - Clock gated system and optimized power management - Short development cycles - Application scalability across a common family product architecture with compatible pinout, memory map and modular peripherals. - Full documentation and a wide choice of development tools - Product longevity - Advanced core and peripherals made in a state-of-the art technology - Product family operating from 1.65 V to 3.6 V supply. # 4 Pin description Figure 2. Standard 20-pin UFQFPN package pinout - 1. HS corresponds to 20 mA high sink/source capability. - High sink LED driver capability available on PA0. Refer to the description of the IR\_CR register in the STM8L reference manual (RM0013). Note: The COMP\_REF pin is not available in this standard 20-pin UFQFPN package. It is available on Port A6 in the Figure 3: 20-pin UFQFPN package pinout for STM8L101F1U6ATR, STM8L101F2U6ATR and STM8L101F3U6ATR part numbers. PA0 (HS) PC4 (HS) PC3 (HS) PC2 (HS) PC1 20 19 18 17 16 NRST / PA1 (HS) ☐1 ● 15 PC0 PA2 (HS) □2 14 PB7 (HS) PA6 (HS) 3 13 PB6 (HS) V<sub>SS</sub> □4 12 PB5 (HS) V<sub>DD</sub> □5 11 PB4 (HS) 6 7 8 9 10 PD0 (HS) PB0 (HS) PB1 (HS) PB2 (HS) MS32612V1 Figure 3. 20-pin UFQFPN package pinout for STM8L101F1U6ATR, STM8L101F2U6ATR and STM8L101F3U6ATR part numbers - 1. Please refer to the warning below. - 2. HS corresponds to 20 mA high sink/source capability. - High sink LED driver capability available on PA0. Refer to the description of the IR\_CR register in the STM8L reference manual (RM0013). #### Warning: For the STM8L101F1U6ATR, STM8L101F2U6ATR and STM8L101F3U6ATR part numbers (devices with COMP\_REF pin), all ports available on 32-pin packages must be considered as active ports. To avoid spurious effects, the user has to configure them as input pull-up. A small increase in consumption (typ. < 300 $\mu$ A) may occur during the power up and reset phase until these ports are properly configured. Figure 7. 32-pin package pinout - 1. Example given for the UFQFPN32 package. The pinout is the same for the LQFP32 package. - 2. HS corresponds to 20 mA high sink/source capability. - High sink LED driver capability available on PA0. Refer to the description of the IR\_CR register in the STM8L reference manual (RM0013). Table 3. Legend/abbreviation for table 4 | Туре | I= input, O | I= input, O = output, S = power supply | | | | | | | |------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Level | Input | CM = CMOS | | | | | | | | Level | Output | HS = high sink/source (20 mA) | | | | | | | | Port and control | Input | float = floating, wpu = weak pull-up | | | | | | | | configuration | Output T = true open drain, OD = open drain, PP = push pull | | | | | | | | | Reset state | Unless other | state after reset release). erwise specified, the pin state is the same during the reset phase (i.e. t") and after internal reset release (i.e. at reset state). | | | | | | | Table 4. STM8L101xx pin description | | Pi | n nu | ımb | er | | | | | Input | | O | utput | | | | |-------------------|---------------------------------------|---------|-------------------|---------------------------------------|--------------------|----------------------------|------|----------|-------|----------------|------------------|-------|----|--------------------------------|------------------------------------------------------| | standard UFQFPN20 | UFQFPN20 with COMP_REF <sup>(1)</sup> | TSSOP20 | standard UFQFPN28 | UFQFPN28 with COMP_REF <sup>(1)</sup> | UFQFPN32 or LQFP32 | Pin name | Type | floating | ndw | Ext. interrupt | High sink/source | ОО | PP | Main function<br>(after reset) | Alternate function | | 1 | 1 | 4 | 1 | 1 | 1 | NRST/PA1 <sup>(2)</sup> | I/O | - | Х | - | HS | - | Χ | Reset | PA1 | | 2 | 2 | 5 | 2 | 2 | 2 | PA2 | I/O | X | Х | Х | HS | Х | Χ | Port A2 | - | | 3 | - | 6 | 3 | 3 | 3 | PA3 | I/O | X | Χ | Х | HS | Х | Χ | Port A3 | - | | - | - | - | 4 | 4 | 4 | PA4/TIM2_BKIN | I/O | X | Х | Х | HS | Х | Х | Port A4 | Timer 2 - break input | | - | 1 | - | 5 | - | 5 | PA5/TIM3_BKIN | I/O | X | Х | Х | HS | Х | Х | Port A5 | Timer 3 - break input | | - | 3 | - | - | 5 | 6 | PA6/COMP_REF | I/O | x | х | х | HS | Х | х | Port A6 | Comparator external reference | | 4 | 4 | 7 | 6 | 6 | 7 | V <sub>SS</sub> | S | - | - | - | - | - | - | Ground | | | 5 | 5 | 8 | 7 | 7 | 8 | V <sub>DD</sub> | S | - | - | - | - | - | - | Power su | pply | | 6 | 6 | 9 | 8 | 8 | 9 | PD0/TIM3_CH2/<br>COMP1_CH3 | I/O | x | х | Х | HS | х | Х | Port D0 | Timer 3 - channel 2 /<br>Comparator 1 -<br>channel 3 | | - | 1 | - | 9 | 9 | 10 | PD1/TIM3_ETR/<br>COMP1_CH4 | I/O | x | Х | Х | HS | х | Х | Port D1 | Timer 3 - trigger /<br>Comparator 1 -<br>channel 4 | | - | - | - | 10 | 10 | 11 | PD2/<br>COMP2_CH3 | I/O | x | Х | Х | HS | Х | Х | Port D2 | Comparator 2 - channel 3 | | - | - | - | 11 | 11 | 12 | PD3/<br>COMP2_CH4 | I/O | x | Х | Х | HS | х | Х | Port D3 | Comparator 2 - channel 4 | | | Pi | n nı | ımb | er | | | | | Input | | O | utput | | | | |-------------------|---------------------------------------|---------|-------------------|---------------------------------------|------|---------------------------------------------------------|------|----------|-------------------------|----------------|-------------------|-------|----|--------------------------------|----------------------------------------------------------| | standard UFQFPN20 | UFQFPN20 with COMP_REF <sup>(1)</sup> | TSSOP20 | standard UFQFPN28 | UFQFPN28 with COMP_REF <sup>(1)</sup> | ı o∟ | Pin name | Type | floating | ndw | Ext. interrupt | High sink/source | ФО | dd | Main function<br>(after reset) | Alternate function | | - | - | - | 26 | 26 | 30 | PC5 | I/O | X | Х | Х | HS | Х | Х | Port C5 | - | | - | - | - | 27 | 27 | 31 | PC6 | I/O | X | Х | Х | HS | Х | Х | Port C6 | - | | 20 | 20 | 3 | 28 | 28 | 32 | PA0 <sup>(5)</sup> /SWIM/<br>BEEP/IR_TIM <sup>(6)</sup> | I/O | х | <b>X</b> <sup>(5)</sup> | Х | HS <sup>(6)</sup> | Х | Х | Port A0 | SWIM input and output /Beep output/Timer Infrared output | Table 4. STM8L101xx pin description (continued) - 1. Please refer to the warning below. - 2. At power-up, the PA1/NRST pin is a reset input pin with pull-up. To be used as a general purpose pin (PA1), it can be configured only as a general purpose pin (PA1), it can be configured only as output push-pull, not neither as output opendrain nor as a general purpose input. Refer to Section *Configuring NRST/PA1 pin as general purpose output* in the STM8L reference manual (RM0013). - 3. A pull-up is applied to PB0 and PB4 during the reset phase. These two pins are input floating after reset release. - In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up and protection diode to V<sub>DD</sub> are not implemented). - 5. The PA0 pin is in input pull-up during the reset phase and after reset release. - 6. High sink LED driver capability available on PA0. Slope control of all GPIO pins can be programmed except true open drain pins and by default is limited to 2 MHz. Warning: For the STM8L101F1U6ATR, STM8L101F2U6ATR, STM8L101F3U6ATR, STM8L101G2U6ATR and STM8L101G3U6ATR part numbers (devices with COMP\_REF pin), all ports available on 32-pin packages must be considered as active ports. To avoid spurious effects, the user has to configure them as input pull-up. A small increase in consumption (typ. < 300 µA) may occur during the power up and reset phase until these ports are properly configured. Table 7. General hardware register map (continued) | Address | Block Register label Register name | | | | | | | | |------------------------------|------------------------------------|--------------------------|----------------------------|------|--|--|--|--| | 0x00 521E<br>to<br>0x00 522F | | Reserved area (18 bytes) | | | | | | | | 0x00 5230 | | USART_SR | USART status register | 0xC0 | | | | | | 0x00 5231 | | USART_DR | USART data register | 0xXX | | | | | | 0x00 5232 | | USART_BRR1 | USART baud rate register 1 | 0x00 | | | | | | 0x00 5233 | USART | USART_BRR2 | USART baud rate register 2 | 0x00 | | | | | | 0x00 5234 | USART | USART_CR1 | USART control register 1 | 0x00 | | | | | | 0x00 5235 | | USART_CR2 | USART control register 2 | 0x00 | | | | | | 0x00 5236 | | USART_CR3 | USART control register 3 | 0x00 | | | | | | 0x00 5237 | | USART_CR4 | USART control register 4 | 0x00 | | | | | | 0x00 5238<br>to<br>0x00 524F | Reserved area (18 bytes) | | | | | | | | Table 7. General hardware register map (continued) | Address | Block | Register label | Register name | Reset<br>status | | | |------------------------------|------------|----------------|----------------------------------------|-----------------|--|--| | 0x00 5280 | | TIM3_CR1 | TIM3 control register 1 | 0x00 | | | | 0x00 5281 | | TIM3_CR2 | TIM3 control register 2 | 0x00 | | | | 0x00 5282 | | TIM3_SMCR | TIM3 slave mode control register | 0x00 | | | | 0x00 5283 | | TIM3_ETR | TIM3 external trigger register | 0x00 | | | | 0x00 5284 | | TIM3_IER | TIM3 interrupt enable register | 0x00 | | | | 0x00 5285 | | TIM3_SR1 | TIM3 status register 1 | 0x00 | | | | 0x00 5286 | | TIM3_SR2 | TIM3 status register 2 | 0x00 | | | | 0x00 5287 | | TIM3_EGR | TIM3 event generation register | 0x00 | | | | 0x00 5288 | | TIM3_CCMR1 | TIM3 capture/compare mode register 1 | 0x00 | | | | 0x00 5289 | | TIM3_CCMR2 | TIM3 capture/compare mode register 2 | 0x00 | | | | 0x00 528A | TIM3 | TIM3_CCER1 | TIM3 capture/compare enable register 1 | 0x00 | | | | 0x00 528B | TIIVIS | TIM3_CNTRH | TIM3 counter high | 0x00 | | | | 0x00 528C | TIM3_CNTRL | | TIM3 counter low | 0x00 | | | | 0x00 528D | | TIM3_PSCR | TIM3 prescaler register | 0x00 | | | | 0x00 528E | | TIM3_ARRH | TIM3 auto-reload register high | 0xFF | | | | 0x00 528F | | TIM3_ARRL | TIM3 auto-reload register low | 0xFF | | | | 0x00 5290 | | TIM3_CCR1H | TIM3 capture/compare register 1 high | 0x00 | | | | 0x00 5291 | | TIM3_CCR1L | TIM3 capture/compare register 1 low | 0x00 | | | | 0x00 5292 | | TIM3_CCR2H | TIM3 capture/compare register 2 high | 0x00 | | | | 0x00 5293 | | TIM3_CCR2L | TIM3 capture/compare register 2 low | 0x00 | | | | 0x00 5294 | | TIM3_BKR | TIM3 break register | 0x00 | | | | 0x00 5295 | | TIM3_OISR | TIM3 output idle state register | 0x00 | | | | 0x00 5296<br>to<br>0x00 52DF | | F | Reserved area (74 bytes) | | | | | 0x00 52E0 | | TIM4_CR1 | TIM4 control register 1 | 0x00 | | | | 0x00 52E1 | | TIM4_CR2 | TIM4 control register 2 | 0x00 | | | | 0x00 52E2 | | TIM4_SMCR | TIM4 Slave mode control register | 0x00 | | | | 0x00 52E3 | | TIM4_IER | TIM4 interrupt enable register | 0x00 | | | | 0x00 52E4 | TIM4 | TIM4_SR1 | TIM4 Status register 1 | 0x00 | | | | 0x00 52E5 | | TIM4_EGR | TIM4 event generation register | 0x00 | | | | 0x00 52E6 | | TIM4_CNTR | TIM4 counter | 0x00 | | | | 0x00 52E7 | | TIM4_PSCR | TIM4 prescaler register | 0x00 | | | | 0x00 52E8 | | TIM4_ARR | TIM4_ARR TIM4 auto-reload register low | | | | # 6 Interrupt vector mapping Table 9. Interrupt mapping | IRQ<br>No. | Source<br>block | Description | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-halt<br>mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) | Vector<br>address | |------------|-----------------|-----------------------------------|-----------------------------|---------------------------------------|--------------------------------------|--------------------------------------|-------------------------| | - | RESET | Reset | Yes | Yes | Yes | Yes | 0x00 8000 | | - | TRAP | Software interrupt | - | - | - | - | 0x00 8004 | | 0 | - | Reserved | - | - | - | - | 0x00 8008 | | 1 | FLASH | EOP/WR_PG_DIS | - | - | Yes | Yes <sup>(1)</sup> | 0x00 800C | | 2-3 | - | Reserved | - | - | - | - | 0x00 8010<br>-0x00 8017 | | 4 | AWU | Auto wakeup from Halt | - | Yes | Yes | Yes <sup>(1)</sup> | 0x00 8018 | | 5 | - | Reserved | - | - | - | - | 0x00 801C | | 6 | EXTIB | External interrupt port B | Yes | Yes | Yes | Yes | 0x00 8020 | | 7 | EXTID | External interrupt port D | Yes | Yes | Yes | Yes | 0x00 8024 | | 8 | EXTI0 | External interrupt 0 | Yes | Yes | Yes | Yes | 0x00 8028 | | 9 | EXTI1 | External interrupt 1 | Yes | Yes | Yes | Yes | 0x00 802C | | 10 | EXTI2 | External interrupt 2 | Yes | Yes | Yes | Yes | 0x00 8030 | | 11 | EXTI3 | External interrupt 3 | Yes | Yes | Yes | Yes | 0x00 8034 | | 12 | EXTI4 | External interrupt 4 | Yes | Yes | Yes | Yes | 0x00 8038 | | 13 | EXTI5 | External interrupt 5 | Yes | Yes | Yes | Yes | 0x00 803C | | 14 | EXTI6 | External interrupt 6 | Yes | Yes | Yes | Yes | 0x00 8040 | | 15 | EXTI7 | External interrupt 7 | Yes | Yes | Yes | Yes | 0x00 8044 | | 16 | - | Reserved | - | - | - | - | 0x00 8048 | | 17 | - | Reserved | - | - | - | - | 0x00 804C<br>-0x00 804F | | 18 | COMP | Comparators | - | - | Yes | Yes <sup>(1)</sup> | 0x00 8050 | | 19 | TIM2 | Update<br>/Overflow/Trigger/Break | - | - | Yes | Yes | 0x00 8054 | | 20 | TIM2 | Capture/Compare | - | - | Yes | Yes | 0x00 8058 | | 21 | TIM3 | Update /Overflow/Break | - | - | Yes | Yes <sup>(1)</sup> | 0x00 805C | | 22 | TIM3 | Capture/Compare | - | - | Yes | Yes <sup>(1)</sup> | 0x00 8060 | | 23-<br>24 | - | Reserved | - | - | - | - | 0x00 8064-<br>0x00 806B | | 25 | TIM4 | Update /Trigger | - | - | Yes | Yes <sup>(1)</sup> | 0x00 806C | | 26 | SPI | End of Transfer | Yes | Yes | Yes | Yes <sup>(1)</sup> | 0x00 8070 | **Table 14. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------|--------------------------------------------------------------------------|------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power line (source) | 80 | | | l <sub>vss</sub> | Total current out of V <sub>SS</sub> ground line (sink) | 80 | | | | Output current sunk by IR_TIM pin (with high sink LED driver capability) | 80 | | | I <sub>IO</sub> | Output current sunk by any other I/O and control pin | 25 | mA | | | Output current sourced by any I/Os and control pin | -25 | | | la | Injected current on true open-drain pins (PC0 and PC1) <sup>(1)</sup> | -5 | | | INJ(PIN) | Injected current on any other pin (2) | ±5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) (3) | ±25 | | - Positive injection is not possible on these I/Os. V<sub>IN</sub> maximum must always be respected. I<sub>INJ(PIN)</sub> must never be exceeded. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. - I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ΣI<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device. **Table 15. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | TJ | Maximum junction temperature | 150 | C | | | Table 19. Total current consumption in Wait mode. | | | | | | | |------------------------|---------------------------------------------------|---------------------------------------|------------------------------|-----|--------------------|------|--| | Symbol | Parameter | Conditions | | Тур | Max <sup>(2)</sup> | Unit | | | | | | f <sub>MASTER</sub> = 2 MHz | 245 | 400 | | | | I <sub>DD (Wait)</sub> | Supply current in | CPU not clocked, all peripherals off, | f <sub>MASTER</sub> = 4 MHz | 300 | 450 | μA | | | | Wait mode HSI internal RC osc. | f <sub>MASTER</sub> = 8 MHz | 380 | 600 | μΑ | | | | | | | f <sub>MASTER</sub> = 16 MHz | 510 | 800 | | | Table 19. Total current consumption in Wait mode<sup>(1)</sup> - 1. Based on characterization results, unless otherwise specified. - 2. Maximum values are given for $T_A$ = -40 to 125 °C. 1. Typical current consumption measured with code executed from Flash. Table 20. Total current consumption and timing in Halt and Active-halt mode at $V_{DD}$ = 1.65 V to 3.6 V $^{(1)(2)}$ | Symbol | Parameter | Co | onditions | Тур | Max | Unit | |--------------------------------------|---------------------------------------------------------|------------------------------------------|--------------------------------------------------------------|------|--------------------|------| | | | | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 8.0 | 2 | μΑ | | | | | T <sub>A</sub> = 55 °C | 1 | 2.5 | μΑ | | I <sub>DD(AH)</sub> | Supply current in Active-halt mode | LSI RC osc.<br>(at 37 kHz) | T <sub>A</sub> = 85 °C | 1.4 | 3.2 | μΑ | | | | , | T <sub>A</sub> = 105 °C | 2.9 | 7.5 | μΑ | | | | | T <sub>A</sub> = 125 °C | 5.8 | 13 | μΑ | | I <sub>DD(WUFAH)</sub> | Supply current during wakeup time from Active-halt mode | | | 2 | ı | mA | | t <sub>WU(AH)</sub> <sup>(3)</sup> | Wakeup time from Active-<br>halt mode to Run mode | f <sub>CPU</sub> = 16 MHz | | 4 | 6.5 | μs | | | | $T_A = -40 ^{\circ}\text{C} \text{ to}$ | 25 °C | 0.35 | 1.2 <sup>(4)</sup> | μΑ | | | | T <sub>A</sub> = 55 °C | | 0.6 | 1.8 | μΑ | | I <sub>DD(Halt)</sub> | Supply current in Halt mode | T <sub>A</sub> = 85 °C | | 1 | 2.5 <sup>(4)</sup> | μΑ | | | | T <sub>A</sub> = 105 °C | | 2.5 | 6.5 | μΑ | | | | T <sub>A</sub> = 125 °C | | 5.4 | 12 <sup>(4)</sup> | μΑ | | I <sub>DD(WUFH)</sub> | Supply current during wakeup time from Halt mode | | | 2 | - | mA | | t <sub>WU(Halt)</sub> <sup>(3)</sup> | Wakeup time from Halt mode to Run mode | f <sub>CPU</sub> = 16 MHz | | 4 | 6.5 | μs | - 1. $T_A = -40$ to 125 °C, no floating I/O, unless otherwise specified. - 2. Data based on characterization results, not tested in production. - Measured from interrupt event to interrupt vector fetch. To get t<sub>WU</sub> for another CPU frequency use t<sub>WU</sub>(FREQ) = t<sub>WU</sub>(16 MHz) + 1.5 (T<sub>FREQ</sub>-T<sub>16 MHz</sub>). The first word of interrupt routine is fetched 5 CPU cycles after t<sub>WU</sub>. - 4. Tested in production. Figure 15. Typ. $I_{DD(Halt)}$ vs. $V_{DD,}$ $f_{CPU}$ = 2 MHz and 16 MHz 1. Typical current consumption measured with code executed from Flash. | Symbol | Parameter | Conditions | Min | Тур | Max<br>(1) | Unit | |------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------|-----|------------|---------| | ı | Programming/ erasing consumption | T <sub>A</sub> =+25 °C, V <sub>DD</sub> = 3.0 V | - | 0.7 | - | mA | | Iprog | Frogramming/ erasing consumption | T <sub>A</sub> =+25 °C, V <sub>DD</sub> = 1.8 V | - | 0.7 | ı | | | | Data retention (program memory) after 10k erase/write cycles at T <sub>A</sub> = +85 °C | T <sub>RET</sub> = 55 °C | 20 <sup>(1)</sup> | - | - | | | t <sub>RET</sub> | Data retention (data memory)<br>after 10k erase/write cycles<br>at T <sub>A</sub> = +85 °C | T <sub>RET</sub> = 55 °C | 20 <sup>(1)</sup> | - | - | years | | | Data retention (data memory)<br>after 300k erase/write cycles<br>at T <sub>A</sub> = +125 °C | T <sub>RET</sub> = 85 °C | 1 <sup>(1)</sup> | - | - | | | N | Erase/write cycles (program memory) | See notes (1)(2) | 10 <sup>(1)</sup> | - | - | kcycles | | N <sub>RW</sub> | Erase/write cycles (data memory) | See notes (1)(3) | 300 <sup>(1)(4)</sup> | - | - | ROYCIES | Table 25. Flash program memory (continued) - 1. Data based on characterization results, not tested in production. - 2. Retention guaranteed after cycling is 10 years at 55 °C. - 3. Retention guaranteed after cycling is 1 year at 55 °C. - 4. Data based on characterization performed on the whole data memory (2 Kbytes). ### 9.3.6 I/O port pin characteristics #### **General characteristics** Subject to general operating conditions for $V_{DD}$ and $T_A$ unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor. Table 26. I/O static characteristics (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------|-----|-----------------------|--------| | V | V <sub>IL</sub> Input low level voltage <sup>(2)</sup> Standard I/Os True open drain I/O | Standard I/Os | V <sub>SS</sub> -0.3 | - | 0.3 x V <sub>DD</sub> | V | | VIL | | True open drain I/Os | | - | 0.3 x V <sub>DD</sub> | | | | | Standard I/Os | 0.70 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | V <sub>IH</sub> | V <sub>IH</sub> Input high level voltage <sup>(2)</sup> | True open drain I/Os<br>V <sub>DD</sub> < 2 V | - 0.70 x V <sub>DD</sub> | | 5.2 | | | | | True open drain I/Os $V_{DD} \ge 2 V$ | 0.70 X VDD | - | 5.5 | | | V. | Schmitt trigger voltage hysteresis (3) | Standard I/Os | - | 200 | - | mV | | V <sub>hys</sub> | | True open drain I/Os | - | 250 | - | ] '''V | #### 9.3.7 Communication interfaces ## Serial peripheral interface (SPI) Unless otherwise specified, the parameters given in *Table 31* are derived from tests performed under ambient temperature, f<sub>MASTER</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Section 9.3.1*. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 31. SPI characteristics | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Max | Unit | | |------------------------------------------------------|------------------------------|-----------------------------------------------------------------------|-------------------------|------------------------|---------|--| | f <sub>SCK</sub> | SPI clock frequency | Master mode | 0 | 8 | MHz | | | 1/t <sub>c(SCK)</sub> | SFI Clock frequency | Slave mode | 0 | 8 | IVII IZ | | | $t_{r(SCK)} \ t_{f(SCK)}$ | SPI clock rise and fall time | Capacitive load: C = 30 pF | - | 30 | | | | t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time | Slave mode | 4 x T <sub>MASTER</sub> | - | | | | t <sub>h(NSS)</sub> <sup>(2)</sup> | NSS hold time | Slave mode | 80 | - | | | | t <sub>w(SCKH)</sub> (2)<br>t <sub>w(SCKL)</sub> (2) | SCK high and low time | Master mode,<br>f <sub>MASTER</sub> = 8 MHz, f <sub>SCK</sub> = 4 MHz | 105 145 | | | | | t <sub>su(MI)</sub> (2)<br>t <sub>su(SI)</sub> (2) | Data input setup time | Master mode | 30 | - | | | | t <sub>su(SI)</sub> (2) | Data input setup time | Slave mode | 3 | - | | | | t <sub>h(MI)</sub> (2)<br>t <sub>h(SI)</sub> (2) | Data input hold time | Master mode | 15 | - | ns | | | t <sub>h(SI)</sub> (2) | Data input noid time | Slave mode | 0 | - | 113 | | | t <sub>a(SO)</sub> (2)(3) | Data output access time | Slave mode | - | 3x T <sub>MASTER</sub> | | | | t <sub>dis(SO)</sub> (2)(4) | Data output disable time | Slave mode | 30 | - | | | | t <sub>v(SO)</sub> (2) | Data output valid time | Slave mode (after enable edge) | - | 60 | | | | t <sub>v(MO)</sub> <sup>(2)</sup> | Data output valid time | Master mode<br>(after enable edge) | - | 20 | | | | t <sub>h(SO)</sub> <sup>(2)</sup> | | Slave mode (after enable edge) | 15 | - | | | | t <sub>h(MO)</sub> <sup>(2)</sup> | Data output hold time | Master mode (after enable edge) | 1 | - | | | <sup>1.</sup> Parameters are given by selecting 10-MHz I/O output frequency. <sup>2.</sup> Values based on design simulation and/or characterization results, and not tested in production. <sup>3.</sup> Min time is for the minimum time to drive the output and max time is for the maximum time to validate the data. <sup>4.</sup> Min time is for the minimum time to invalidate the output and max time is for the maximum time to put the data in Hi-Z. #### Static latch-up • **LU**: 2 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181. Table 37. Electrical sensitivities | Symbol | Parameter | Class | |--------|-----------------------|-------| | LU | Static latch-up class | II | #### 9.4 Thermal characteristics The maximum chip junction temperature (T<sub>Jmax</sub>) must never exceed the values given in *Table 16: General operating conditions on page 40*. The maximum chip-junction temperature, $T_{Jmax}$ , in degrees Celsius, may be calculated using the following equation: $$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$ #### Where: - T<sub>Amax</sub> is the maximum ambient temperature in °C - Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance in ° C/W - $P_{Dmax}$ is the sum of $P_{INTmax}$ and $P_{I/Omax}$ ( $P_{Dmax} = P_{INTmax} + P_{I/Omax}$ ) - P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in watts. This is the maximum chip internal power. - P<sub>I/Omax</sub> represents the maximum power dissipation on output pins where: $P_{I/Omax} = \Sigma (V_{OL}*I_{OL}) + \Sigma ((V_{DD}-V_{OH})*I_{OH}),$ taking into account the actual $V_{OL}/I_{OL}$ and $V_{OH}/I_{OH}$ of the I/Os at low and high level in the application. Table 38. Thermal characteristics<sup>(1)</sup> | Symbol | Parameter | Value | Unit | |-------------------|-------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient LQFP 32 - 7 x 7 mm | 60 | °C/W | | | Thermal resistance junction-ambient UFQFPN 32 - 5 x 5 mm | 25 | °C/W | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient UFQFPN 28 - 4 x 4 mm | 80 | °C/W | | | Thermal resistance junction-ambient UFQFPN 20 - 3 x 3 mm - 0.6 mm | 102 | °C/W | | | Thermal resistance junction-ambient TSSOP 20 | 110 | °C/W | Thermal resistances are based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment. Table 42. UFQFPN20 - 20-lead ultra thin fine pitch quad flat package (3 x 3 mm) mechanical data | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | |--------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | D | - | 3.000 | - | - | 0.1181 | - | | Е | - | 3.000 | - | - | 0.1181 | - | | А | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | A3 | - | 0.152 | - | - | 0.0060 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L1 | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | L2 | 0.300 | 0.350 | 0.400 | 0.0118 | 0.0138 | 0.0157 | | L3 | - | 0.375 | - | - | 0.0148 | - | | L4 | - | 0.200 | - | - | 0.0079 | - | | L5 | - | 0.150 | - | - | 0.0059 | - | | b | 0.180 | 0.250 | 0.300 | 0.0071 | 0.0098 | 0.0118 | | ddd | - | 0.050 | - | - | 0.0020 | - | <sup>1.</sup> Values in inches are rounded to 4 decimal digits 0.50 2.30 0.50 0.50 -3.30 - -A0A5\_FP\_V2 Figure 47. UFQFPN20 recommended footprint 1. Dimensions are in millimeters. Table 44. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-Oct-2010 | 11 | Added STM8L101F1 devices: Modified Table 1: Device summary on page 1, Table 2: STM8L101xx device feature summary on page 9 and Table 5: Flash and RAM boundary addresses on page 24 Modified warning below Figure 3 on page 16 and belowTable 4: STM8L101xx pin description on page 20 Modified Figure 52: STM8L101xx ordering information scheme on page 79 Modified text above Figure 32: Recommended NRST pin configuration on page 54 Modified Figure 32 on page 54 | | 02-Aug-2013 | 12 | Added "The RAM content is preserved" in halt mode Section 3.6: Low power modes Reformatted Figure 2: Standard 20-pin UFQFPN package pinout, Figure 3: 20-pin UFQFPN package pinout for STM8L101F1U6ATR, STM8L101F2U6ATR and STM8L101F3U6ATR part numbers, Figure 4: 20-pin TSSOP package pinout, Figure 4: 20-pin TSSOP package pinout, Figure 5: Standard 28-pin UFQFPN package pinout, Figure 6: 28-pin UFQFPN package pinout for STM8L101G3U6ATR and STM8L101G2U6ATR part numbers and Figure 7: 32-pin package pinout Corrected NRST/PA1 pin OD output capability in Table 4: STM8L101xx pin description and corrected note 2. and 4. Added note "Slope control of all GPIO can be programmed except" in Table 4: STM8L101xx pin description Added note under Table 5: Flash and RAM boundary addresses Replaced UM0320 with UM0470 in Section 7: Option bytes Updated OPT2 and OPT3 in Table 10: Option bytes Added additional note 2. references in Table 22: HSI oscillator characteristics Added note 2. under Table 17: Operating conditions at power-up / power-down and under Figure 32: Recommended NRST pin configuration Corrected 'SCK output' in Figure 35: SPI timing diagram - master mode(1) Added top view in Figure 43: UFQFPN20 3 x 3 mm 0.6 mm package outline Repositioned the package layout and footprint for all packages. Replaced "Standard ports" with "High sink ports" Replaced all "Data guaranteed, each individual device tested in production" notes with "Tested in production" | | 31-Mar-2014 | 13 | Updated L3 value on <i>Table 42</i> , added note 2) and 3) on <i>Table 43</i> |