



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 10MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 368 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 20-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf87t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| A                 | File<br>Address | A                 | File<br>ddress |                   | File<br>Address | A                       | Fi<br>Addı |
|-------------------|-----------------|-------------------|----------------|-------------------|-----------------|-------------------------|------------|
| Indirect addr.(*) | 00h             | Indirect addr.(*) | 80h            | Indirect addr.(*) | 100h            | Indirect addr.(*)       | 18         |
| TMR0              | 01h             | OPTION REG        | 81h            | TMR0              | 101h            | OPTION_REG              | 18         |
| PCL               | 02h             | PCL               | 82h            | PCL               | 102h            | PCL                     | 18         |
| STATUS            | 03h             | STATUS            | 83h            | STATUS            | 103h            | STATUS                  | 18         |
| FSR               | 04h             | FSR               | 84h            | FSR               | 104h            | FSR                     | 18         |
| PORTA             | 05h             | TRISA             | 85h            | WDTCON            | 105h            |                         | 18         |
| PORTB             | 06h             | TRISB             | 86h            | PORTB             | 106h            | TRISB                   | 18         |
|                   | 07h             |                   | 87h            |                   | 107h            |                         | 1          |
|                   | 08h             |                   | 88h            | -                 | 108h            |                         | 1          |
|                   | 09h             |                   | 89h            |                   | 109h            |                         | 1          |
| PCLATH            | 0Ah             | PCLATH            | 8Ah            | PCLATH            | 10Ah            | PCLATH                  | 1          |
| INTCON            | 0Bh             | INTCON            | 8Bh            | INTCON            | 10Bh            | INTCON                  | 1          |
| PIR1              | 0Ch             | PIE1              | 8Ch            | EEDATA            | 10Ch            | EECON1                  | 1          |
| PIR2              | 0Dh             | PIE2              | 8Dh            | EEADR             | 10Dh            | EECON2                  | 1          |
| TMR1L             | 0Eh             | PCON              | 8Eh            | EEDATH            | 10Eh            | Reserved <sup>(1)</sup> | 1          |
| TMR1H             | 0Fh             | OSCCON            | 8Fh            | EEADRH            | 10Fh            | Reserved <sup>(1)</sup> | 1          |
| T1CON             | 10h             | OSCTUNE           | 90h            |                   | 110h            |                         | 1          |
| TMR2              | 11h             |                   | 91h            |                   |                 |                         |            |
| T2CON             | 12h             | PR2               | 92h            |                   |                 |                         |            |
| SSPBUF            | 13h             | SSPADD            | 93h            |                   |                 |                         |            |
| SSPCON            | 14h             | SSPSTAT           | 94h            |                   |                 |                         |            |
| CCPR1L            | 15h             |                   | 95h            |                   |                 |                         |            |
| CCPR1H            | 16h             |                   | 96h            | General           |                 | General                 |            |
| CCP1CON           | 17h             |                   | 97h            | Purpose           |                 | Purpose                 |            |
| RCSTA             | 18h             | TXSTA             | 98h            | Register          |                 | Register                |            |
| TXREG             | 19h             | SPBRG             | 99h            | 16 Bytes          |                 | 16 Bytes                |            |
| RCREG             | 1Ah             |                   | 9Ah            |                   |                 |                         |            |
|                   | 1Bh             | ANSEL             | 9Bh            |                   |                 |                         |            |
|                   | 1Ch             | CMCON             | 9Ch            |                   |                 |                         |            |
|                   | 1Dh             | CVRCON            | 9Dh            |                   |                 |                         |            |
| ADRESH            | 1Eh             | ADRESL            | 9Eh            |                   |                 |                         |            |
| ADCON0            | 1Fh             | ADCON1            | 9Fh            |                   | 11Fh            |                         | 1          |
|                   | 20h             | Osusal            | A0h            | 0                 | 120h            |                         | 1.         |
|                   |                 | General           |                | General           |                 | General                 |            |
| General           |                 | Register          |                | Register          |                 | Register                |            |
| Purpose           |                 | 80 Bytes          |                | 80 Bytes          |                 | 80 Bytes                |            |
| Register          |                 |                   | EFh            |                   | 16Fh            |                         | 1          |
| 96 Bytes          |                 |                   | FUN            |                   | 170h            |                         | 1          |
|                   |                 | accesses          |                | accesses          |                 | accesses                |            |
|                   |                 | /Un-/Fn           |                | /UN-/FN           |                 | /011-/71                |            |
|                   | 7Fh             |                   | FFh            | Ponk 0            | 17Fh            | Popk 2                  | 1          |
| Bank 0            |                 | Bank 1            |                | Dalik Z           |                 | Dalik 3                 |            |

**Note 1:** This register is reserved, maintain this register clear.

#### 2.2.2.6 PIE2 Register

The PIE2 register contains the individual enable bit for the EEPROM write operation interrupt.

| REGISTER 2-6: | 2-6: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 (ADDRESS 8Dh) |                             |               |               |              |          |              |         |  |  |
|---------------|-----------------------------------------------------------------|-----------------------------|---------------|---------------|--------------|----------|--------------|---------|--|--|
|               | R/W-0                                                           | R/W-0                       | U-0           | R/W-0         | U-0          | U-0      | U-0          | U-0     |  |  |
|               | OSFIE                                                           | CMIE                        |               | EEIE          | —            | _        | —            | _       |  |  |
|               | bit 7                                                           |                             |               |               |              |          |              | bit 0   |  |  |
| bit 7         | OSFIE: Os                                                       | cillator Fail In            | terrupt Enab  | le bit        |              |          |              |         |  |  |
|               | 1 = Enable<br>0 = Disable                                       | 1 = Enabled<br>0 = Disabled |               |               |              |          |              |         |  |  |
| bit 6         | CMIE: Com                                                       | parator Inter               | rupt Enable b | oit           |              |          |              |         |  |  |
|               | 1 = Enable                                                      | d                           |               |               |              |          |              |         |  |  |
|               | 0 = Disable                                                     | d                           |               |               |              |          |              |         |  |  |
| bit 5         | Unimplem                                                        | ented: Read                 | <b>as</b> '0' |               |              |          |              |         |  |  |
| bit 4         | EEIE: EEP                                                       | ROM Write C                 | peration Inte | errupt Enable | bit          |          |              |         |  |  |
|               | 1 = Enable                                                      | d                           |               |               |              |          |              |         |  |  |
|               | 0 = Disable                                                     | d                           |               |               |              |          |              |         |  |  |
| bit 3-0       | Unimplem                                                        | ented: Read                 | <b>as</b> '0' |               |              |          |              |         |  |  |
|               | Legend:                                                         |                             |               |               |              |          |              |         |  |  |
|               | R = Reada                                                       | ble bit                     | W = W         | ritable bit   | U = Unimp    | lemented | bit, read as | '0'     |  |  |
|               | -n = Value                                                      | at POR                      | '1' = Bi      | t is set      | '0' = Bit is | cleared  | x = Bit is ι | Inknown |  |  |

### 2.3 PCL and PCLATH

The Program Counter (PC) is 13 bits wide. The low byte comes from the PCL register which is a readable and writable register. The upper bits (PC<12:8>) are not readable but are indirectly writable through the PCLATH register. On any Reset, the upper bits of the PC will be cleared. Figure 2-4 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 2-4: LOADING OF PC IN DIFFERENT SITUATIONS



#### 2.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the application note, *AN556, "Implementing a Table Read*".

### 2.3.2 STACK

The PIC16F87/88 family has an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- **Note 1:** There are no status bits to indicate stack overflow or stack underflow conditions.
  - 2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt address.

### 2.4 Program Memory Paging

All PIC16F87/88 devices are capable of addressing a continuous 8K word block of program memory. The CALL and GOTO instructions provide only 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper 2 bits of the address are provided by PCLATH<4:3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bits are programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is popped off the stack. Therefore, manipulation of the PCLATH<4:3> bits is not required for the RETURN instructions (which POPs the address from the stack).

| Note: | The contents of the PCLATH register are    |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|
|       | unchanged after a RETURN or RETFIE         |  |  |  |  |  |  |
|       | instruction is executed. The user must     |  |  |  |  |  |  |
|       | rewrite the contents of the PCLATH regis-  |  |  |  |  |  |  |
|       | ter for any subsequent subroutine calls or |  |  |  |  |  |  |
|       | GOTO instructions.                         |  |  |  |  |  |  |

Example 2-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that PCLATH is saved and restored by the Interrupt Service Routine (if interrupts are used).

#### EXAMPLE 2-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0

|         | ORG 0x500<br>BCF PCLATH, 4<br>BSF PCLATH, 3<br>CALL SUB1 P1 | ;Select page 1<br>;(800h-FFFh)<br>:Call subroutine in          |  |  |  |  |
|---------|-------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
| SUB1_P1 | : –                                                         | ;page 1 (800h-FFFh)                                            |  |  |  |  |
|         | :<br>ORG 0x900                                              | ;page 1 (800h-FFFh)                                            |  |  |  |  |
|         | :                                                           | ;called subroutine<br>;page 1 (800h-FFFh)                      |  |  |  |  |
|         | :<br>RETURN                                                 | <pre>;return to ;Call subroutine ;in page 0 ;(000h-7FFh)</pre> |  |  |  |  |

### FIGURE 4-2: CERAMIC RESONATOR OPERATION (HS OR XT





- **2:** A series resistor (Rs) may be required.
- **3:** RF varies with the resonator chosen (typically between 2 M $\Omega$  to 10 M $\Omega$ ).

#### TABLE 4-2: CERAMIC RESONATORS (FOR DESIGN GUIDANCE ONLY)

| Typical Capacitor Values Used: |                  |       |       |  |  |  |  |  |
|--------------------------------|------------------|-------|-------|--|--|--|--|--|
| Mode                           | Mode Freq OSC1 O |       |       |  |  |  |  |  |
| ХТ                             | 455 kHz          | 56 pF | 56 pF |  |  |  |  |  |
|                                | 2.0 MHz          | 47 pF | 47 pF |  |  |  |  |  |
|                                | 4.0 MHz          | 33 pF | 33 pF |  |  |  |  |  |
| HS                             | 8.0 MHz          | 27 pF | 27 pF |  |  |  |  |  |
|                                | 16.0 MHz         | 22 pF | 22 pF |  |  |  |  |  |

#### Capacitor values are for design guidance only.

These capacitors were tested with the resonators listed below for basic start-up and operation. These values were not optimized.

Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application.

See the notes following this table for additional information.

Note: When using resonators with frequencies above 3.5 MHz, the use of HS mode, rather than XT mode, is recommended. HS mode may be used at any VDD for which the controller is rated. If HS is selected, it is possible that the gain of the oscillator will overdrive the resonator. Therefore, a series resistor should be placed between the OSC2 pin and the resonator. As a good starting point, the recommended value of Rs is 330Ω.

### 4.3 External Clock Input

The ECIO Oscillator mode requires an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset, or after an exit from Sleep mode.

In the ECIO Oscillator mode, the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). Figure 4-3 shows the pin connections for the ECIO Oscillator mode.

# FIGURE 4-3:

#### EXTERNAL CLOCK INPUT OPERATION (ECIO CONFIGURATION)



- Clock before switch: One of INTOSC/INTOSC postscaler (IRCF<2:0> ≠ 000)
- 1. IRCF bits are modified to a different INTOSC/ INTOSC postscaler frequency.
- 2. The clock switching circuitry waits for a falling edge of the current clock, at which point CLKO is held low.
- 3. The clock switching circuitry then waits for eight falling edges of requested clock, after which it switches CLKO to this new clock source.
- 4. The IOFS bit is set.
- 5. Oscillator switchover is complete.

#### 4.6.6 OSCILLATOR DELAY UPON POWER-UP, WAKE-UP AND CLOCK SWITCHING

Table 4-3 shows the different delays invoked for various clock switching sequences. It also shows the delays invoked for POR and wake-up.

| Clock Switch         |                                 | Fraguanay               | Occillator Dolov                                  | Commonts                                                                            |  |  |  |
|----------------------|---------------------------------|-------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|
| From                 | То                              | Frequency               | Oscillator Delay                                  | Comments                                                                            |  |  |  |
|                      | INTRC<br>T1OSC                  | 31.25 kHz<br>32.768 kHz | CPU Start-up <sup>(1)</sup>                       |                                                                                     |  |  |  |
| Sleep/POR            | INTOSC/<br>INTOSC<br>Postscaler | 125 kHz-8 MHz           | 4 ms (approx.) and<br>CPU Start-up <sup>(1)</sup> | Following a wake-up from Sleep mode or<br>POR, CPU start-up is invoked to allow the |  |  |  |
| INTRC/Sleep          | EC, RC                          | DC – 20 MHz             |                                                   | of o to become ready for code execution.                                            |  |  |  |
| INTRC<br>(31.25 kHz) | EC, RC                          | DC – 20 MHz             |                                                   |                                                                                     |  |  |  |
| Sleep                | LP, XT, HS                      | 32.768 kHz-20 MHz       | 1024 Clock Cycles<br>(OST)                        | Following a change from INTRC, an OST of 1024 cycles must occur.                    |  |  |  |
| INTRC<br>(31.25 kHz) | INTOSC/<br>INTOSC<br>Postscaler | 125 kHz-8 MHz           | 4 ms (approx.)                                    | Refer to Section 4.6.4 "Modifying the IRCF Bits" for further details.               |  |  |  |

#### TABLE 4-3: OSCILLATOR DELAY EXAMPLES

**Note 1:** The 5-10  $\mu$ s start-up delay is based on a 1 MHz system clock.

### 4.7.2 SEC\_RUN MODE

The core and peripherals can be configured to be clocked by T1OSC using a 32.768 kHz crystal. The crystal must be connected to the T1OSO and T1OSI pins. This is the same configuration as the low-power timer circuit (see **Section 7.6** "**Timer1 Oscillator**"). When SCS bits are configured to run from T1OSC, a clock transition is generated. It will clear the OSTS bit, switch the system clock from either the primary system clock or INTRC, depending on the value of SCS<1:0> and FOSC<2:0>, to the external low-power Timer1 oscillator input (T1OSC) and shut down the primary system clock to conserve power.

After a clock switch has been executed, the internal Q clocks are held in the Q1 state until eight falling edge clocks are counted on the T1OSC. After the eight clock periods have transpired, the clock input to the Q clocks is released and operation resumes (see Figure 4-8). In addition, T1RUN (In T1CON) is set to indicate that T1OSC is being used as the system clock.

- Note 1: The T1OSCEN bit must be enabled and it is the user's responsibility to ensure T1OSC is stable before clock switching to the T1OSC input clock can occur.
  - 2: When T1OSCEN = 0, the following possible effects result.

| Original<br>SCS<1:0> | Modified<br>SCS<1:0> | Final<br>SCS<1:0>                          |
|----------------------|----------------------|--------------------------------------------|
| 00                   | 01                   | 00 – no change                             |
| 00                   | 11                   | 10 - INTRC                                 |
| 10                   | 11                   | 10 – no change                             |
| 10                   | 01                   | 00 – Oscillator<br>defined by<br>FOSC<2:0> |

A clock switching event will occur if the final state of the SCS bits is different from the original.





#### 4.7.3 SEC\_RUN/RC\_RUN TO PRIMARY CLOCK SOURCE

When switching from a SEC\_RUN or RC\_RUN mode back to the primary system clock, following a change of SCS<1:0> to '00', the sequence of events that takes place will depend upon the value of the FOSC bits in the Configuration register. If the primary clock source is configured as a crystal (HS, XT or LP), then the transition will take place after 1024 clock cycles. This is necessary because the crystal oscillator has been powered down until the time of the transition. In order to provide the system with a reliable clock when the changeover has occurred, the clock will not be released to the changeover circuit until the 1024 count has expired.

During the oscillator start-up time, the system clock comes from the current system clock. Instruction execution and/or peripheral operation continues using the currently selected oscillator as the CPU clock source, until the necessary clock count has expired, to ensure that the primary system clock is stable.

To know when the OST has expired, the OSTS bit should be monitored. OSTS = 1 indicates that the Oscillator Start-up Timer has timed out and the system clock comes from the primary clock source.

Following the oscillator start-up time, the internal Q clocks are held in the Q1 state until eight falling edge clocks are counted from the primary system clock. The clock input to the Q clocks is then released and operation resumes with the primary system clock determined by the FOSC bits (see Figure 4-10).

When in SEC\_RUN mode, the act of clearing the T1OSCEN bit in the T1CON register will cause SCS<0> to be cleared, which causes the SCS<1:0> bits to revert to '00' or '10' depending on what SCS<1> is. Although the T1OSCEN bit was cleared, T1OSC will be enabled and instruction execution will continue until the OST time-out for the main system clock is complete. At that time, the system clock will switch from the T1OSC to the primary clock or the INTRC. Following this, the T1 oscillator will be shut down.

Note: If the primary system clock is either RC or EC, an internal delay timer (5-10 μs) will suspend operation after exiting Secondary Clock mode to allow the CPU to become ready for code execution.

# 4.7.3.1 Returning to Primary Clock Source Sequence

Changing back to the primary oscillator from SEC\_RUN or RC\_RUN can be accomplished by either changing SCS<1:0> to '00', or clearing the T1OSCEN bit in the T1CON register (if T1OSC was the secondary clock).

The sequence of events that follows is the same for both modes:

- If the primary system clock is configured as EC, RC or INTRC, then the OST time-out is skipped. Skip to step 3.
- 2. If the primary system clock is configured as an external oscillator (HS, XT, LP), then the OST will be active, waiting for 1024 clocks of the primary system clock.
- 3. On the following Q1, the device holds the system clock in Q1.
- 4. The device stays in Q1 while eight falling edges of the primary system clock are counted.
- 5. Once the eight counts transpire, the device begins to run from the primary oscillator.
- If the secondary clock was INTRC and the primary is not INTRC, the INTRC will be shut down to save current providing that the INTRC is not being used for any other function, such as WDT or Fail-Safe Clock monitoring.
- If the secondary clock was T1OSC, the T1OSC will continue to run if T1OSCEN is still set; otherwise, the T1 oscillator will be shut down.



#### FIGURE 4-9: TIMING FOR TRANSITION BETWEEN SEC\_RUN/RC\_RUN AND PRIMARY CLOCK

## FIGURE 5-13: BLOCK DIAGRAM OF RB5/SS/TX/CK PIN



#### 6.3 Using Timer0 with an External Clock

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI, with the internal phase clocks, is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 20 ns) and low for at least 2 Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

#### 6.4 Prescaler

There is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. A prescaler assignment for the Timer0 module means that the prescaler cannot be used by the Watchdog Timer and vice versa. This prescaler is not readable or writable (see Figure 6-1). Note: Although the prescaler can be assigned to either the WDT or Timer0, but not both, a new divide counter is implemented in the WDT circuit to give multiple WDT time-out selections. This allows TMR0 and WDT to each have their own scaler. Refer to Section 15.12 "Watchdog Timer (WDT)" for further details.

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

| Note: | Writing to            | TMR0,   | when  | the    | prescale | r is |  |
|-------|-----------------------|---------|-------|--------|----------|------|--|
|       | assigned              | to Tir  | ner0, | will   | clear    | the  |  |
|       | prescaler             | count b | not   | change | the      |      |  |
|       | prescaler assignment. |         |       |        |          |      |  |

### **REGISTER 6-1:** OPTION\_REG: OPTION CONTROL REGISTER (ADDRESS 81h, 181h)

|         | R/W-1                                                                                                                 | R/W-1                            | R/W-1                           | R/W-1                      | R/W-1           | R/W-1     | R/W-1       | R/W-1     |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------|----------------------------|-----------------|-----------|-------------|-----------|--|--|
|         | RBPU                                                                                                                  | INTEDG                           | T0CS                            | T0SE                       | PSA             | PS2       | PS1         | PS0       |  |  |
|         | bit 7                                                                                                                 |                                  | •                               |                            |                 |           |             | bit 0     |  |  |
| bit 7   | RBPU: PO                                                                                                              | RTB Pull-up I                    | Enable bit                      |                            |                 |           |             |           |  |  |
| bit 6   | INTEDG: Interrupt Edge Select bit                                                                                     |                                  |                                 |                            |                 |           |             |           |  |  |
| bit 5   | TOCS: TMF                                                                                                             | R0 Clock Sou                     | rce Select bi                   | t                          |                 |           |             |           |  |  |
|         | 1 = Transiti                                                                                                          | on on T0CKI                      | pin                             |                            |                 |           |             |           |  |  |
|         | 0 = Interna                                                                                                           | l instruction c                  | ycle clock (C                   | CLKO)                      |                 |           |             |           |  |  |
| bit 4   | TOSE: TMF                                                                                                             | R0 Source Ed                     | ge Select bit                   | :                          |                 |           |             |           |  |  |
|         | 1 = Increm<br>0 = Increm                                                                                              | ent on high-to<br>ent on low-to- | -low transition high transition | on on T0CKI<br>on on T0CKI | pin<br>pin      |           |             |           |  |  |
| bit 3   | PSA: Preso                                                                                                            | caler Assignm                    | nent bit                        |                            |                 |           |             |           |  |  |
|         | 1 = Prescaler is assigned to the WDT<br>0 = Prescaler is assigned to the Timer0 module                                |                                  |                                 |                            |                 |           |             |           |  |  |
| bit 2-0 | PS<2:0>: F                                                                                                            | Prescaler Rate                   | e Select bits                   |                            |                 |           |             |           |  |  |
|         | Bit Value                                                                                                             | TMR0 Rate                        | WDT Rate                        |                            |                 |           |             |           |  |  |
|         | 000                                                                                                                   | 1:2                              | 1:1                             |                            |                 |           |             |           |  |  |
|         | 001                                                                                                                   | 1:4                              | 1:2                             |                            |                 |           |             |           |  |  |
|         | 010                                                                                                                   | 1.0                              | 1:4                             |                            |                 |           |             |           |  |  |
|         | 100                                                                                                                   | 1:32                             | 1 : 16                          |                            |                 |           |             |           |  |  |
|         | 101                                                                                                                   | 1:64                             | 1:32                            |                            |                 |           |             |           |  |  |
|         | 110                                                                                                                   | 1:128                            | 1:64                            |                            |                 |           |             |           |  |  |
|         | 111                                                                                                                   | 1 : 256                          | 1 : 128                         |                            |                 |           |             |           |  |  |
|         | Legend:                                                                                                               |                                  |                                 |                            |                 |           |             |           |  |  |
|         | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'                                                  |                                  |                                 |                            |                 |           |             |           |  |  |
|         | -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown                                            |                                  |                                 |                            |                 |           |             |           |  |  |
|         | Note:                                                                                                                 | To avoid an u                    | inintended d                    | evice Reset                | the instruction | on sequen | ce shown ir | the "PIC® |  |  |
|         | 1010.                                                                                                                 | Mid-Range N                      | ICU Family                      | Reference I                | Manual" (DS     | 33023) mi | ist be exec | uted when |  |  |
|         | changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled. |                                  |                                 |                            |                 |           |             |           |  |  |

#### EXAMPLE 6-1: CHANGING THE PRESCALER ASSIGNMENT FROM WDT TO TIMER0

| CLRWDT  |             | ; Clear WDT and prescaler   |
|---------|-------------|-----------------------------|
| BANKSEL | OPTION_REG  | ; Select Bank of OPTION_REG |
| MOVLW   | b'xxxx0xxx' | ; Select TMR0, new prescale |
| MOVWF   | OPTION_REG  | ; value and clock source    |
|         |             |                             |

#### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER0

| Address               | Name       | Bit 7     | Bit 6      | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-----------------------|------------|-----------|------------|--------|--------|-------|--------|--------|-------|----------------------|---------------------------------|
| 01h,101h              | TMR0       | Timer0 Mo | dule Regis | ter    |        |       |        |        |       | xxxx xxxx            | uuuu uuuu                       |
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON     | GIE       | PEIE       | TMR0IE | INTOIE | RBIE  | TMR0IF | INT0IF | RBIF  | 0000 000x            | 0000 000u                       |
| 81h,181h              | OPTION_REG | RBPU      | INTEDG     | TOCS   | TOSE   | PSA   | PS2    | PS1    | PS0   | 1111 1111            | 1111 1111                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by Timer0.

### 11.3 AUSART Synchronous Master Mode

In Synchronous Master mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the RB5/SS/TX/CK and RB2/SDO/RX/DT I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTA<7>).

#### 11.3.1 AUSART SYNCHRONOUS MASTER TRANSMISSION

The AUSART transmitter block diagram is shown in Figure 11-6. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCYCLE), the TXREG is empty and interrupt bit TXIF (PIR1<4>) is set. The interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set, regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the user.

Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the CK line. Data out is stable around the falling edge of the synchronous clock (Figure 11-9). The transmission can also be started by first loading the TXREG register and then setting bit TXEN (Figure 11-10). This is advantageous when slow baud rates are selected, since the BRG is kept in Reset when bits TXEN, CREN and SREN are clear. Setting enable bit TXEN will start the BRG, creating a shift clock immediately. Normally, when transmission is first started, the TSR register is empty, so a transfer to the TXREG register will result in an immediate transfer to TSR, resulting in an empty TXREG. Back-to-back transfers are possible.

Clearing enable bit TXEN during a transmission will cause the transmission to be aborted and will reset the transmitter. The DT and CK pins will revert to highimpedance. If either bit CREN or bit SREN is set during a transmission, the transmission is aborted and the DT pin reverts to a high-impedance state (for a reception). The CK pin will remain an output if bit CSRC is set (internal clock). The transmitter logic, however, is not reset, although it is disconnected from the pins. In order to reset the transmitter, the user has to clear bit TXEN. If bit SREN is set (to interrupt an on-going transmission and receive a single word), then after the single word is received, bit SREN will be cleared and the serial port will revert back to transmitting, since bit TXEN is still set. The DT line will immediately switch from High-Impedance Receive mode to transmit and start driving. To avoid this, bit TXEN should be cleared.

In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to bit TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG can result in an immediate transfer of the data to the TSR register (if the TSR is empty). If the TSR was empty and the TXREG was written before writing the "new" TX9D, the "present" value of bit TX9D is loaded.

Steps to follow when setting up a synchronous master transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (Section 11.1 "AUSART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. If interrupts are desired, set enable bit TXIE.
- 4. If 9-bit transmission is desired, set bit TX9.
- 5. Enable the transmission by setting bit TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Start transmission by loading data to the TXREG register.
- 8. If using interrupts, ensure that GIE and PEIE (bits 7 and 6) of the INTCON register are set.

The ADRESH: ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the A/D Result register pair, the GO/DONE bit (ADCON0<2>) is cleared and A/D Interrupt Flag bit, ADIF, is set. The block diagram of the A/D module is shown in Figure 12-1.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as inputs.

To determine sample time, see Section 12.1 "A/D Acquisition Requirements". After this sample time has elapsed, the A/D conversion can be started.

These steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog/digital I/O (ANSEL)
  - Configure voltage reference (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)

- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - SET PEIE bit
  - Set GIE bit
- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared (with interrupts disabled); OR
  - Waiting for the A/D interrupt
- 6. Read A/D Result register pair (ADRESH: ADRESL), clear bit ADIF if required.
- For next conversion, go to step 1 or step 2 as 7. required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before the next acquisition starts.



#### **FIGURE 12-1:** A/D BLOCK DIAGRAM









#### FIGURE 15-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD THROUGH RC NETWORK): CASE 2





#### FIGURE 15-6: SLOW RISE TIME (MCLR TIED TO VDD THROUGH RC NETWORK)

### 15.10 Interrupts

The PIC16F87/88 has up to 12 sources of interrupt. The Interrupt Control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual                             | interrupt |     | flag | bits | are | set   |
|-------|----------------------------------------|-----------|-----|------|------|-----|-------|
|       | regardless                             | of        | the | sta  | tus  | of  | their |
|       | corresponding mask bit or the GIE bit. |           |     |      |      |     | t.    |

A global interrupt enable bit, GIE (INTCON<7>), enables (if set) all unmasked interrupts, or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on Reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the Special Function Register, PIR1. The corresponding interrupt enable bits are contained in Special Function Register, PIE1 and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is serviced, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends on when the interrupt event occurs, relative to the current Q cycle. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit, PEIE bit or the GIE bit.

### 18.2 DC Characteristics: Power-Down and Supply Current PIC16F87/88 (Industrial, Extended) PIC16LF87/88 (Industrial) (Continued)

| PIC16LF87/88<br>(Industrial)          |                                       | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |       |            |            |                                |  |
|---------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|------------|--------------------------------|--|
| PIC16F87/88<br>(Industrial, Extended) |                                       | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                               |      |       |            |            |                                |  |
| Param<br>No.                          | Device                                | Тур                                                                                                                                | Max  | Units | Conditions |            |                                |  |
|                                       | Supply Current (IDD) <sup>(2,3)</sup> |                                                                                                                                    |      |       |            |            |                                |  |
|                                       | PIC16LF87/88                          | 72                                                                                                                                 | 95   | μΑ    | -40°C      |            |                                |  |
|                                       |                                       | 76                                                                                                                                 | 90   | μΑ    | +25°C      | VDD = 2.0V |                                |  |
|                                       |                                       | 76                                                                                                                                 | 90   | μΑ    | +85°C      |            |                                |  |
|                                       | PIC16LF87/88                          | 138                                                                                                                                | 175  | μΑ    | -40°C      |            |                                |  |
|                                       |                                       | 136                                                                                                                                | 170  | μΑ    | +25°C      | VDD = 3.0V | Fosc = 1 MHz                   |  |
|                                       |                                       | 136                                                                                                                                | 170  | μΑ    | +85°C      |            | (RC Oscillator) <sup>(3)</sup> |  |
|                                       | All devices                           | 310                                                                                                                                | 380  | μΑ    | -40°C      |            |                                |  |
|                                       |                                       | 290                                                                                                                                | 360  | μΑ    | +25°C      |            |                                |  |
|                                       |                                       | 280                                                                                                                                | 360  | μΑ    | +85°C      | VDD = 3.0V |                                |  |
|                                       | Extended devices                      | 330                                                                                                                                | 500  | μΑ    | 125°C      |            |                                |  |
|                                       | PIC16LF87/88                          | 270                                                                                                                                | 335  | μA    | -40°C      |            |                                |  |
|                                       |                                       | 280                                                                                                                                | 330  | μA    | +25°C      | VDD = 2.0V |                                |  |
|                                       |                                       | 285                                                                                                                                | 330  | μA    | +85°C      |            |                                |  |
|                                       | PIC16LF87/88                          | 460                                                                                                                                | 610  | μΑ    | -40°C      |            |                                |  |
|                                       |                                       | 450                                                                                                                                | 600  | μA    | +25°C      | VDD = 3.0V | Fosc = 4 MHz                   |  |
|                                       |                                       | 450                                                                                                                                | 600  | μΑ    | +85°C      |            | (RC Oscillator) <sup>(3)</sup> |  |
|                                       | All devices                           | 900                                                                                                                                | 1060 | μΑ    | -40°C      |            |                                |  |
|                                       |                                       | 890                                                                                                                                | 1050 | μΑ    | +25°C      | Vpp = 5.0V |                                |  |
|                                       |                                       | 890                                                                                                                                | 1050 | μΑ    | +85°C      | VDD - 0.0V |                                |  |
|                                       | Extended devices                      | .920                                                                                                                               | 1.5  | mA    | +125°C     |            |                                |  |

Legend: Shading of rows is to assist in readability of the table.

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSs and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

- MCLR = VDD; WDT enabled/disabled as specified.
- 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ.



FIGURE 19-15: △IPD WDT, -40°C TO +125°C (SLEEP MODE, ALL PERIPHERALS DISABLED)







FIGURE 19-21: TYPICAL, MINIMUM AND MAXIMUM Vol vs. Iol (VDD = 3V, -40°C TO +125°C)





### **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:    | Technical Publications Manager                                               | Total Pages Sent                                       |  |  |  |  |
|--------|------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| RE:    | Reader Response                                                              |                                                        |  |  |  |  |
| From   | n: Name                                                                      |                                                        |  |  |  |  |
|        | Company                                                                      |                                                        |  |  |  |  |
|        | Address                                                                      |                                                        |  |  |  |  |
|        | City / State / ZIP / Country                                                 |                                                        |  |  |  |  |
|        | Telephone: ()                                                                | FAX: ()                                                |  |  |  |  |
| Appl   | ication (optional):                                                          |                                                        |  |  |  |  |
| Wou    | ld you like a reply? <u>Y</u>                                                |                                                        |  |  |  |  |
| Devi   | ce: PIC16F87/88                                                              | Literature Number: DS30487D                            |  |  |  |  |
| Ques   | stions:                                                                      |                                                        |  |  |  |  |
| 1. \   | What are the best features of this do                                        | cument?                                                |  |  |  |  |
| _      |                                                                              |                                                        |  |  |  |  |
| _      |                                                                              |                                                        |  |  |  |  |
| 2. ł   | 2. How does this document meet your hardware and software development needs? |                                                        |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| 3. I   | Do you find the organization of this d                                       | ocument easy to follow? If not, why?                   |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| -<br>- |                                                                              | thisk would askes a the structure and subject?         |  |  |  |  |
| 4. \   | what additions to the document do y                                          | ou think would enhance the structure and subject?      |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| 5. \   | What deletions from the document of                                          | ould be made without affecting the overall usefulness? |  |  |  |  |
| •      |                                                                              |                                                        |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| 6. I   | s there any incorrect or misleading i                                        | nformation (what and where)?                           |  |  |  |  |
|        |                                                                              |                                                        |  |  |  |  |
| -      |                                                                              |                                                        |  |  |  |  |
| 7. H   | How would you improve this docume                                            | nt?                                                    |  |  |  |  |
| _      |                                                                              |                                                        |  |  |  |  |
| _      |                                                                              |                                                        |  |  |  |  |