Welcome to **E-XFL.COM** Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 49 | | Number of Gates | 15000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 68-VFQFN Exposed Pad | | Supplier Device Package | 68-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a3p015-2qng68i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **ProASIC3 Ordering Information** ## **ProASIC3 Device Status** | ProASIC3 Devices | Status | Cortex-M1 Devices | Status | |------------------|----------------------------------|-------------------|------------| | A3P015 | Not recommended for new designs. | | | | A3P030 | Production | | | | A3P060 | Production | | | | A3P125 | Production | | | | A3P250 | Production | M1A3P250 | Production | | A3P400 | Production | M1A3P400 | Production | | A3P600 | Production | M1A3P600 | Production | | A3P1000 | Production | M1A3P1000 | Production | V Revision 18 Table 2-2 • Recommended Operating Conditions 1 | Symbol | Parame | eters <sup>1</sup> | Commercial | Industrial | Units | |---------------------------|----------------------------|-------------------------------|----------------------|-------------------------|-------| | T <sub>J</sub> | Junction temperature | | 0 to 85 <sup>2</sup> | -40 to 100 <sup>2</sup> | °C | | VCC <sup>3</sup> | 1.5 V DC core supply volta | ge | 1.425 to 1.575 | 1.425 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP | Programming voltage | ning voltage Programming Mode | | 3.15 to 3.45 | V | | | | Operation <sup>4</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL | Analog power supply (PLL) | ) | 1.425 to 1.575 | 1.425 to 1.575 | V | | VCCI and VMV <sup>5</sup> | 1.5 V DC supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.3 V DC supply voltage | | 3.0 to 3. <u>6</u> | 3.0 to 3. <u>6</u> | V | | | 3.3 V wide range DC suppl | y voltage <sup>6</sup> | 2.7 to 3.6 | 2.7 to 3.6 | V | | | LVDS/B-LVDS/M-LVDS diff | ferential I/O | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 2. Software Default Junction Temperature Range in the Libero<sup>®</sup> System-on-Chip (SoC) software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information regarding custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help. - 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-18 on page 2-19. - 4. VPUMP can be left floating during operation (not programming mode). - 5. VMV and VCCI should be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information. - 6. 3.3 V wide range is compliant to the JESD8-B specification and supports 3.0 V VCCI operation. The absolute maximum junction temperature is 100°C. EQ 1 shows a sample calculation of the absolute maximum power dissipation allowed for a 484-pin FBGA package at commercial temperature and in still air. $$\text{Maximum Power Allowed } = \frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}(°\text{C/W})} = \frac{100°\text{C} - 70°\text{C}}{20.5°\text{C/W}} = 1.463~\dot{\text{W}}$$ EQ 1 Table 2-5 • Package Thermal Resistivities | | | | | | $\theta_{ja}$ | | | |-----------------------------------|-------------|-----------|-----------------------|-----------|---------------|------------|-------| | Package Type | Device | Pin Count | $\theta_{ extsf{jc}}$ | Still Air | 200 ft/min | 500 ft/min | Units | | Quad Flat No Lead | A3P030 | 132 | 0.4 | 21.4 | 16.8 | 15.3 | °C/W | | | A3P060 | 132 | 0.3 | 21.2 | 16.6 | 15.0 | °C/W | | | A3P125 | 132 | 0.2 | 21.1 | 16.5 | 14.9 | °C/W | | | A3P250 | 132 | 0.1 | 21.0 | 16.4 | 14.8 | °C/W | | Very Thin Quad Flat Pack (VQFP) | All devices | 100 | 10.0 | 35.3 | 29.4 | 27.1 | °C/W | | Thin Quad Flat Pack (TQFP) | All devices | 144 | 11.0 | 33.5 | 28.0 | 25.7 | °C/W | | Plastic Quad Flat Pack (PQFP) | All devices | 208 | 8.0 | 26.1 | 22.5 | 20.8 | °C/W | | Fine Pitch Ball Grid Array (FBGA) | See note* | 144 | 3.8 | 26.9 | 22.9 | 21.5 | °C/W | | | See note* | 256 | 3.8 | 26.6 | 22.8 | 21.5 | °C/W | | | See note* | 484 | 3.2 | 20.5 | 17.0 | 15.9 | °C/W | | | A3P1000 | 144 | 6.3 | 31.6 | 26.2 | 24.2 | °C/W | | | A3P1000 | 256 | 6.6 | 28.1 | 24.4 | 22.7 | °C/W | | | A3P1000 | 484 | 8.0 | 23.3 | 19.0 | 16.7 | °C/W | Note: \*This information applies to all ProASIC3 devices except the A3P1000. Detailed device/package thermal information will be available in future revisions of the datasheet. ### Temperature and Voltage Derating Factors Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to T<sub>.J</sub> = 70°C, VCC = 1.425 V) | Array Voltage VCC | Junction Temperature (°C) | | | | | | | | | | |-------------------|---------------------------|------|------|------|------|-------|--|--|--|--| | (V) | -40°C | 0°C | 25°C | 70°C | 85°C | 100°C | | | | | | 1.425 | 0.88 | 0.93 | 0.95 | 1.00 | 1.02 | 1.04 | | | | | | 1.500 | 0.83 | 0.88 | 0.90 | 0.95 | 0.96 | 0.98 | | | | | | 1.575 | 0.80 | 0.84 | 0.87 | 0.91 | 0.93 | 0.94 | | | | | Table 2-32 • I/O Short Currents IOSH/IOSL Applicable to Advanced I/O Banks | | Drive Strength | IOSL (mA) <sup>1</sup> | IOSH (mA) <sup>1</sup> | |--------------------------------------|-----------------------------|---------------------------------|---------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 100 μΑ | Same as regular 3.3 V<br>LVCMOS | Same as regular 3.3 V<br>LVCMOS | | 2.5 V LVCMOS | 2 mA | 18 | 16 | | | 4 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 8 mA | 37 | 32 | | | 12 mA | 74 | 65 | | | 16 mA | 87 | 83 | | | 24 mA | 124 | 169 | | 1.8 V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 51 | 45 | | | 12 mA | 74 | 91 | | | 16 mA | 74 | 91 | | 1.5 V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | | 6 mA | 39 | 32 | | | 8 mA | 55 | 66 | | | 12 mA | 55 | 66 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 109 | 103 | 2-29 Revision 18 <sup>1.</sup> $T_J = 100^{\circ}C$ <sup>2.</sup> Applicable to 3.3 V LVCMOS Wide Range. I<sub>OSL</sub>/I<sub>OSH</sub> dependent on the I/O buffer drive strength selected for wide range applications. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. Table 2-49 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 3.3 V<br>LVCMOS<br>Wide Range | Equiv.<br>Software<br>Default | | TL. | ٧ | ΊΗ | VOL | VOH | IOL | ЮН | IOSL | юзн | IIL <sup>2</sup> | IIH <sup>3</sup> | |-------------------------------|------------------------------------------|----------|----------|----------|----------|----------|-----------|-----|-----|------------------------|------------------------|-------------------------|-------------------------| | Drive<br>Strength | Drive<br>Strength<br>Option <sup>1</sup> | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | μΑ | μΑ | Max<br>mA <sup>4</sup> | Max<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 25 | 27 | 10 | 10 | | 100 μΑ | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 25 | 27 | 10 | 10 | | 100 μΑ | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 51 | 54 | 10 | 10 | | 100 μΑ | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD – 0.2 | 100 | 100 | 51 | 54 | 10 | 10 | - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 85°C junction temperature. - 5. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 6. Software default selection highlighted in gray. Table 2-58 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 2.5 V LVCMOS | V | <b>IL</b> | V | ΊΗ | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------|-----------|------------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive Strength | Min.<br>V | Max.,<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 16 | 18 | 10 | 10 | | 4 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 4 | 4 | 16 | 18 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 32 | 37 | 10 | 10 | | 8 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | 32 | 37 | 10 | 10 | - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-8 • AC Loading Table 2-59 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 2.5 | 1.2 | 35 | Note: \*Measuring point = Vtrip. See Table 2-22 on page 2-22 for a complete table of trip points. Table 2-64 • 2.5 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns | | | -1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns | | | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns | | 4 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns | | | -1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns | | | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns | | 6 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns | | | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns | | | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns | | 8 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns | | | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns | | | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-65 • 2.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns | | | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns | | | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns | | 4 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns | | | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns | | | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns | | 6 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns | | | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns | | | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns | | 8 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns | | | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns | | | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Тур. | Max. | Units | |--------------------|-----------------------------|-------|-------|-------|-------| | VCCI | Supply Voltage | 2.375 | 2.5 | 2.625 | V | | VOL | Output Low Voltage | 0.9 | 1.075 | 1.25 | V | | VOH | Output High Voltage | 1.25 | 1.425 | 1.6 | V | | IOL <sup>1</sup> | Output Lower Current | 0.65 | 0.91 | 1.16 | mA | | IOH <sup>1</sup> | Output High Current | 0.65 | 0.91 | 1.16 | mA | | VI | Input Voltage | 0 | | 2.925 | V | | IIH <sup>2,3</sup> | Input High Leakage Current | | | 10 | μΑ | | IIL <sup>2,4</sup> | Input Low Leakage Current | | | 10 | μΑ | | VODIFF | Differential Output Voltage | 250 | 350 | 450 | mV | | VOCM | Output Common Mode Voltage | 1.125 | 1.25 | 1.375 | V | | VICM | Input Common Mode Voltage | 0.05 | 1.25 | 2.35 | V | | VIDIFF | Input Differential Voltage | 100 | 350 | | mV | - 1. IOL/IOH defined by VODIFF/(Resistor Network) - 2. Currents are measured at 85°C junction temperature. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN <VCCI. Input current is larger when operating outside recommended ranges. - 4. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN <VIL. Table 2-91 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | |---------------|----------------|----------------------| | 1.075 | 1.325 | Cross point | Note: \*Measuring point = V<sub>trip.</sub> See Table 2-22 on page 2-22 for a complete table of trip points. ### **Timing Characteristics** Table 2-92 • LVDS Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.66 | 1.83 | 0.04 | 1.60 | ns | | <b>-1</b> | 0.56 | 1.56 | 0.04 | 1.36 | ns | | -2 | 0.49 | 1.37 | 0.03 | 1.20 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Output DDR Module** Figure 2-22 • Output DDR Timing Model Table 2-103 • Parameter Definitions | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|---------------------------|----------------------------| | t <sub>DDROCLKQ</sub> | Clock-to-Out | B, E | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out | C, E | | t <sub>DDROREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRORECCLR</sub> | Clear Recovery | C, B | | t <sub>DDROSUD1</sub> | Data Setup Data_F | A, B | | t <sub>DDROSUD2</sub> | Data Setup Data_R | D, B | | t <sub>DDROHD1</sub> | Data Hold Data_F | A, B | | t <sub>DDROHD2</sub> | Data Hold Data_R | D, B | 2-79 Revision 18 ### VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ### VPUMP Programming Supply Voltage ProASIC3 devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in Table 2-2 on page 2-2. When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, $0.01~\mu F$ and $0.33~\mu F$ capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ### **User Pins** #### I/O User Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. During programming, I/Os become tristated and weakly pulled up to $V_{CCI}$ . With $V_{CCI}$ , VMV, and $V_{CC}$ supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. Unused I/Os are configured as follows: - Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - Weak pull-up is programmed #### GL Globals GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input. Refer to the I/O Structure section of the handbook for the device you are using for an explanation of the naming of global pins. ### FF Flash\*Freeze Mode Activation Pin Flash\*Freeze is available on IGLOO, ProASIC3L, and RT ProASIC3 devices. It is not supported on ProASIC3/E devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active-low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze | QN132 | | |------------|-----------------| | Pin Number | A3P125 Function | | A1 | GAB2/IO69RSB1 | | A2 | IO130RSB1 | | A3 | VCCIB1 | | A4 | GFC1/IO126RSB1 | | A5 | GFB0/IO123RSB1 | | A6 | VCCPLF | | A7 | GFA1/IO121RSB1 | | A8 | GFC2/IO118RSB1 | | A9 | IO115RSB1 | | A10 | VCC | | A11 | GEB1/IO110RSB1 | | A12 | GEA0/IO107RSB1 | | A13 | GEC2/IO104RSB1 | | A14 | IO100RSB1 | | A15 | VCC | | A16 | IO99RSB1 | | A17 | IO96RSB1 | | A18 | IO94RSB1 | | A19 | IO91RSB1 | | A20 | IO85RSB1 | | A21 | IO79RSB1 | | A22 | VCC | | A23 | GDB2/IO71RSB1 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO61RSB0 | | A27 | VCC | | A28 | IO60RSB0 | | A29 | GCC2/IO59RSB0 | | A30 | GCA2/IO57RSB0 | | A31 | GCA0/IO56RSB0 | | A32 | GCB1/IO53RSB0 | | A33 | IO49RSB0 | | A34 | VCC | | A35 | IO44RSB0 | | A36 | GBA2/IO41RSB0 | | QN132 | | |------------|-----------------| | Pin Number | A3P125 Function | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO68RSB1 | | B2 | GAC2/IO131RSB1 | | В3 | GND | | B4 | GFC0/IO125RSB1 | | B5 | VCOMPLF | | В6 | GND | | В7 | GFB2/IO119RSB1 | | B8 | IO116RSB1 | | В9 | GND | | B10 | GEB0/IO109RSB1 | | B11 | VMV1 | | B12 | GEB2/IO105RSB1 | | B13 | IO101RSB1 | | B14 | GND | | B15 | IO98RSB1 | | B16 | IO95RSB1 | | B17 | GND | | B18 | IO87RSB1 | | B19 | IO81RSB1 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO62RSB0 | | QN132 | | | |----------------------------|----------------|--| | Pin Number A3P125 Function | | | | B25 | | | | | GND | | | B26 | NC NC | | | B27 | GCB2/IO58RSB0 | | | B28 | GND | | | B29 | GCB0/IO54RSB0 | | | B30 | GCC1/IO51RSB0 | | | B31 | GND | | | B32 | GBB2/IO43RSB0 | | | B33 | VMV0 | | | B34 | GBA0/IO39RSB0 | | | B35 | GBC1/IO36RSB0 | | | B36 | GND | | | B37 | IO26RSB0 | | | B38 | IO21RSB0 | | | B39 | GND | | | B40 | IO13RSB0 | | | B41 | IO08RSB0 | | | B42 | GND | | | B43 | GAC0/IO04RSB0 | | | B44 | GNDQ | | | C1 | GAA2/IO67RSB1 | | | C2 | IO132RSB1 | | | C3 | VCC | | | C4 | GFB1/IO124RSB1 | | | C5 | GFA0/IO122RSB1 | | | C6 | GFA2/IO120RSB1 | | | C7 | IO117RSB1 | | | C8 | VCCIB1 | | | C9 | GEA1/IO108RSB1 | | | C10 | GNDQ | | | C11 | GEA2/IO106RSB1 | | | C12 | IO103RSB1 | | | C13 | VCCIB1 | | | C14 | IO97RSB1 | | | C15 | IO93RSB1 | | | C16 | IO89RSB1 | | | VQ100 | | |----------------------------|---------------| | Pin Number A3P030 Function | | | 1 | GND | | 2 | IO82RSB1 | | 3 | IO81RSB1 | | 4 | IO80RSB1 | | 5 | IO79RSB1 | | 6 | IO78RSB1 | | 7 | IO77RSB1 | | 8 | IO76RSB1 | | 9 | GND | | 10 | IO75RSB1 | | 11 | IO74RSB1 | | 12 | GEC0/IO73RSB1 | | 13 | GEA0/IO72RSB1 | | 14 | GEB0/IO71RSB1 | | 15 | IO70RSB1 | | 16 | IO69RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | IO68RSB1 | | 20 | IO67RSB1 | | 21 | IO66RSB1 | | 22 | IO65RSB1 | | 23 | IO64RSB1 | | 24 | IO63RSB1 | | 25 | IO62RSB1 | | 26 | IO61RSB1 | | 27 | IO60RSB1 | | 28 | IO59RSB1 | | 29 | IO58RSB1 | | 30 | IO57RSB1 | | 31 | IO56RSB1 | | 32 | IO55RSB1 | | 33 | IO54RSB1 | | 34 | IO53RSB1 | | 35 | IO52RSB1 | | 36 | IO51RSB1 | | VQ100 | | |------------|-----------------| | Pin Number | A3P030 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO49RSB1 | | 41 | IO47RSB1 | | 42 | IO46RSB1 | | 43 | IO45RSB1 | | 44 | IO44RSB1 | | 45 | IO43RSB1 | | 46 | IO42RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | NC | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | IO41RSB0 | | 58 | IO40RSB0 | | 59 | IO39RSB0 | | 60 | IO38RSB0 | | 61 | IO37RSB0 | | 62 | IO36RSB0 | | 63 | GDB0/IO34RSB0 | | 64 | GDA0/IO33RSB0 | | 65 | GDC0/IO32RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO31RSB0 | | 70 | IO30RSB0 | | 71 | IO29RSB0 | | 72 | IO28RSB0 | | VQ100 | | | |------------|-----------------|--| | Pin Number | A3P030 Function | | | 73 | IO27RSB0 | | | 74 | IO26RSB0 | | | 75 | IO25RSB0 | | | 76 | IO24RSB0 | | | 77 | IO23RSB0 | | | 78 | IO22RSB0 | | | 79 | IO21RSB0 | | | 80 | IO20RSB0 | | | 81 | IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO16RSB0 | | | 85 | IO15RSB0 | | | 86 | IO14RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO12RSB0 | | | 91 | IO10RSB0 | | | 92 | IO08RSB0 | | | 93 | IO07RSB0 | | | 94 | IO06RSB0 | | | 95 | IO05RSB0 | | | 96 | IO04RSB0 | | | 97 | IO03RSB0 | | | 98 | IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | # Package Pin Assignments | TQ144 | | | |------------|-----------------|--| | Pin Number | A3P125 Function | | | 1 | GAA2/IO67RSB1 | | | 2 | IO68RSB1 | | | 3 | GAB2/IO69RSB1 | | | 4 | IO132RSB1 | | | 5 | GAC2/IO131RSB1 | | | 6 | IO130RSB1 | | | 7 | IO129RSB1 | | | 8 | IO128RSB1 | | | 9 | VCC | | | 10 | GND | | | 11 | VCCIB1 | | | 12 | IO127RSB1 | | | 13 | GFC1/IO126RSB1 | | | 14 | GFC0/IO125RSB1 | | | 15 | GFB1/IO124RSB1 | | | 16 | GFB0/IO123RSB1 | | | 17 | VCOMPLF | | | 18 | GFA0/IO122RSB1 | | | 19 | VCCPLF | | | 20 | GFA1/IO121RSB1 | | | 21 | GFA2/IO120RSB1 | | | 22 | GFB2/IO119RSB1 | | | 23 | GFC2/IO118RSB1 | | | 24 | IO117RSB1 | | | 25 | IO116RSB1 | | | 26 | IO115RSB1 | | | 27 | GND | | | 28 | VCCIB1 | | | 29 | GEC1/IO112RSB1 | | | 30 | GEC0/IO111RSB1 | | | 31 | GEB1/IO110RSB1 | | | 32 | GEB0/IO109RSB1 | | | 33 | GEA1/IO108RSB1 | | | 34 | GEA0/IO107RSB1 | | | 35 | VMV1 | | | 36 | GNDQ | | | TO444 | | | |------------|-----------------|--| | TQ144 | | | | Pin Number | A3P125 Function | | | 37 | NC | | | 38 | GEA2/IO106RSB1 | | | 39 | GEB2/IO105RSB1 | | | 40 | GEC2/IO104RSB1 | | | 41 | IO103RSB1 | | | 42 | IO102RSB1 | | | 43 | IO101RSB1 | | | 44 | IO100RSB1 | | | 45 | VCC | | | 46 | GND | | | 47 | VCCIB1 | | | 48 | IO99RSB1 | | | 49 | IO97RSB1 | | | 50 | IO95RSB1 | | | 51 | IO93RSB1 | | | 52 | IO92RSB1 | | | 53 | IO90RSB1 | | | 54 | IO88RSB1 | | | 55 | IO86RSB1 | | | 56 | IO84RSB1 | | | 57 | IO83RSB1 | | | 58 | IO82RSB1 | | | 59 | IO81RSB1 | | | 60 | IO80RSB1 | | | 61 | IO79RSB1 | | | 62 | VCC | | | 63 | GND | | | 64 | VCCIB1 | | | 65 | GDC2/IO72RSB1 | | | 66 | GDB2/IO71RSB1 | | | 67 | GDA2/IO70RSB1 | | | 68 | GNDQ | | | 69 | TCK | | | 70 | TDI | | | 71 | TMS | | | 72 | VMV1 | | | | · | | | TQ144 | | |------------|-----------------| | Pin Number | A3P125 Function | | 73 | VPUMP | | 74 | NC | | 75 | TDO | | 76 | TRST | | 77 | VJTAG | | 78 | GDA0/IO66RSB0 | | 79 | GDB0/IO64RSB0 | | 80 | GDB1/IO63RSB0 | | 81 | VCCIB0 | | 82 | GND | | 83 | IO60RSB0 | | 84 | GCC2/IO59RSB0 | | 85 | GCB2/IO58RSB0 | | 86 | GCA2/IO57RSB0 | | 87 | GCA0/IO56RSB0 | | 88 | GCA1/IO55RSB0 | | 89 | GCB0/IO54RSB0 | | 90 | GCB1/IO53RSB0 | | 91 | GCC0/IO52RSB0 | | 92 | GCC1/IO51RSB0 | | 93 | IO50RSB0 | | 94 | IO49RSB0 | | 95 | NC | | 96 | NC | | 97 | NC | | 98 | VCCIB0 | | 99 | GND | | 100 | VCC | | 101 | IO47RSB0 | | 102 | GBC2/IO45RSB0 | | 103 | IO44RSB0 | | 104 | GBB2/IO43RSB0 | | 105 | IO42RSB0 | | 106 | GBA2/IO41RSB0 | | 107 | VMV0 | | 108 | GNDQ | 4-26 Revision 18 # PQ208 - Top View ### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. 4-28 Revision 18 # FG144 - Bottom View ### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. ### FG484 – Bottom View #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. Revision 18 4-65 AB # Package Pin Assignments | | FG484 | |------------|-----------------| | Pin Number | A3P600 Function | | R17 | GDB1/IO87PPB1 | | R18 | GDC1/IO86PDB1 | | R19 | IO84NDB1 | | R20 | VCC | | R21 | IO81NDB1 | | R22 | IO82PDB1 | | T1 | IO152PDB3 | | T2 | IO152NDB3 | | Т3 | NC | | T4 | IO150NDB3 | | T5 | IO147PPB3 | | Т6 | GEC1/IO146PPB3 | | T7 | IO140RSB2 | | Т8 | GNDQ | | Т9 | GEA2/IO143RSB2 | | T10 | IO126RSB2 | | T11 | IO120RSB2 | | T12 | IO108RSB2 | | T13 | IO103RSB2 | | T14 | IO99RSB2 | | T15 | GNDQ | | T16 | IO92RSB2 | | T17 | VJTAG | | T18 | GDC0/IO86NDB1 | | T19 | GDA1/IO88PDB1 | | T20 | NC | | T21 | IO83PDB1 | | T22 | IO82NDB1 | | U1 | IO149PDB3 | | U2 | IO149NDB3 | | U3 | NC | | U4 | GEB1/IO145PDB3 | | U5 | GEB0/IO145NDB3 | | U6 | VMV2 | | U7 | IO138RSB2 | | U8 | IO136RSB2 | | | FG484 | |------------------------------|----------------| | Pin Number A3P600 Function | | | U9 | IO131RSB2 | | U10 | IO124RSB2 | | U11 | IO119RSB2 | | U12 | IO107RSB2 | | U13 | IO104RSB2 | | U14 | IO97RSB2 | | U15 | VMV1 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO88NDB1 | | U20 | NC | | U21 | IO83NDB1 | | U22 | NC | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO144PDB3 | | V5 | GEA0/IO144NDB3 | | V6 | IO139RSB2 | | V7 | GEC2/IO141RSB2 | | V8 | IO132RSB2 | | V9 | IO127RSB2 | | V10 | IO121RSB2 | | V11 | IO114RSB2 | | V12 | IO109RSB2 | | V13 | IO105RSB2 | | V14 | IO98RSB2 | | V15 | IO96RSB2 | | V16 | GDB2/IO90RSB2 | | V17 | TDI | | V18 | GNDQ | | V19 | TDO | | V20 | GND | | V21 | NC | | V22 | NC | | | FG484 | | |------------|-----------------|--| | Pin Number | A3P600 Function | | | W1 | NC | | | W2 | IO148PDB3 | | | W3 | NC | | | W4 | GND | | | W5 | IO137RSB2 | | | W6 | GEB2/IO142RSB2 | | | W7 | IO134RSB2 | | | W8 | IO125RSB2 | | | W9 | IO123RSB2 | | | W10 | IO118RSB2 | | | W11 | IO115RSB2 | | | W12 | IO111RSB2 | | | W13 | IO106RSB2 | | | W14 | IO102RSB2 | | | W15 | GDC2/IO91RSB2 | | | W16 | IO93RSB2 | | | W17 | GDA2/IO89RSB2 | | | W18 | TMS | | | W19 | GND | | | W20 | NC | | | W21 | NC | | | W22 | NC | | | Y1 | VCCIB3 | | | Y2 | IO148NDB3 | | | Y3 | NC | | | Y4 | NC | | | Y5 | GND | | | Y6 | NC | | | Y7 | NC | | | Y8 | VCC | | | Y9 | VCC | | | Y10 | NC | | | Y11 | NC | | | Y12 | NC | | | Y13 | NC | | | Y14 | VCC | | 4-74 Revision 18 | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | E21 | NC | | E22 | IO84PDB1 | | F1 | NC | | F2 | IO215PDB3 | | F3 | IO215NDB3 | | F4 | IO224NDB3 | | F5 | IO225NDB3 | | F6 | VMV3 | | F7 | IO11RSB0 | | F8 | GAC0/IO04RSB0 | | F9 | GAC1/IO05RSB0 | | F10 | IO25RSB0 | | F11 | IO36RSB0 | | F12 | IO42RSB0 | | F13 | IO49RSB0 | | F14 | IO56RSB0 | | F15 | GBC0/IO72RSB0 | | F16 | IO62RSB0 | | F17 | VMV0 | | F18 | IO78NDB1 | | F19 | IO81NDB1 | | F20 | IO82PPB1 | | F21 | NC | | F22 | IO84NDB1 | | G1 | IO214NDB3 | | G2 | IO214PDB3 | | G3 | NC | | G4 | IO222NDB3 | | G5 | IO222PDB3 | | G6 | GAC2/IO223PDB3 | | G7 | IO223NDB3 | | G8 | GNDQ | | G9 | IO23RSB0 | | G10 | IO29RSB0 | | G11 | IO33RSB0 | | G12 | IO46RSB0 | | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | G13 | IO52RSB0 | | G14 | IO60RSB0 | | G15 | GNDQ | | G16 | IO80NDB1 | | G17 | GBB2/IO79PDB1 | | G18 | IO79NDB1 | | G19 | IO82NPB1 | | G20 | IO85PDB1 | | G21 | IO85NDB1 | | G22 | NC | | H1 | NC | | H2 | NC | | H3 | VCC | | H4 | IO217PDB3 | | H5 | IO218PDB3 | | H6 | IO221NDB3 | | H7 | IO221PDB3 | | H8 | VMV0 | | H9 | VCCIB0 | | H10 | VCCIB0 | | H11 | IO38RSB0 | | H12 | IO47RSB0 | | H13 | VCCIB0 | | H14 | VCCIB0 | | H15 | VMV1 | | H16 | GBC2/IO80PDB1 | | H17 | IO83PPB1 | | H18 | IO86PPB1 | | H19 | IO87PDB1 | | H20 | VCC | | H21 | NC | | H22 | NC | | J1 | IO212NDB3 | | J2 | IO212PDB3 | | J3 | NC | | J4 | IO217NDB3 | | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | J5 | IO218NDB3 | | J6 | IO216PDB3 | | J7 | IO216NDB3 | | J8 | VCCIB3 | | J9 | GND | | J10 | VCC | | J11 | VCC | | J12 | VCC | | | VCC | | J13 | | | J14 | GND | | J15 | VCCIB1 | | J16 | IO83NPB1 | | J17 | IO86NPB1 | | J18 | IO90PPB1 | | J19 | IO87NDB1 | | J20 | NC | | J21 | IO89PDB1 | | J22 | IO89NDB1 | | K1 | IO211PDB3 | | K2 | IO211NDB3 | | K3 | NC | | K4 | IO210PPB3 | | K5 | IO213NDB3 | | K6 | IO213PDB3 | | K7 | GFC1/IO209PPB3 | | K8 | VCCIB3 | | K9 | VCC | | K10 | GND | | K11 | GND | | K12 | GND | | K13 | GND | | K14 | VCC | | K15 | VCCIB1 | | K16 | GCC1/IO91PPB1 | | K17 | IO90NPB1 | | K18 | IO88PDB1 | ### Datasheet Information | Revision | Changes | Page | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W. | 2-6 | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{\text{DDRISUD}}$ and $t_{\text{DDRIHD}}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008) Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008) Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: | N/A | | | "Features and Benefits" "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 | Revision | Changes | Page | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | v2.0<br>(continued) | · · · · · · · · · · · · · · · · · · · | 3-20 to<br>3-20 | | | Table 3-11 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices was updated. | 3-9 | | | Table 3-24 • I/O Output Buffer Maximum Resistances1 (Advanced) and Table 3-25 • I/O Output Buffer Maximum Resistances1 (Standard Plus) were updated. | 3-22 to<br>3-22 | | | Table 3-17 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions was updated. | 3-18 | | | Table 3-28 • I/O Short Currents IOSH/IOSL (Advanced) and Table 3-29 • I/O Short Currents IOSH/IOSL (Standard Plus) were updated. | 3-24 to<br>3-26 | | | The note in Table 3-32 • I/O Input Rise Time, Fall Time, and Related I/O Reliability was updated. | 3-27 | | | Figure 3-33 • Write Access After Write onto Same Address, Figure 3-34 • Read Access After Write onto Same Address, and Figure 3-35 • Write Access After Read onto Same Address are new. | 3-82 to<br>3-84 | | | Figure 3-43 • Timing Diagram was updated. | 3-96 | | | Ambient was deleted from the "Speed Grade and Temperature Grade Matrix". | iv | | | Notes were added to the package diagrams identifying if they were top or bottom view. | N/A | | | The A3P030 "132-Pin QFN" table is new. | 4-2 | | | The A3P060 "132-Pin QFN" table is new. | 4-4 | | | The A3P125 "132-Pin QFN" table is new. | 4-6 | | | The A3P250 "132-Pin QFN" table is new. | 4-8 | | The A3P030 | The A3P030 "100-Pin VQFP" table is new. | 4-11 | | Advance v0.7<br>(January 2007) | In the "I/Os Per Package" table, the I/O numbers were added for A3P060, A3P125, and A3P250. The A3P030-VQ100 I/O was changed from 79 to 77. | ii | | Advance v0.6<br>(April 2006) | The term flow-through was changed to pass-through. | N/A | | | Table 1 was updated to include the QN132. | ii | | | The "I/Os Per Package" table was updated with the QN132. The footnotes were also updated. The A3P400-FG144 I/O count was updated. | ii | | | "Automotive ProASIC3 Ordering Information" was updated with the QN132. | iii | | | "Temperature Grade Offerings" was updated with the QN132. | iii | | | B-LVDS and M-LDVS are new I/O standards added to the datasheet. | N/A | | | The term flow-through was changed to pass-through. | N/A | | | Figure 2-7 • Efficient Long-Line Resources was updated. | 2-7 | | | The footnotes in Figure 2-15 • Clock Input Sources Including CLKBUF, CLKBUF_LVDS/LVPECL, and CLKINT were updated. | 2-16 | | | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options. | 2-24 | | | The "SRAM and FIFO" section was updated. | 2-21 |