Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 81 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 132-WFQFN | | Supplier Device Package | 132-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a3p030-1qng132i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Your valuable IP is protected with industry-standard security, making remote ISP possible. A ProASIC3 device provides the best available security for programmable logic designs. ## Single Chip Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based ProASIC3 FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability. #### Instant On Flash-based ProASIC3 devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based ProASIC3 devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs that are used for these purposes in a system. In addition, glitches and brownouts in system power will not corrupt the ProASIC3 device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based ProASIC3 devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. #### Firm Errors Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of ProASIC3 flash-based FPGAs. Once it is programmed, the flash cell configuration element of ProASIC3 FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. #### Low Power Flash-based ProASIC3 devices exhibit power characteristics similar to an ASIC, making them an ideal choice for power-sensitive applications. ProASIC3 devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs. ProASIC3 devices also have low dynamic power consumption to further maximize power savings. # I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial) Sophisticated power-up management circuitry is designed into every ProASIC®3 device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-2 on page 2-5. There are five regions to consider during power-up. ProASIC3 I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCI are above the minimum specified trip points (Figure 2-2 on page 2-5). - 2. VCCI > VCC 0.75 V (typical) - 3. Chip is in the operating mode. #### **VCCI Trip Point:** Ramping up: 0.6 V < trip\_point\_up < 1.2 V Ramping down: 0.5 V < trip\_point\_down < 1.1 V #### **VCC Trip Point:** Ramping up: 0.6 V < trip\_point\_up < 1.1 V Ramping down: 0.5 V < trip\_point\_down < 1 V VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following: - During programming, I/Os become tristated and weakly pulled up to VCCI. - JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior. #### PLL Behavior at Brownout Condition Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper power-up behavior. Power ramp-up should be monotonic at least until VCC and VCCPLLX exceed brownout activation levels. The VCC activation level is specified as 1.1 V worst-case (see Figure 2-2 on page 2-5 for more details). When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels (0.75 V $\pm$ 0.25 V), the PLL output lock signal goes low and/or the output clock is lost. Refer to the "Power-Up/Down Behavior of Low Power Flash Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide* for information on clock and lock recovery. ## Internal Power-Up Activation Sequence - 1. Core - 2. Input buffers Output buffers, after 200 ns delay from input buffer activation. #### **Thermal Characteristics** #### Introduction The temperature variable in the Microsemi Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. EQ can be used to calculate junction temperature. ``` T_{.I} = Junction Temperature = \Delta T + T_A ``` where: T<sub>A</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ia}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Table 2-5 on page 2-6. P = Power dissipation ## Summary of I/O Timing Characteristics – Default I/O Software Settings ## Table 2-22 • Summary of AC Measuring Points | Standard | Measuring Trip Point (V <sub>trip</sub> ) | |----------------------------|-------------------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 1.4 V | | 3.3 V LVCMOS Wide Range | 1.4 V | | 2.5 V LVCMOS | 1.2 V | | 1.8 V LVCMOS | 0.90 V | | 1.5 V LVCMOS | 0.75 V | | 3.3 V PCI | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | | 3.3 V PCI-X | 0.285 * VCCI (RR) | | | 0.615 * VCCI (FF) | ## Table 2-23 • I/O AC Parameter Definitions | Parameter | Parameter Definition | |-------------------|-----------------------------------------------------------------------------| | t <sub>DP</sub> | Data to Pad delay through the Output Buffer | | t <sub>PY</sub> | Pad to Data delay through the Input Buffer | | t <sub>DOUT</sub> | Data to Output Buffer delay through the I/O interface | | t <sub>EOUT</sub> | Enable to Output Buffer Tristate Control delay through the I/O interface | | t <sub>DIN</sub> | Input Buffer to Data delay through the I/O interface | | t <sub>HZ</sub> | Enable to Pad delay through the Output Buffer—High to Z | | t <sub>ZH</sub> | Enable to Pad delay through the Output Buffer—Z to High | | t <sub>LZ</sub> | Enable to Pad delay through the Output Buffer—Low to Z | | t <sub>ZL</sub> | Enable to Pad delay through the Output Buffer—Z to Low | | t <sub>ZHS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to High | | t <sub>ZLS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to Low | Table 2-32 • I/O Short Currents IOSH/IOSL Applicable to Advanced I/O Banks | | Drive Strength | IOSL (mA) <sup>1</sup> | IOSH (mA) <sup>1</sup> | |--------------------------------------|-----------------------------|---------------------------------|---------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 100 μΑ | Same as regular 3.3 V<br>LVCMOS | Same as regular 3.3 V<br>LVCMOS | | 2.5 V LVCMOS | 2 mA | 18 | 16 | | | 4 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 8 mA | 37 | 32 | | | 12 mA | 74 | 65 | | | 16 mA | 87 | 83 | | | 24 mA | 124 | 169 | | 1.8 V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 51 | 45 | | | 12 mA | 74 | 91 | | | 16 mA | 74 | 91 | | 1.5 V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | | 6 mA | 39 | 32 | | | 8 mA | 55 | 66 | | | 12 mA | 55 | 66 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 109 | 103 | #### Notes: 2-29 Revision 18 <sup>1.</sup> $T_J = 100^{\circ}C$ <sup>2.</sup> Applicable to 3.3 V LVCMOS Wide Range. I<sub>OSL</sub>/I<sub>OSH</sub> dependent on the I/O buffer drive strength selected for wide range applications. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. Table 2-34 • I/O Short Currents IOSH/IOSL Applicable to Standard I/O Banks | | Drive Strength | IOSL (mA) <sup>1</sup> | IOSH (mA) <sup>1</sup> | |--------------------------------------|----------------|---------------------------------|---------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 100 μΑ | Same as regular 3.3 V<br>LVCMOS | Same as regular 3.3 V<br>LVCMOS | | 2.5 V LVCMOS | 2 mA | 18 | 16 | | | 4 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 8 mA | 37 | 32 | | 1.8 V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | 1.5 V LVCMOS | 2 mA | 16 | 13 | #### Notes: - 1. $T_J = 100^{\circ}C$ - Applicable to 3.3 V LVCMOS Wide Range. I<sub>OSL</sub>/I<sub>OSH</sub> dependent on the I/O buffer drive strength selected for wide range applications. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. The length of time an I/O can withstand IOSH/IOSL events depends on the junction temperature. The reliability data below is based on a 3.3 V, 12 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-35 • Duration of Short Circuit Event Before Failure | Temperature | Time before Failure | |-------------|---------------------| | -40°C | > 20 years | | 0°C | > 20 years | | 25°C | > 20 years | | 70°C | 5 years | | 85°C | 2 years | | 100°C | 0.5 years | Table 2-36 • I/O Input Rise Time, Fall Time, and Related I/O Reliability | Input Buffer | Input Rise/Fall Time (min) | Input Rise/Fall Time (max) | Reliability | |-------------------------------|----------------------------|----------------------------|------------------| | LVTTL/LVCMOS | No requirement | 10 ns * | 20 years (110°C) | | LVDS/B-LVDS/<br>M-LVDS/LVPECL | No requirement | 10 ns * | 10 years (100°C) | Note: \*The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. 2-31 Revision 18 Table 2-42 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | Drive | Speed | | | | | | | | | | | | | |----------|-------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | | 2 mA | Std. | 0.66 | 10.26 | 0.04 | 1.02 | 0.43 | 10.45 | 8.90 | 2.64 | 2.46 | 12.68 | 11.13 | ns | | | -1 | 0.56 | 8.72 | 0.04 | 0.86 | 0.36 | 8.89 | 7.57 | 2.25 | 2.09 | 10.79 | 9.47 | ns | | | -2 | 0.49 | 7.66 | 0.03 | 0.76 | 0.32 | 7.80 | 6.64 | 1.98 | 1.83 | 9.47 | 8.31 | ns | | 4 mA | Std. | 0.66 | 10.26 | 0.04 | 1.02 | 0.43 | 10.45 | 8.90 | 2.64 | 2.46 | 12.68 | 11.13 | ns | | | -1 | 0.56 | 8.72 | 0.04 | 0.86 | 0.36 | 8.89 | 7.57 | 2.25 | 2.09 | 10.79 | 9.47 | ns | | | -2 | 0.49 | 7.66 | 0.03 | 0.76 | 0.32 | 7.80 | 6.64 | 1.98 | 1.83 | 9.47 | 8.31 | ns | | 6 mA | Std. | 0.66 | 7.27 | 0.04 | 1.02 | 0.43 | 7.41 | 6.28 | 2.98 | 3.04 | 9.65 | 8.52 | ns | | | -1 | 0.56 | 6.19 | 0.04 | 0.86 | 0.36 | 6.30 | 5.35 | 2.54 | 2.59 | 8.20 | 7.25 | ns | | | -2 | 0.49 | 5.43 | 0.03 | 0.76 | 0.32 | 5.53 | 4.69 | 2.23 | 2.27 | 7.20 | 6.36 | ns | | 8 mA | Std. | 0.66 | 7.27 | 0.04 | 1.02 | 0.43 | 7.41 | 6.28 | 2.98 | 3.04 | 9.65 | 8.52 | ns | | | -1 | 0.56 | 6.19 | 0.04 | 0.86 | 0.36 | 6.30 | 5.35 | 2.54 | 2.59 | 8.20 | 7.25 | ns | | | -2 | 0.49 | 5.43 | 0.03 | 0.76 | 0.32 | 5.53 | 4.69 | 2.23 | 2.27 | 7.20 | 6.36 | ns | | 12 mA | Std. | 0.66 | 5.58 | 0.04 | 1.02 | 0.43 | 5.68 | 4.87 | 3.21 | 3.42 | 7.92 | 7.11 | ns | | | -1 | 0.56 | 4.75 | 0.04 | 0.86 | 0.36 | 4.84 | 4.14 | 2.73 | 2.91 | 6.74 | 6.05 | ns | | | -2 | 0.49 | 4.17 | 0.03 | 0.76 | 0.32 | 4.24 | 3.64 | 2.39 | 2.55 | 5.91 | 5.31 | ns | | 16 mA | Std. | 0.66 | 5.21 | 0.04 | 1.02 | 0.43 | 5.30 | 4.56 | 3.26 | 3.51 | 7.54 | 6.80 | ns | | | -1 | 0.56 | 4.43 | 0.04 | 0.86 | 0.36 | 4.51 | 3.88 | 2.77 | 2.99 | 6.41 | 5.79 | ns | | | -2 | 0.49 | 3.89 | 0.03 | 0.76 | 0.32 | 3.96 | 3.41 | 2.43 | 2.62 | 5.63 | 5.08 | ns | | 24 mA | Std. | 0.66 | 4.85 | 0.04 | 1.02 | 0.43 | 4.94 | 4.54 | 3.32 | 3.88 | 7.18 | 6.78 | ns | | | -1 | 0.56 | 4.13 | 0.04 | 0.86 | 0.36 | 4.20 | 3.87 | 2.82 | 3.30 | 6.10 | 5.77 | ns | | | -2 | 0.49 | 3.62 | 0.03 | 0.76 | 0.32 | 3.69 | 3.39 | 2.48 | 2.90 | 5.36 | 5.06 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-35 Revision 18 ## **Timing Characteristics** Table 2-60 • 2.5 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive | Speed | | | | | | | | | | | | | |----------|------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | | 4 mA | Std. | 0.60 | 8.66 | 0.04 | 1.31 | 0.43 | 7.83 | 8.66 | 2.68 | 2.30 | 10.07 | 10.90 | ns | | | <b>–</b> 1 | 0.51 | 7.37 | 0.04 | 1.11 | 0.36 | 6.66 | 7.37 | 2.28 | 1.96 | 8.56 | 9.27 | ns | | | -2 | 0.45 | 6.47 | 0.03 | 0.98 | 0.32 | 5.85 | 6.47 | 2.00 | 1.72 | 7.52 | 8.14 | ns | | 6 mA | Std. | 0.60 | 5.17 | 0.04 | 1.31 | 0.43 | 5.04 | 5.17 | 3.05 | 3.00 | 7.27 | 7.40 | ns | | | -1 | 0.51 | 4.39 | 0.04 | 1.11 | 0.36 | 4.28 | 4.39 | 2.59 | 2.55 | 6.19 | 6.30 | ns | | | -2 | 0.45 | 3.86 | 0.03 | 0.98 | 0.32 | 3.76 | 3.86 | 2.28 | 2.24 | 5.43 | 5.53 | ns | | 8 mA | Std. | 0.60 | 5.17 | 0.04 | 1.31 | 0.43 | 5.04 | 5.17 | 3.05 | 3.00 | 7.27 | 7.40 | ns | | | -1 | 0.51 | 4.39 | 0.04 | 1.11 | 0.36 | 4.28 | 4.39 | 2.59 | 2.55 | 6.19 | 6.30 | ns | | | -2 | 0.45 | 3.86 | 0.03 | 0.98 | 0.32 | 3.76 | 3.86 | 2.28 | 2.24 | 5.43 | 5.53 | ns | | 12 mA | Std. | 0.60 | 3.56 | 0.04 | 1.31 | 0.43 | 3.63 | 3.43 | 3.30 | 3.44 | 5.86 | 5.67 | ns | | | <b>–</b> 1 | 0.51 | 3.03 | 0.04 | 1.11 | 0.36 | 3.08 | 2.92 | 2.81 | 2.92 | 4.99 | 4.82 | ns | | | -2 | 0.45 | 2.66 | 0.03 | 0.98 | 0.32 | 2.71 | 2.56 | 2.47 | 2.57 | 4.38 | 4.23 | ns | | 16 mA | Std. | 0.60 | 3.35 | 0.04 | 1.31 | 0.43 | 3.41 | 3.06 | 3.36 | 3.55 | 5.65 | 5.30 | ns | | | <b>–1</b> | 0.51 | 2.85 | 0.04 | 1.11 | 0.36 | 2.90 | 2.60 | 2.86 | 3.02 | 4.81 | 4.51 | ns | | | -2 | 0.45 | 2.50 | 0.03 | 0.98 | 0.32 | 2.55 | 2.29 | 2.51 | 2.65 | 4.22 | 3.96 | ns | | 24 mA | Std. | 0.60 | 3.09 | 0.04 | 1.31 | 0.43 | 3.15 | 2.44 | 3.44 | 4.00 | 5.38 | 4.68 | ns | | | -1 | 0.51 | 2.63 | 0.04 | 1.11 | 0.36 | 2.68 | 2.08 | 2.92 | 3.40 | 4.58 | 3.98 | ns | | | -2 | 0.45 | 2.31 | 0.03 | 0.98 | 0.32 | 2.35 | 1.82 | 2.57 | 2.98 | 4.02 | 3.49 | ns | ## Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-49 Revision 18 Table 2-77 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 16 | 13 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 33 | 25 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Table 2-78 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 13 | 16 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-10 • AC Loading Table 2-79 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.5 | 0.75 | 35 | Note: \*Measuring point = $V_{trip}$ . See Table 2-22 on page 2-22 for a complete table of trip points. Table 2-97 • Parameter Definition and Measuring Nodes | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |----------------------|-----------------------------------------------------------------|--------------------------------| | t <sub>oclk</sub> Q | Clock-to-Q of the Output Data Register | HH, DOUT | | tosup | Data Setup Time for the Output Data Register | FF, HH | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | FF, HH | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | GG, HH | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | GG, HH | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | LL, DOUT | | toremclr | Asynchronous Clear Removal Time for the Output Data Register | LL, HH | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | LL, HH | | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | HH, EOUT | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | JJ, HH | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | JJ, HH | | toesue | Enable Setup Time for the Output Enable Register | KK, HH | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | KK, HH | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | II, EOUT | | toeremclr | Asynchronous Clear Removal Time for the Output Enable Register | II, HH | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH | | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | AA, EE | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | CC, AA | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | CC, AA | | t <sub>ISUE</sub> | Enable Setup Time for the Input Data Register | BB, AA | | t <sub>IHE</sub> | Enable Hold Time for the Input Data Register | BB, AA | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | DD, EE | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | DD, AA | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | DD, AA | Note: \*See Figure 2-16 on page 2-71 for more information. Figure 2-21 • Input DDR Timing Diagram ## **Timing Characteristics** Table 2-102 • Input DDR Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst Case VCC = 1.425 V | Parameter | Description | -2 | <b>-1</b> | Std. | Units | |-------------------------|------------------------------------------------------|------|-----------|------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.27 | 0.31 | 0.37 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.39 | 0.44 | 0.52 | ns | | t <sub>DDRISUD</sub> | Data Setup for Input DDR (Fall) | 0.25 | 0.28 | 0.33 | ns | | | Data Setup for Input DDR (Rise) | 0.25 | 0.28 | 0.33 | ns | | t <sub>DDRIHD</sub> | Data Hold for Input DDR (Fall) | 0.00 | 0.00 | 0.00 | ns | | | Data Hold for Input DDR (Rise) | 0.00 | 0.00 | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.46 | 0.53 | 0.62 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.57 | 0.65 | 0.76 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal time for Input DDR | 0.00 | 0.00 | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery time for Input DDR | 0.22 | 0.25 | 0.30 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.22 | 0.25 | 0.30 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | 0.36 | 0.41 | 0.48 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.32 | 0.37 | 0.43 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 350 | 309 | 263 | MHz | Note: For specific junction temperature and voltage-supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-122 • A3P250 FIFO $2k\times2$ Worst Commercial-Case Conditions: $T_J = 70^{\circ}C$ , VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 4.39 | 5.00 | 5.88 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.36 | 2.68 | 3.15 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.89 | 1.02 | 1.20 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 310 | 272 | 231 | MHz | Table 2-123 • A3P250 FIFO 4k×1 Worst Commercial-Case Conditions: $T_J$ = 70°C, VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |--------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 4.86 | 5.53 | 6.50 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.36 | 2.68 | 3.15 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.89 | 1.02 | 1.20 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | #### VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ### VPUMP Programming Supply Voltage ProASIC3 devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in Table 2-2 on page 2-2. When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, $0.01~\mu F$ and $0.33~\mu F$ capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ## **User Pins** #### I/O User Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. During programming, I/Os become tristated and weakly pulled up to $V_{CCI}$ . With $V_{CCI}$ , VMV, and $V_{CC}$ supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. Unused I/Os are configured as follows: - Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - Weak pull-up is programmed #### GL Globals GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input. Refer to the I/O Structure section of the handbook for the device you are using for an explanation of the naming of global pins. #### FF Flash\*Freeze Mode Activation Pin Flash\*Freeze is available on IGLOO, ProASIC3L, and RT ProASIC3 devices. It is not supported on ProASIC3/E devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active-low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze | QN132 | | | |------------------------------|---------------|--| | Pin Number A3P060 Function | | | | A1 | GAB2/IO00RSB1 | | | A2 | IO93RSB1 | | | A3 | VCCIB1 | | | A4 | GFC1/IO89RSB1 | | | A5 | GFB0/IO86RSB1 | | | A6 | VCCPLF | | | A7 | GFA1/IO84RSB1 | | | A8 | GFC2/IO81RSB1 | | | A9 | IO78RSB1 | | | A10 | VCC | | | A11 | GEB1/IO75RSB1 | | | A12 | GEA0/IO72RSB1 | | | A13 | GEC2/IO69RSB1 | | | A14 | IO65RSB1 | | | A15 | VCC | | | A16 | IO64RSB1 | | | A17 | IO63RSB1 | | | A18 | IO62RSB1 | | | A19 | IO61RSB1 | | | A20 | IO58RSB1 | | | A21 | GDB2/IO55RSB1 | | | A22 | NC | | | A23 | GDA2/IO54RSB1 | | | A24 | TDI | | | A25 | TRST | | | A26 | GDC1/IO48RSB0 | | | A27 | VCC | | | A28 | IO47RSB0 | | | A29 | GCC2/IO46RSB0 | | | A30 | GCA2/IO44RSB0 | | | A31 | GCA0/IO43RSB0 | | | A32 | GCB1/IO40RSB0 | | | A33 | IO36RSB0 | | | A34 | VCC | | | A35 | IO31RSB0 | | | A36 | GBA2/IO28RSB0 | | | QN132 | | | |------------|-----------------|--| | Pin Number | A3P060 Function | | | A37 | GBB1/IO25RSB0 | | | A38 | GBC0/IO22RSB0 | | | A39 | VCCIB0 | | | A40 | IO21RSB0 | | | A41 | IO18RSB0 | | | A42 | IO15RSB0 | | | A43 | IO14RSB0 | | | A44 | IO11RSB0 | | | A45 | GAB1/IO08RSB0 | | | A46 | NC | | | A47 | GAB0/IO07RSB0 | | | A48 | IO04RSB0 | | | B1 | IO01RSB1 | | | B2 | GAC2/IO94RSB1 | | | В3 | GND | | | B4 | GFC0/IO88RSB1 | | | B5 | VCOMPLF | | | В6 | GND | | | B7 | GFB2/IO82RSB1 | | | B8 | IO79RSB1 | | | В9 | GND | | | B10 | GEB0/IO74RSB1 | | | B11 | VMV1 | | | B12 | GEB2/IO70RSB1 | | | B13 | IO67RSB1 | | | B14 | GND | | | B15 | NC | | | B16 | NC | | | B17 | GND | | | B18 | IO59RSB1 | | | B19 | GDC2/IO56RSB1 | | | B20 | GND | | | B21 | GNDQ | | | B22 | TMS | | | B23 | TDO | | | B24 | GDC0/IO49RSB0 | | | QN132 | | | |------------|-----------------|--| | Pin Number | A3P060 Function | | | B25 | GND | | | B26 | NC | | | B27 | GCB2/IO45RSB0 | | | B28 | GND | | | B29 | GCB0/IO41RSB0 | | | B30 | GCC1/IO38RSB0 | | | B31 | GND | | | B32 | GBB2/IO30RSB0 | | | B33 | VMV0 | | | B34 | GBA0/IO26RSB0 | | | B35 | GBC1/IO23RSB0 | | | B36 | GND | | | B37 | IO20RSB0 | | | B38 | IO17RSB0 | | | B39 | GND | | | B40 | IO12RSB0 | | | B41 | GAC0/IO09RSB0 | | | B42 | GND | | | B43 | GAA1/IO06RSB0 | | | B44 | GNDQ | | | C1 | GAA2/IO02RSB1 | | | C2 | IO95RSB1 | | | C3 | VCC | | | C4 | GFB1/IO87RSB1 | | | C5 | GFA0/IO85RSB1 | | | C6 | GFA2/IO83RSB1 | | | C7 | IO80RSB1 | | | C8 | VCCIB1 | | | C9 | GEA1/IO73RSB1 | | | C10 | GNDQ | | | C11 | GEA2/IO71RSB1 | | | C12 | IO68RSB1 | | | C13 | VCCIB1 | | | C14 | NC | | | C15 | NC | | | C16 | IO60RSB1 | | ## **CS121 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. | FG256 | | | |------------|-----------------|--| | Pin Number | A3P250 Function | | | A1 | GND | | | A2 | GAA0/IO00RSB0 | | | A3 | GAA1/IO01RSB0 | | | A4 | GAB0/IO02RSB0 | | | A5 | IO07RSB0 | | | A6 | IO10RSB0 | | | A7 | IO11RSB0 | | | A8 | IO15RSB0 | | | A9 | IO20RSB0 | | | A10 | IO25RSB0 | | | A11 | IO29RSB0 | | | A12 | IO33RSB0 | | | A13 | GBB1/IO38RSB0 | | | A14 | GBA0/IO39RSB0 | | | A15 | GBA1/IO40RSB0 | | | A16 | GND | | | B1 | GAB2/IO117UDB3 | | | B2 | GAA2/IO118UDB3 | | | В3 | NC | | | B4 | GAB1/IO03RSB0 | | | B5 | IO06RSB0 | | | В6 | IO09RSB0 | | | В7 | IO12RSB0 | | | B8 | IO16RSB0 | | | B9 | IO21RSB0 | | | B10 | IO26RSB0 | | | B11 | IO30RSB0 | | | B12 | GBC1/IO36RSB0 | | | B13 | GBB0/IO37RSB0 | | | B14 | NC | | | B15 | GBA2/IO41PDB1 | | | B16 | IO41NDB1 | | | C1 | IO117VDB3 | | | C2 | IO118VDB3 | | | C3 | NC | | | C4 | NC | | | ECOSO | | | | |------------|-----------------|--|--| | FG256 | | | | | Pin Number | A3P250 Function | | | | C5 | GAC0/IO04RSB0 | | | | C6 | GAC1/IO05RSB0 | | | | C7 | IO13RSB0 | | | | C8 | IO17RSB0 | | | | C9 | IO22RSB0 | | | | C10 | IO27RSB0 | | | | C11 | IO31RSB0 | | | | C12 | GBC0/IO35RSB0 | | | | C13 | IO34RSB0 | | | | C14 | NC | | | | C15 | IO42NPB1 | | | | C16 | IO44PDB1 | | | | D1 | IO114VDB3 | | | | D2 | IO114UDB3 | | | | D3 | GAC2/IO116UDB3 | | | | D4 | NC | | | | D5 | GNDQ | | | | D6 | IO08RSB0 | | | | D7 | IO14RSB0 | | | | D8 | IO18RSB0 | | | | D9 | IO23RSB0 | | | | D10 | IO28RSB0 | | | | D11 | IO32RSB0 | | | | D12 | GNDQ | | | | D13 | NC | | | | D14 | GBB2/IO42PPB1 | | | | D15 | NC | | | | D16 | IO44NDB1 | | | | E1 | IO113PDB3 | | | | E2 | NC | | | | E3 | IO116VDB3 | | | | E4 | IO115UDB3 | | | | E5 | VMV0 | | | | E6 | VCCIB0 | | | | E7 | VCCIB0 | | | | E8 | IO19RSB0 | | | | | | | | | FG256 | | | |----------------------------|----------------|--| | Pin Number A3P250 Function | | | | | | | | E9 | IO24RSB0 | | | E10 | VCCIB0 | | | E11 | VCCIB0 | | | E12 | VMV1 | | | E13 | GBC2/IO43PDB1 | | | E14 | IO46RSB1 | | | E15 | NC | | | E16 | IO45PDB1 | | | F1 | IO113NDB3 | | | F2 | IO112PPB3 | | | F3 | NC | | | F4 | IO115VDB3 | | | F5 | VCCIB3 | | | F6 | GND | | | F7 | VCC | | | F8 | VCC | | | F9 | VCC | | | F10 | VCC | | | F11 | GND | | | F12 | VCCIB1 | | | F13 | IO43NDB1 | | | F14 | NC | | | F15 | IO47PPB1 | | | F16 | IO45NDB1 | | | G1 | IO111NDB3 | | | G2 | IO111PDB3 | | | G3 | IO112NPB3 | | | G4 | GFC1/IO110PPB3 | | | G5 | VCCIB3 | | | G6 | VCC | | | G7 | GND | | | G8 | GND | | | G9 | GND | | | G10 | GND | | | G11 | VCC | | | G12 | VCCIB1 | | | | | | Package Pin Assignments | FG256 | | | |------------|------------------|--| | Pin Number | A3P1000 Function | | | A1 | GND | | | A2 | GAA0/IO00RSB0 | | | A3 | GAA1/IO01RSB0 | | | A4 | GAB0/IO02RSB0 | | | A5 | IO16RSB0 | | | A6 | IO22RSB0 | | | A7 | IO28RSB0 | | | A8 | IO35RSB0 | | | A9 | IO45RSB0 | | | A10 | IO50RSB0 | | | A11 | IO55RSB0 | | | A12 | IO61RSB0 | | | A13 | GBB1/IO75RSB0 | | | A14 | GBA0/IO76RSB0 | | | A15 | GBA1/IO77RSB0 | | | A16 | GND | | | B1 | GAB2/IO224PDB3 | | | B2 | GAA2/IO225PDB3 | | | В3 | GNDQ | | | B4 | GAB1/IO03RSB0 | | | B5 | IO17RSB0 | | | B6 | IO21RSB0 | | | В7 | IO27RSB0 | | | B8 | IO34RSB0 | | | B9 | IO44RSB0 | | | B10 | IO51RSB0 | | | B11 | IO57RSB0 | | | B12 | GBC1/IO73RSB0 | | | B13 | GBB0/IO74RSB0 | | | B14 | IO71RSB0 | | | B15 | GBA2/IO78PDB1 | | | B16 | IO81PDB1 | | | C1 | IO224NDB3 | | | C2 | IO225NDB3 | | | C3 | VMV3 | | | C4 | IO11RSB0 | | | 0 - | | | | C5 | GAC0/IO04RSB0 | | | F00F0 | | | |------------|------------------|--| | FG256 | | | | Pin Number | A3P1000 Function | | | C7 | IO25RSB0 | | | C8 | IO36RSB0 | | | C9 | IO42RSB0 | | | C10 | IO49RSB0 | | | C11 | IO56RSB0 | | | C12 | GBC0/IO72RSB0 | | | C13 | IO62RSB0 | | | C14 | VMV0 | | | C15 | IO78NDB1 | | | C16 | IO81NDB1 | | | D1 | IO222NDB3 | | | D2 | IO222PDB3 | | | D3 | GAC2/IO223PDB3 | | | D4 | IO223NDB3 | | | D5 | GNDQ | | | D6 | IO23RSB0 | | | D7 | IO29RSB0 | | | D8 | IO33RSB0 | | | D9 | IO46RSB0 | | | D10 | IO52RSB0 | | | D11 | IO60RSB0 | | | D12 | GNDQ | | | D13 | IO80NDB1 | | | D14 | GBB2/IO79PDB1 | | | D15 | IO79NDB1 | | | D16 | IO82NSB1 | | | E1 | IO217PDB3 | | | E2 | IO218PDB3 | | | E3 | IO221NDB3 | | | E4 | IO221PDB3 | | | E5 | VMV0 | | | E6 | VCCIB0 | | | E7 | VCCIB0 | | | E8 | IO38RSB0 | | | E9 | IO47RSB0 | | | E10 | VCCIB0 | | | E11 | VCCIB0 | | | E12 | VMV1 | | | | | | | 50050 | | | |------------|------------------|--| | FG256 | | | | Pin Number | A3P1000 Function | | | E13 | GBC2/IO80PDB1 | | | E14 | IO83PPB1 | | | E15 | IO86PPB1 | | | E16 | IO87PDB1 | | | F1 | IO217NDB3 | | | F2 | IO218NDB3 | | | F3 | IO216PDB3 | | | F4 | IO216NDB3 | | | F5 | VCCIB3 | | | F6 | GND | | | F7 | VCC | | | F8 | VCC | | | F9 | VCC | | | F10 | VCC | | | F11 | GND | | | F12 | VCCIB1 | | | F13 | IO83NPB1 | | | F14 | IO86NPB1 | | | F15 | IO90PPB1 | | | F16 | IO87NDB1 | | | G1 | IO210PSB3 | | | G2 | IO213NDB3 | | | G3 | IO213PDB3 | | | G4 | GFC1/IO209PPB3 | | | G5 | VCCIB3 | | | G6 | VCC | | | G7 | GND | | | G8 | GND | | | G9 | GND | | | G10 | GND | | | G11 | VCC | | | G12 | VCCIB1 | | | G13 | GCC1/IO91PPB1 | | | G14 | IO90NPB1 | | | G15 | IO88PDB1 | | | G16 | IO88NDB1 | | | H1 | GFB0/IO208NPB3 | | | H2 | GFA0/IO207NDB3 | | 4-62 Revision 18 Package Pin Assignments | FG484 | | |------------|-----------------| | Pin Number | A3P400 Function | | K19 | IO73NDB1 | | K20 | NC | | K21 | NC | | K22 | NC | | L1 | NC | | L2 | NC | | L3 | NC | | L4 | GFB0/IO146NPB3 | | L5 | GFA0/IO145NDB3 | | L6 | GFB1/IO146PPB3 | | L7 | VCOMPLF | | L8 | GFC0/IO147NPB3 | | L9 | VCC | | L10 | GND | | L11 | GND | | L12 | GND | | L13 | GND | | L14 | VCC | | L15 | GCC0/IO67NPB1 | | L16 | GCB1/IO68PPB1 | | L17 | GCA0/IO69NPB1 | | L18 | NC | | L19 | GCB0/IO68NPB1 | | L20 | NC | | L21 | NC | | L22 | NC | | M1 | NC | | M2 | NC | | M3 | NC | | M4 | GFA2/IO144PPB3 | | M5 | GFA1/IO145PDB3 | | M6 | VCCPLF | | M7 | IO143NDB3 | | M8 | GFB2/IO143PDB3 | | M9 | VCC | | M10 | GND | | EG484 | | |----------------------------------|-----------------| | FG484 Pin Number A3P400 Function | | | | A3P400 Function | | M11 | GND | | M12 | GND | | M13 | GND | | M14 | VCC | | M15 | GCB2/IO71PPB1 | | M16 | GCA1/IO69PPB1 | | M17 | GCC2/IO72PPB1 | | M18 | NC | | M19 | GCA2/IO70PDB1 | | M20 | NC | | M21 | NC | | M22 | NC | | N1 | NC | | N2 | NC | | N3 | NC | | N4 | GFC2/IO142PDB3 | | N5 | IO144NPB3 | | N6 | IO141PPB3 | | N7 | IO120RSB2 | | N8 | VCCIB3 | | N9 | VCC | | N10 | GND | | N11 | GND | | N12 | GND | | N13 | GND | | N14 | VCC | | N15 | VCCIB1 | | N16 | IO71NPB1 | | N17 | IO74RSB1 | | N18 | IO72NPB1 | | N19 | IO70NDB1 | | N20 | NC | | N21 | NC | | N22 | NC | | P1 | NC | | P2 | NC | | | | | | FG484 | |------------|-----------------| | Pin Number | A3P400 Function | | P3 | NC | | P4 | IO142NDB3 | | P5 | IO141NPB3 | | P6 | IO125RSB2 | | P7 | IO139RSB3 | | P8 | VCCIB3 | | P9 | GND | | P10 | VCC | | P11 | VCC | | P12 | VCC | | P13 | VCC | | P14 | GND | | P15 | VCCIB1 | | P16 | GDB0/IO78VPB1 | | P17 | IO76VDB1 | | P18 | IO76UDB1 | | P19 | IO75PDB1 | | P20 | NC | | P21 | NC | | P22 | NC | | R1 | NC | | R2 | NC | | R3 | VCC | | R4 | IO140PDB3 | | R5 | IO130RSB2 | | R6 | IO138NPB3 | | R7 | GEC0/IO137NPB3 | | R8 | VMV3 | | R9 | VCCIB2 | | R10 | VCCIB2 | | R11 | IO108RSB2 | | R12 | IO101RSB2 | | R13 | VCCIB2 | | R14 | VCCIB2 | | R15 | VMV2 | | R16 | IO83RSB2 | | | | 4-68 Revision 18 | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | R17 | GDB1/IO112PPB1 | | R18 | GDC1/IO111PDB1 | | R19 | IO107NDB1 | | R20 | VCC | | R21 | IO104NDB1 | | R22 | IO105PDB1 | | T1 | IO198PDB3 | | T2 | IO198NDB3 | | Т3 | NC | | T4 | IO194PPB3 | | T5 | IO192PPB3 | | T6 | GEC1/IO190PPB3 | | T7 | IO192NPB3 | | Т8 | GNDQ | | Т9 | GEA2/IO187RSB2 | | T10 | IO161RSB2 | | T11 | IO155RSB2 | | T12 | IO141RSB2 | | T13 | IO129RSB2 | | T14 | IO124RSB2 | | T15 | GNDQ | | T16 | IO110PDB1 | | T17 | VJTAG | | T18 | GDC0/IO111NDB1 | | T19 | GDA1/IO113PDB1 | | T20 | NC | | T21 | IO108PDB1 | | T22 | IO105NDB1 | | U1 | IO195PDB3 | | U2 | IO195NDB3 | | U3 | IO194NPB3 | | U4 | GEB1/IO189PDB3 | | U5 | GEB0/IO189NDB3 | | U6 | VMV2 | | U7 | IO179RSB2 | | U8 | IO171RSB2 | | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | U9 | IO165RSB2 | | U10 | IO159RSB2 | | U11 | IO151RSB2 | | U12 | IO137RSB2 | | U13 | IO134RSB2 | | U14 | IO128RSB2 | | U15 | VMV1 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO113NDB1 | | U20 | NC | | U21 | IO108NDB1 | | U22 | IO109PDB1 | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO188PDB3 | | V5 | GEA0/IO188NDB3 | | V6 | IO184RSB2 | | V7 | GEC2/IO185RSB2 | | V8 | IO168RSB2 | | V9 | IO163RSB2 | | V10 | IO157RSB2 | | V11 | IO149RSB2 | | V12 | IO143RSB2 | | V13 | IO138RSB2 | | V14 | IO131RSB2 | | V15 | IO125RSB2 | | V16 | GDB2/IO115RSB2 | | V17 | TDI | | V18 | GNDQ | | V19 | TDO | | V20 | GND | | V21 | NC | | V22 | IO109NDB1 | | FG484 | | |------------|------------------| | Pin Number | A3P1000 Function | | W1 | NC NC | | W2 | IO191PDB3 | | W3 | NC | | W4 | GND | | W5 | IO183RSB2 | | W6 | GEB2/IO186RSB2 | | W7 | IO172RSB2 | | W8 | IO172R3B2 | | W9 | IO164RSB2 | | W10 | IO158RSB2 | | W10 | IO153RSB2 | | W12 | IO142RSB2 | | W12 | IO135RSB2 | | W13 | IO130RSB2 | | W15 | GDC2/IO116RSB2 | | W16 | IO120RSB2 | | W17 | GDA2/IO114RSB2 | | W18 | TMS | | W19 | GND | | W20 | NC NC | | W21 | NC<br>NC | | W21 | NC<br>NC | | Y1 | VCCIB3 | | Y2 | IO191NDB3 | | Y3 | NC | | Y4 | IO182RSB2 | | Y5 | GND | | Y6 | IO177RSB2 | | Y7 | IO177RSB2 | | Y8 | VCC | | Y9 | VCC | | Y10 | IO154RSB2 | | Y10<br>Y11 | IO154RSB2 | | Y11<br>Y12 | | | | IO140RSB2 | | Y13 | NC<br>VOC | | Y14 | VCC | | Revision | Changes | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 13<br>(January 2013) | The "ProASIC3 Ordering Information" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43104). | 1-IV | | | Added a note to Table 2-2 • Recommended Operating Conditions 1 (SAR 43644): The programming temperature range supported is $T_{ambient} = 0^{\circ}C$ to 85°C. | 2-2 | | | The note in Table 2-115 • ProASIC3 CCC/PLL Specification referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42569). | 2-90 | | | Libero Integrated Design Environment (IDE) was changed to Libero System-on-Chip (SoC) throughout the document (SAR 40284). Live at Power-Up (LAPU) has been replaced with 'Instant On'. | NA | | (September 2012) Added a pins. See information Recommodition Recommodit | The Security section was modified to clarify that Microsemi does not support read-back of programmed data. | 1-1 | | | Added a Note stating "VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information" to Table 2-1 • Absolute Maximum Ratings and Table 2-2 • Recommended Operating Conditions 1 (SAR 38321). | 2-1<br>2-2 | | | Table 2-35 • Duration of Short Circuit Event Before Failure was revised to change the maximum temperature from 110°C to 100°C, with an example of six months instead of three months (SAR 37933). | 2-31 | | | In Table 2-93 • Minimum and Maximum DC Input and Output Levels, VIL and VIH were revised so that the maximum is 3.6 V for all listed values of VCCI (SAR 28549). | 2-68 | | | Figure 2-37 • FIFO Read and Figure 2-38 • FIFO Write are new (SAR 28371). | 2-99 | | | The following sentence was removed from the "VMVx I/O Supply Voltage (quiet)" section in the "Pin Descriptions" chapter: "Within the package, the VMV plane is decoupled from the simultaneous switching noise originating from the output buffer VCCI domain" and replaced with "Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks" (SAR 38321). The datasheet mentions that "VMV pins must be connected to the corresponding VCCI pins" for an ESD enhancement. | 3-1 | | Revision | Changes | Page | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | v2.0<br>(continued) | 3 | 3-20 to<br>3-20 | | | Table 3-11 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices was updated. | 3-9 | | | Table 3-24 • I/O Output Buffer Maximum Resistances1 (Advanced) and Table 3-25 • I/O Output Buffer Maximum Resistances1 (Standard Plus) were updated. | 3-22 to<br>3-22 | | | Table 3-17 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions was updated. | 3-18 | | | Table 3-28 • I/O Short Currents IOSH/IOSL (Advanced) and Table 3-29 • I/O Short Currents IOSH/IOSL (Standard Plus) were updated. | 3-24 to<br>3-26 | | | The note in Table 3-32 • I/O Input Rise Time, Fall Time, and Related I/O Reliability was updated. | 3-27 | | | Figure 3-33 • Write Access After Write onto Same Address, Figure 3-34 • Read Access After Write onto Same Address, and Figure 3-35 • Write Access After Read onto Same Address are new. | 3-82 to<br>3-84 | | | Figure 3-43 • Timing Diagram was updated. | 3-96 | | | Ambient was deleted from the "Speed Grade and Temperature Grade Matrix". | iv | | | Notes were added to the package diagrams identifying if they were top or bottom view. | N/A | | | The A3P030 "132-Pin QFN" table is new. | 4-2 | | | The A3P060 "132-Pin QFN" table is new. | 4-4 | | | The A3P125 "132-Pin QFN" table is new. | 4-6 | | | The A3P250 "132-Pin QFN" table is new. | 4-8 | | | The A3P030 "100-Pin VQFP" table is new. | 4-11 | | Advance v0.7<br>(January 2007) | In the "I/Os Per Package" table, the I/O numbers were added for A3P060, A3P125, and A3P250. The A3P030-VQ100 I/O was changed from 79 to 77. | ii | | Advance v0.6<br>(April 2006) | The term flow-through was changed to pass-through. | N/A | | | Table 1 was updated to include the QN132. | ii | | | The "I/Os Per Package" table was updated with the QN132. The footnotes were also updated. The A3P400-FG144 I/O count was updated. | ii | | | "Automotive ProASIC3 Ordering Information" was updated with the QN132. | iii | | | "Temperature Grade Offerings" was updated with the QN132. | iii | | | B-LVDS and M-LDVS are new I/O standards added to the datasheet. | N/A | | | The term flow-through was changed to pass-through. | N/A | | | Figure 2-7 • Efficient Long-Line Resources was updated. | 2-7 | | | The footnotes in Figure 2-15 • Clock Input Sources Including CLKBUF, CLKBUF_LVDS/LVPECL, and CLKINT were updated. | 2-16 | | | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options. | 2-24 | | | The "SRAM and FIFO" section was updated. | 2-21 |