



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | -                                                           |
| Number of Logic Elements/Cells | -                                                           |
| Total RAM Bits                 | 18432                                                       |
| Number of I/O                  | 96                                                          |
| Number of Gates                | 60000                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 121-VFBGA, CSBGA                                            |
| Supplier Device Package        | 121-CSP (6x6)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a3p060-cs121 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The CCC block has these key features:

- Wide input frequency range ( $f_{IN CCC}$ ) = 1.5 MHz to 350 MHz
- Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz to 350 MHz
- Clock delay adjustment via programmable and fixed delays from -7.56 ns to +11.12 ns
- · 2 programmable delay types for clock skew minimization
- Clock frequency synthesis (for PLL only)

#### Additional CCC specifications:

- Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only).
- Output duty cycle = 50% ± 1.5% or better (for PLL only)
- Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only)
- Maximum acquisition time = 300 µs (for PLL only)
- Low power consumption of 5 mW
- Exceptional tolerance to input period jitter— allowable input jitter is up to 1.5 ns (for PLL only)
- Four precise phases; maximum misalignment between adjacent phases of 40 ps × (350 MHz / f<sub>OUT\_CCC</sub>) (for PLL only)

## **Global Clocking**

ProASIC3 devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network.

Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high fanout nets.



#### RAM Contribution—P<sub>MEMORY</sub>

 $P_{MEMORY} = P_{AC11} * N_{BLOCKS} * F_{READ-CLOCK} * \beta_2 + P_{AC12} * N_{BLOCK} * F_{WRITE-CLOCK} * \beta_3$ 

N<sub>BLOCKS</sub> is the number of RAM blocks used in the design.

 $F_{READ-CLOCK}$  is the memory read clock frequency.

 $\beta_2$  is the RAM enable rate for read operations.

F<sub>WRITE-CLOCK</sub> is the memory write clock frequency.

 $\beta_3$  is the RAM enable rate for write operations—guidelines are provided in Table 2-17 on page 2-14.

## PLL Contribution—P<sub>PLL</sub>

 $P_{PLL} = P_{DC4} + P_{AC13} * F_{CLKOUT}$ 

F<sub>CLKOUT</sub> is the output clock frequency. <sup>1</sup>

### Guidelines

## **Toggle Rate Definition**

A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is 100%, this means that this net switches at half the clock frequency. Below are some examples:

- The average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency.
- The average toggle rate of an 8-bit counter is 25%:
  - Bit 0 (LSB) = 100%
  - Bit 1 = 50%
  - Bit 2 = 25%
  - ...
  - Bit 7 (MSB) = 0.78125%
  - Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8

#### **Enable Rate Definition**

Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%.

Table 2-16 • Toggle Rate Guidelines Recommended for Power Calculation

| Component  | Definition                       | Guideline |
|------------|----------------------------------|-----------|
| $\alpha_1$ | Toggle rate of VersaTile outputs | 10%       |
| $\alpha_2$ | I/O buffer toggle rate           | 10%       |

Table 2-17 • Enable Rate Guidelines Recommended for Power Calculation

| Component | Definition                           | Guideline |
|-----------|--------------------------------------|-----------|
| $\beta_1$ | I/O output buffer enable rate        | 100%      |
| $\beta_2$ | RAM enable rate for read operations  | 12.5%     |
| $\beta_3$ | RAM enable rate for write operations | 12.5%     |

The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the
frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula by
adding its corresponding contribution (P<sub>AC14</sub> \* F<sub>CLKOUT</sub> product) to the total PLL contribution.





Figure 2-4 • Input Buffer Timing Model and Delays (Example)



Table 2-20 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings

Applicable to Standard I/O Banks

|                                            |                   | Equiv.                                                          |      |          | VIL         | VIH         |          | VOL         | VOH         |                        |                        |
|--------------------------------------------|-------------------|-----------------------------------------------------------------|------|----------|-------------|-------------|----------|-------------|-------------|------------------------|------------------------|
| I/O Standard                               | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | Slew | Min<br>V | Max<br>V    | Min<br>V    | Max<br>V | Max<br>V    | Min<br>V    | IOL <sup>1</sup><br>mA | IOH <sup>1</sup><br>mA |
| 3.3 V LVTTL /<br>3.3 V<br>LVCMOS           | 8 mA              | 8 mA                                                            | High | -0.3     | 0.8         | 2           | 3.6      | 0.4         | 2.4         | 8                      | 8                      |
| 3.3 V<br>LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ            | 8 mA                                                            | High | -0.3     | 0.8         | 2           | 3.6      | 0.2         | VCCI - 0.2  | 0.1                    | 0.1                    |
| 2.5 V<br>LVCMOS                            | 8 mA              | 8 mA                                                            | High | -0.3     | 0.7         | 1.7         | 2.7      | 0.7         | 1.7         | 8                      | 8                      |
| 1.8 V<br>LVCMOS                            | 4 mA              | 4 mA                                                            | High | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.45        | VCCI - 0.45 | 4                      | 4                      |
| 1.5 V<br>LVCMOS                            | 2 mA              | 2 mA                                                            | High | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.25 * VCCI | 0.75 * VCCI | 2                      | 2                      |

#### Notes:

- 1. Currents are measured at 85°C junction temperature.
- 2. 3.3 V LVCMOS wide range is applicable to 100 μA drive strength only. The configuration will NOT operate at the equivalent software default drive strength. These values are for Normal Ranges ONLY.
- 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.

Table 2-21 • Summary of Maximum and Minimum DC Input Levels
Applicable to Commercial and Industrial Conditions

|                            | Comn             | nercial <sup>1</sup> | Indus            | strial <sup>2</sup> |
|----------------------------|------------------|----------------------|------------------|---------------------|
|                            | IIL <sup>3</sup> | IIH <sup>4</sup>     | IIL <sup>3</sup> | IIH <sup>4</sup>    |
| DC I/O Standards           | μΑ               | μΑ                   | μΑ               | μΑ                  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 10               | 10                   | 15               | 15                  |
| 3.3 V LVCMOS Wide Range    | 10               | 10                   | 15               | 15                  |
| 2.5 V LVCMOS               | 10               | 10                   | 15               | 15                  |
| 1.8 V LVCMOS               | 10               | 10                   | 15               | 15                  |
| 1.5 V LVCMOS               | 10               | 10                   | 15               | 15                  |
| 3.3 V PCI                  | 10               | 10                   | 15               | 15                  |
| 3.3 V PCI-X                | 10               | 10                   | 15               | 15                  |

#### Notes:

- 1. Commercial range (0°C <  $T_A$  < 70°C)
- 2. Industrial range ( $-40^{\circ}$ C <  $T_A$  <  $85^{\circ}$ C)
- 3. IIL is the input leakage current per I/O pin over recommended operation conditions where  $-0.3V < V_{IN} < V_{IL}$ .
- 4. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

2-21 Revision 18



## Single-Ended I/O Characteristics

### 3.3 V LVTTL / 3.3 V LVCMOS

Low-Voltage Transistor–Transistor Logic (LVTTL) is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer.

Table 2-37 • Minimum and Maximum DC Input and Output Levels
Applicable to Advanced I/O Banks

| 3.3 V LVTTL /<br>3.3 V LVCMOS | VIL      |          | v        | TH .     | VOL      | VOH      | IOL | ЮН | IOSL                   | IOSH                   | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------------------|----------|----------|----------|----------|----------|----------|-----|----|------------------------|------------------------|-------------------------|-------------------------|
| Drive Strength                | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA  | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 2 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 2   | 2  | 27                     | 25                     | 10                      | 10                      |
| 4 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 4   | 4  | 27                     | 25                     | 10                      | 10                      |
| 6 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 6   | 6  | 54                     | 51                     | 10                      | 10                      |
| 8 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 8   | 8  | 54                     | 51                     | 10                      | 10                      |
| 12 mA                         | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 12  | 12 | 109                    | 103                    | 10                      | 10                      |
| 16 mA                         | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 16  | 16 | 127                    | 132                    | 10                      | 10                      |
| 24 mA                         | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 24  | 24 | 181                    | 268                    | 10                      | 10                      |

#### Notes:

- 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges
- 3. Currents are measured at 100°C junction temperature and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.

Table 2-38 • Minimum and Maximum DC Input and Output Levels
Applicable to Standard Plus I/O Banks

| 3.3 V LVTTL /<br>3.3 V LVCMOS | VIL      |          | VIH      |          | VOL      | VOH      | IOL | ЮН | IOSL                   | IOSH                   | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------------------|----------|----------|----------|----------|----------|----------|-----|----|------------------------|------------------------|-------------------------|-------------------------|
| Drive Strength                | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA  | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 2 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 2   | 2  | 27                     | 25                     | 10                      | 10                      |
| 4 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 4   | 4  | 27                     | 25                     | 10                      | 10                      |
| 6 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 6   | 6  | 54                     | 51                     | 10                      | 10                      |
| 8 mA                          | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 8   | 8  | 54                     | 51                     | 10                      | 10                      |
| 12 mA                         | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 12  | 12 | 109                    | 103                    | 10                      | 10                      |
| 16 mA                         | -0.3     | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 16  | 16 | 109                    | 103                    | 10                      | 10                      |

#### Notes:

- 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges
- 3. Currents are measured at 100°C junction temperature and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.



Table 2-42 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions:  $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks

| Drive    | Speed |                   |                 |                  |                 |                   |                 |                 |                 |                 |                  |                  |       |
|----------|-------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units |
| 2 mA     | Std.  | 0.66              | 10.26           | 0.04             | 1.02            | 0.43              | 10.45           | 8.90            | 2.64            | 2.46            | 12.68            | 11.13            | ns    |
|          | -1    | 0.56              | 8.72            | 0.04             | 0.86            | 0.36              | 8.89            | 7.57            | 2.25            | 2.09            | 10.79            | 9.47             | ns    |
|          | -2    | 0.49              | 7.66            | 0.03             | 0.76            | 0.32              | 7.80            | 6.64            | 1.98            | 1.83            | 9.47             | 8.31             | ns    |
| 4 mA     | Std.  | 0.66              | 10.26           | 0.04             | 1.02            | 0.43              | 10.45           | 8.90            | 2.64            | 2.46            | 12.68            | 11.13            | ns    |
|          | -1    | 0.56              | 8.72            | 0.04             | 0.86            | 0.36              | 8.89            | 7.57            | 2.25            | 2.09            | 10.79            | 9.47             | ns    |
|          | -2    | 0.49              | 7.66            | 0.03             | 0.76            | 0.32              | 7.80            | 6.64            | 1.98            | 1.83            | 9.47             | 8.31             | ns    |
| 6 mA     | Std.  | 0.66              | 7.27            | 0.04             | 1.02            | 0.43              | 7.41            | 6.28            | 2.98            | 3.04            | 9.65             | 8.52             | ns    |
|          | -1    | 0.56              | 6.19            | 0.04             | 0.86            | 0.36              | 6.30            | 5.35            | 2.54            | 2.59            | 8.20             | 7.25             | ns    |
|          | -2    | 0.49              | 5.43            | 0.03             | 0.76            | 0.32              | 5.53            | 4.69            | 2.23            | 2.27            | 7.20             | 6.36             | ns    |
| 8 mA     | Std.  | 0.66              | 7.27            | 0.04             | 1.02            | 0.43              | 7.41            | 6.28            | 2.98            | 3.04            | 9.65             | 8.52             | ns    |
|          | -1    | 0.56              | 6.19            | 0.04             | 0.86            | 0.36              | 6.30            | 5.35            | 2.54            | 2.59            | 8.20             | 7.25             | ns    |
|          | -2    | 0.49              | 5.43            | 0.03             | 0.76            | 0.32              | 5.53            | 4.69            | 2.23            | 2.27            | 7.20             | 6.36             | ns    |
| 12 mA    | Std.  | 0.66              | 5.58            | 0.04             | 1.02            | 0.43              | 5.68            | 4.87            | 3.21            | 3.42            | 7.92             | 7.11             | ns    |
|          | -1    | 0.56              | 4.75            | 0.04             | 0.86            | 0.36              | 4.84            | 4.14            | 2.73            | 2.91            | 6.74             | 6.05             | ns    |
|          | -2    | 0.49              | 4.17            | 0.03             | 0.76            | 0.32              | 4.24            | 3.64            | 2.39            | 2.55            | 5.91             | 5.31             | ns    |
| 16 mA    | Std.  | 0.66              | 5.21            | 0.04             | 1.02            | 0.43              | 5.30            | 4.56            | 3.26            | 3.51            | 7.54             | 6.80             | ns    |
|          | -1    | 0.56              | 4.43            | 0.04             | 0.86            | 0.36              | 4.51            | 3.88            | 2.77            | 2.99            | 6.41             | 5.79             | ns    |
|          | -2    | 0.49              | 3.89            | 0.03             | 0.76            | 0.32              | 3.96            | 3.41            | 2.43            | 2.62            | 5.63             | 5.08             | ns    |
| 24 mA    | Std.  | 0.66              | 4.85            | 0.04             | 1.02            | 0.43              | 4.94            | 4.54            | 3.32            | 3.88            | 7.18             | 6.78             | ns    |
|          | -1    | 0.56              | 4.13            | 0.04             | 0.86            | 0.36              | 4.20            | 3.87            | 2.82            | 3.30            | 6.10             | 5.77             | ns    |
|          | -2    | 0.49              | 3.62            | 0.03             | 0.76            | 0.32              | 3.69            | 3.39            | 2.48            | 2.90            | 5.36             | 5.06             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2-35 Revision 18



## 3.3 V LVCMOS Wide Range

Table 2-47 • Minimum and Maximum DC Input and Output Levels
Applicable to Advanced I/O Banks

| 3.3 V<br>LVCMOS<br>Wide Range | Equiv.<br>Software<br>Default            | ٧        | IL       | V        | IH       | VOL      | VOH       | IOL | ЮН  | IOSL                   | юѕн                    | IIL <sup>2</sup> | IIH <sup>3</sup>        |
|-------------------------------|------------------------------------------|----------|----------|----------|----------|----------|-----------|-----|-----|------------------------|------------------------|------------------|-------------------------|
| Drive<br>Strength             | Drive<br>Strength<br>Option <sup>1</sup> | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V  | μΑ  | μΑ  | Max<br>mA <sup>4</sup> | Max<br>mA <sup>4</sup> | μΑ <sup>5</sup>  | μ <b>Α</b> <sup>5</sup> |
| 100 μΑ                        | 2 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 25                     | 27                     | 10               | 10                      |
| 100 μΑ                        | 4 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 25                     | 27                     | 10               | 10                      |
| 100 μΑ                        | 6 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 51                     | 54                     | 10               | 10                      |
| 100 μΑ                        | 8 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 51                     | 54                     | 10               | 10                      |
| 100 μΑ                        | 12 mA                                    | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 103                    | 109                    | 10               | 10                      |
| 100 μΑ                        | 16 mA                                    | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 132                    | 127                    | 10               | 10                      |
| 100 μΑ                        | 24 mA                                    | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 268                    | 181                    | 10               | 10                      |

#### Notes:

- 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.
- 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges
- 4. Currents are measured at 85°C junction temperature.
- 5. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.
- 6. Software default selection highlighted in gray.

Table 2-48 • Minimum and Maximum DC Input and Output Levels
Applicable to Standard Plus I/O Banks

| 3.3 V LVCMOS<br>Wide Range | Equiv.<br>Software                                  | are VIL  |          | VIH      |          | VOL      | VOH       | IOL | ЮН  | IOSL                   | IOSH                   | IIL <sup>2</sup>        | IIH <sup>3</sup>        |
|----------------------------|-----------------------------------------------------|----------|----------|----------|----------|----------|-----------|-----|-----|------------------------|------------------------|-------------------------|-------------------------|
| Drive Strength             | Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V  | μΑ  | μА  | Max<br>mA <sup>4</sup> | Max<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> |
| 100 µA                     | 2 mA                                                | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 25                     | 27                     | 10                      | 10                      |
| 100 μΑ                     | 4 mA                                                | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 25                     | 27                     | 10                      | 10                      |
| 100 μΑ                     | 6 mA                                                | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 51                     | 54                     | 10                      | 10                      |
| 100 μΑ                     | 8 mA                                                | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 51                     | 54                     | 10                      | 10                      |
| 100 μΑ                     | 12 mA                                               | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 103                    | 109                    | 10                      | 10                      |
| 100 μΑ                     | 16 mA                                               | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD - 0.2 | 100 | 100 | 103                    | 109                    | 10                      | 10                      |

#### Notes:

- 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.
- 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges
- 4. Currents are measured at 85°C junction temperature.
- 5. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.
- 6. Software default selection highlighted in gray.

2-39 Revision 18



Table 2-54 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew
Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V
Applicable to Standard I/O Banks

| Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 μΑ            | 2 mA                                                                      | Std.           | 0.60              | 10.93           | 0.04             | 1.52            | 0.43              | 10.93           | 9.46            | 3.20            | 3.32            | ns    |
|                   |                                                                           | <b>–1</b>      | 0.51              | 9.29            | 0.04             | 1.29            | 0.36              | 9.29            | 8.04            | 2.72            | 2.82            | ns    |
|                   |                                                                           | -2             | 0.45              | 8.16            | 0.03             | 1.13            | 0.32              | 8.16            | 7.06            | 2.39            | 2.48            | ns    |
| 100 μΑ            | 4 mA                                                                      | Std.           | 0.60              | 10.93           | 0.04             | 1.52            | 0.43              | 10.93           | 9.46            | 3.20            | 3.32            | ns    |
|                   |                                                                           | -1             | 0.51              | 9.29            | 0.04             | 1.29            | 0.36              | 9.29            | 8.04            | 2.72            | 2.82            | ns    |
|                   |                                                                           | -2             | 0.45              | 8.16            | 0.03             | 1.13            | 0.32              | 8.16            | 7.06            | 2.39            | 2.48            | ns    |
| 100 μΑ            | 6 mA                                                                      | Std.           | 0.60              | 6.82            | 0.04             | 1.52            | 0.43              | 6.82            | 5.70            | 3.70            | 4.16            | ns    |
|                   |                                                                           | <b>–</b> 1     | 0.51              | 5.80            | 0.04             | 1.29            | 0.36              | 5.80            | 4.85            | 3.15            | 3.54            | ns    |
|                   |                                                                           | -2             | 0.45              | 5.09            | 0.03             | 1.13            | 0.32              | 5.09            | 4.25            | 2.77            | 3.11            | ns    |
| 100 μΑ            | 8 mA                                                                      | Std.           | 0.60              | 6.82            | 0.04             | 1.52            | 0.43              | 6.82            | 5.70            | 3.70            | 4.16            | ns    |
|                   |                                                                           | -1             | 0.51              | 5.80            | 0.04             | 1.29            | 0.36              | 5.80            | 4.85            | 3.15            | 3.54            | ns    |
|                   |                                                                           | -2             | 0.45              | 5.09            | 0.03             | 1.13            | 0.32              | 5.09            | 4.25            | 2.77            | 3.11            | ns    |

#### Notes:

- 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.
- 2. Software default selection highlighted in gray.
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2-45 Revision 18



Table 2-77 • Minimum and Maximum DC Input and Output Levels
Applicable to Standard Plus I/O Banks

| 1.5 V<br>LVCMOS   | 1         |             | VIH         |           | VOL VOH     |             | IOL | ЮН | IOSL                    | IOSH                    | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 2 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575     | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 16                      | 13                      | 10                      | 10                      |
| 4 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575     | 0.25 * VCCI | 0.75 * VCCI | 4   | 4  | 33                      | 25                      | 10                      | 10                      |

#### Notes:

- 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges
- 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.

Table 2-78 • Minimum and Maximum DC Input and Output Levels
Applicable to Standard I/O Banks

| 1.5 V<br>LVCMOS   |           | VIL         | VIH         |           | VOL         | VOH         | IOL | ЮН | IOSL                    | IOSH                    | IIL <sup>1</sup>        | IIH <sup>2</sup>        |
|-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> |
| 2 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 13                      | 16                      | 10                      | 10                      |

#### Notes:

- 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.
- 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
- 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.
- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.



Figure 2-10 • AC Loading

Table 2-79 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 1.5            | 0.75                 | 35                     |

Note: \*Measuring point =  $V_{trip}$ . See Table 2-22 on page 2-22 for a complete table of trip points.



### **Timing Characteristics**

Table 2-88 • 3.3 V PCI/PCI-X

Commercial-Case Conditions:  $T_J$  = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks

| Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.        | 0.66              | 2.68            | 0.04             | 0.86            | 0.43              | 2.73            | 1.95            | 3.21            | 3.58            | 4.97             | 4.19             | ns    |
| <b>-1</b>   | 0.56              | 2.28            | 0.04             | 0.73            | 0.36              | 2.32            | 1.66            | 2.73            | 3.05            | 4.22             | 3.56             | ns    |
| -2          | 0.49              | 2.00            | 0.03             | 0.65            | 0.32              | 2.04            | 1.46            | 2.40            | 2.68            | 3.71             | 3.13             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

Table 2-89 • 3.3 V PCI/PCI-X

Commercial-Case Conditions:  $T_J$  = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks

| Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.        | 0.66              | 2.31            | 0.04             | 0.85            | 0.43              | 2.35            | 1.70            | 2.79            | 3.22            | 4.59             | 3.94             | ns    |
| <b>–</b> 1  | 0.56              | 1.96            | 0.04             | 0.72            | 0.36              | 2.00            | 1.45            | 2.37            | 2.74            | 3.90             | 3.35             | ns    |
| -2          | 0.49              | 1.72            | 0.03             | 0.64            | 0.32              | 1.76            | 1.27            | 2.08            | 2.41            | 3.42             | 2.94             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### **Differential I/O Characteristics**

### Physical Implementation

Configuration of the I/O modules as a differential pair is handled by Microsemi Designer software when the user instantiates a differential I/O macro in the design.

Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no support for bidirectional I/Os or tristates with the LVPECL standards.

#### **LVDS**

Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It requires that one data bit be carried through two signal lines, so two pins are needed. It also requires external resistor termination.

The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-12. The building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVPECL implementation because the output standard specifications are different.

Along with LVDS I/O, ProASIC3 also supports Bus LVDS structure and Multipoint LVDS (M-LVDS) configuration (up to 40 nodes).



Figure 2-12 • LVDS Circuit Diagram and Board-Level Implementation

2-65 Revision 18



## **DDR Module Specifications**

## Input DDR Module



Figure 2-20 • Input DDR Timing Model

Table 2-101 • Parameter Definitions

| Parameter Name          | Parameter Definition         | Measuring Nodes (from, to) |
|-------------------------|------------------------------|----------------------------|
| t <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR          | B, D                       |
| t <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF          | B, E                       |
| t <sub>DDRISUD</sub>    | Data Setup Time of DDR input | A, B                       |
| t <sub>DDRIHD</sub>     | Data Hold Time of DDR input  | A, B                       |
| t <sub>DDRICLR2Q1</sub> | Clear-to-Out Out_QR          | C, D                       |
| t <sub>DDRICLR2Q2</sub> | Clear-to-Out Out_QF          | C, E                       |
| t <sub>DDRIREMCLR</sub> | Clear Removal                | C, B                       |
| t <sub>DDRIRECCLR</sub> | Clear Recovery               | C, B                       |

2-77 Revision 18



## **Timing Characteristics**

Table 2-105 • Combinatorial Cell Propagation Delays

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Combinatorial Cell | Equation                  | Parameter       | -2   | -1   | Std. | Units |
|--------------------|---------------------------|-----------------|------|------|------|-------|
| INV                | Y = !A                    | t <sub>PD</sub> | 0.40 | 0.46 | 0.54 | ns    |
| AND2               | Y = A · B                 | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| NAND2              | Y = !(A · B)              | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| OR2                | Y = A + B                 | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| NOR2               | Y = !(A + B)              | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| XOR2               | Y = A ⊕ B                 | t <sub>PD</sub> | 0.74 | 0.84 | 0.99 | ns    |
| MAJ3               | Y = MAJ(A, B, C)          | t <sub>PD</sub> | 0.70 | 0.79 | 0.93 | ns    |
| XOR3               | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 0.87 | 1.00 | 1.17 | ns    |
| MUX2               | Y = A !S + B S            | t <sub>PD</sub> | 0.51 | 0.58 | 0.68 | ns    |
| AND3               | $Y = A \cdot B \cdot C$   | t <sub>PD</sub> | 0.56 | 0.64 | 0.75 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## **VersaTile Specifications as a Sequential Module**

The ProASIC3 library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*.



Figure 2-26 • Sample of Sequential Cells

2-83 Revision 18



Table 2-113 • A3P600 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                |                   | -1                |                   | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.87              | 1.09              | 0.99              | 1.24              | 1.17              | 1.46              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.86              | 1.11              | 0.98              | 1.27              | 1.15              | 1.49              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

Table 2-114 • A3P1000 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                |                   | <b>-</b> 1        |                   | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.94              | 1.16              | 1.07              | 1.32              | 1.26              | 1.55              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.93              | 1.19              | 1.06              | 1.35              | 1.24              | 1.59              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.35              | ns    |

#### Notes:

- 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).
- 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).
- 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2-89 Revision 18



## **JTAG 1532 Characteristics**

JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/O Characteristics" section on page 2-15 for more details.

## **Timing Characteristics**

Table 2-125 • JTAG 1532

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                 | -2    | <b>-1</b> | Std.  | Units |
|----------------------|-----------------------------|-------|-----------|-------|-------|
| t <sub>DISU</sub>    | Test Data Input Setup Time  | 0.50  | 0.57      | 0.67  | ns    |
| t <sub>DIHD</sub>    | Test Data Input Hold Time   | 1.00  | 1.13      | 1.33  | ns    |
| t <sub>TMSSU</sub>   | Test Mode Select Setup Time | 0.50  | 0.57      | 0.67  | ns    |
| t <sub>TMDHD</sub>   | Test Mode Select Hold Time  | 1.00  | 1.13      | 1.33  | ns    |
| t <sub>TCK2Q</sub>   | Clock to Q (data out)       | 6.00  | 6.80      | 8.00  | ns    |
| t <sub>RSTB2Q</sub>  | Reset to Q (data out)       | 20.00 | 22.67     | 26.67 | ns    |
| F <sub>TCKMAX</sub>  | TCK Maximum Frequency       | 25.00 | 22.00     | 19.00 | MHz   |
| t <sub>TRSTREM</sub> | ResetB Removal Time         | 0.00  | 0.00      | 0.00  | ns    |
| t <sub>TRSTREC</sub> | ResetB Recovery Time        | 0.20  | 0.23      | 0.27  | ns    |
| t <sub>TRSTMPW</sub> | ResetB Minimum Pulse        | TBD   | TBD       | TBD   | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## **QN68 – Bottom View**



Note: The die attach paddle center of the package is tied to ground (GND).

### Note

For more information on package drawings, see PD3068: Package Mechanical Drawings.



## Package Pin Assignments

| FG144      |                 |  |  |  |  |
|------------|-----------------|--|--|--|--|
| Pin Number | A3P060 Function |  |  |  |  |
| A1         | GNDQ            |  |  |  |  |
| A2         | VMV0            |  |  |  |  |
| A3         | GAB0/IO04RSB0   |  |  |  |  |
| A4         | GAB1/IO05RSB0   |  |  |  |  |
| A5         | IO08RSB0        |  |  |  |  |
| A6         | GND             |  |  |  |  |
| A7         | IO11RSB0        |  |  |  |  |
| A8         | VCC             |  |  |  |  |
| A9         | IO16RSB0        |  |  |  |  |
| A10        | GBA0/IO23RSB0   |  |  |  |  |
| A11        | GBA1/IO24RSB0   |  |  |  |  |
| A12        | GNDQ            |  |  |  |  |
| B1         | GAB2/IO53RSB1   |  |  |  |  |
| B2         | GND             |  |  |  |  |
| В3         | GAA0/IO02RSB0   |  |  |  |  |
| B4         | GAA1/IO03RSB0   |  |  |  |  |
| B5         | IO00RSB0        |  |  |  |  |
| В6         | IO10RSB0        |  |  |  |  |
| В7         | IO12RSB0        |  |  |  |  |
| В8         | IO14RSB0        |  |  |  |  |
| В9         | GBB0/IO21RSB0   |  |  |  |  |
| B10        | GBB1/IO22RSB0   |  |  |  |  |
| B11        | GND             |  |  |  |  |
| B12        | VMV0            |  |  |  |  |
| C1         | IO95RSB1        |  |  |  |  |
| C2         | GFA2/IO83RSB1   |  |  |  |  |
| C3         | GAC2/IO94RSB1   |  |  |  |  |
| C4         | VCC             |  |  |  |  |
| C5         | IO01RSB0        |  |  |  |  |
| C6         | IO09RSB0        |  |  |  |  |
| C7         | IO13RSB0        |  |  |  |  |
| C8         | IO15RSB0        |  |  |  |  |
| C9         | IO17RSB0        |  |  |  |  |
| C10        | GBA2/IO25RSB0   |  |  |  |  |
| C11        | IO26RSB0        |  |  |  |  |
| C12        | GBC2/IO29RSB0   |  |  |  |  |
|            |                 |  |  |  |  |

| FC         | FG144           |  |  |  |  |  |
|------------|-----------------|--|--|--|--|--|
| Pin Number | A3P060 Function |  |  |  |  |  |
| D1         | IO91RSB1        |  |  |  |  |  |
| D2         | IO92RSB1        |  |  |  |  |  |
| D3         | IO93RSB1        |  |  |  |  |  |
| D4         | GAA2/IO51RSB1   |  |  |  |  |  |
| D5         | GAC0/IO06RSB0   |  |  |  |  |  |
| D6         | GAC1/IO07RSB0   |  |  |  |  |  |
| D7         | GBC0/IO19RSB0   |  |  |  |  |  |
| D8         | GBC1/IO20RSB0   |  |  |  |  |  |
| D9         | GBB2/IO27RSB0   |  |  |  |  |  |
| D10        | IO18RSB0        |  |  |  |  |  |
| D11        | IO28RSB0        |  |  |  |  |  |
| D12        | GCB1/IO37RSB0   |  |  |  |  |  |
| E1         | VCC             |  |  |  |  |  |
| E2         | GFC0/IO88RSB1   |  |  |  |  |  |
| E3         | GFC1/IO89RSB1   |  |  |  |  |  |
| E4         | VCCIB1          |  |  |  |  |  |
| E5         | IO52RSB1        |  |  |  |  |  |
| E6         | VCCIB0          |  |  |  |  |  |
| E7         | VCCIB0          |  |  |  |  |  |
| E8         | GCC1/IO35RSB0   |  |  |  |  |  |
| E9         | VCCIB0          |  |  |  |  |  |
| E10        | VCC             |  |  |  |  |  |
| E11        | GCA0/IO40RSB0   |  |  |  |  |  |
| E12        | IO30RSB0        |  |  |  |  |  |
| F1         | GFB0/IO86RSB1   |  |  |  |  |  |
| F2         | VCOMPLF         |  |  |  |  |  |
| F3         | GFB1/IO87RSB1   |  |  |  |  |  |
| F4         | IO90RSB1        |  |  |  |  |  |
| F5         | GND             |  |  |  |  |  |
| F6         | GND             |  |  |  |  |  |
| F7         | GND             |  |  |  |  |  |
| F8         | GCC0/IO36RSB0   |  |  |  |  |  |
| F9         | GCB0/IO38RSB0   |  |  |  |  |  |
| F10        | GND             |  |  |  |  |  |
| F11        | GCA1/IO39RSB0   |  |  |  |  |  |
| F12        | GCA2/IO41RSB0   |  |  |  |  |  |

| FG144      |                 |  |  |  |  |
|------------|-----------------|--|--|--|--|
| Pin Number | A3P060 Function |  |  |  |  |
| G1         | GFA1/IO84RSB1   |  |  |  |  |
| G2         | GND             |  |  |  |  |
| G3         | VCCPLF          |  |  |  |  |
| G4         | GFA0/IO85RSB1   |  |  |  |  |
| G5         | GND             |  |  |  |  |
| G6         | GND             |  |  |  |  |
| G7         | GND             |  |  |  |  |
| G8         | GDC1/IO45RSB0   |  |  |  |  |
| G9         | IO32RSB0        |  |  |  |  |
| G10        | GCC2/IO43RSB0   |  |  |  |  |
| G11        | IO31RSB0        |  |  |  |  |
| G12        | GCB2/IO42RSB0   |  |  |  |  |
| H1         | VCC             |  |  |  |  |
| H2         | GFB2/IO82RSB1   |  |  |  |  |
| H3         | GFC2/IO81RSB1   |  |  |  |  |
| H4         | GEC1/IO77RSB1   |  |  |  |  |
| H5         | VCC             |  |  |  |  |
| H6         | IO34RSB0        |  |  |  |  |
| H7         | IO44RSB0        |  |  |  |  |
| H8         | GDB2/IO55RSB1   |  |  |  |  |
| H9         | GDC0/IO46RSB0   |  |  |  |  |
| H10        | VCCIB0          |  |  |  |  |
| H11        | IO33RSB0        |  |  |  |  |
| H12        | VCC             |  |  |  |  |
| J1         | GEB1/IO75RSB1   |  |  |  |  |
| J2         | IO78RSB1        |  |  |  |  |
| J3         | VCCIB1          |  |  |  |  |
| J4         | GEC0/IO76RSB1   |  |  |  |  |
| J5         | IO79RSB1        |  |  |  |  |
| J6         | IO80RSB1        |  |  |  |  |
| J7         | VCC             |  |  |  |  |
| J8         | TCK             |  |  |  |  |
| J9         | GDA2/IO54RSB1   |  |  |  |  |
| J10        | TDO             |  |  |  |  |
| J11        | GDA1/IO49RSB0   |  |  |  |  |
| J12        | GDB1/IO47RSB0   |  |  |  |  |

4-40 Revision 18



|            | FG256           |
|------------|-----------------|
| Pin Number | A3P600 Function |
| P9         | IO107RSB2       |
| P10        | IO104RSB2       |
| P11        | IO97RSB2        |
| P12        | VMV1            |
| P13        | TCK             |
| P14        | VPUMP           |
| P15        | TRST            |
| P16        | GDA0/IO88NDB1   |
| R1         | GEA1/IO144PDB3  |
| R2         | GEA0/IO144NDB3  |
| R3         | IO139RSB2       |
| R4         | GEC2/IO141RSB2  |
| R5         | IO132RSB2       |
| R6         | IO127RSB2       |
| R7         | IO121RSB2       |
| R8         | IO114RSB2       |
| R9         | IO109RSB2       |
| R10        | IO105RSB2       |
| R11        | IO98RSB2        |
| R12        | IO96RSB2        |
| R13        | GDB2/IO90RSB2   |
| R14        | TDI             |
| R15        | GNDQ            |
| R16        | TDO             |
| T1         | GND             |
| T2         | IO137RSB2       |
| Т3         | GEB2/IO142RSB2  |
| T4         | IO134RSB2       |
| T5         | IO125RSB2       |
| Т6         | IO123RSB2       |
| T7         | IO118RSB2       |
| Т8         | IO115RSB2       |
| Т9         | IO111RSB2       |
| T10        | IO106RSB2       |
| T11        | IO102RSB2       |
| T12        | GDC2/IO91RSB2   |

| FG256      |                 |
|------------|-----------------|
| Pin Number | A3P600 Function |
| T13        | IO93RSB2        |
| T14        | GDA2/IO89RSB2   |
| T15        | TMS             |
| T16        | GND             |



Package Pin Assignments

| FG256      |                  |
|------------|------------------|
| Pin Number | A3P1000 Function |
| A1         | GND              |
| A2         | GAA0/IO00RSB0    |
| A3         | GAA1/IO01RSB0    |
| A4         | GAB0/IO02RSB0    |
| A5         | IO16RSB0         |
| A6         | IO22RSB0         |
| A7         | IO28RSB0         |
| A8         | IO35RSB0         |
| A9         | IO45RSB0         |
| A10        | IO50RSB0         |
| A11        | IO55RSB0         |
| A12        | IO61RSB0         |
| A13        | GBB1/IO75RSB0    |
| A14        | GBA0/IO76RSB0    |
| A15        | GBA1/IO77RSB0    |
| A16        | GND              |
| B1         | GAB2/IO224PDB3   |
| B2         | GAA2/IO225PDB3   |
| В3         | GNDQ             |
| B4         | GAB1/IO03RSB0    |
| B5         | IO17RSB0         |
| B6         | IO21RSB0         |
| В7         | IO27RSB0         |
| B8         | IO34RSB0         |
| B9         | IO44RSB0         |
| B10        | IO51RSB0         |
| B11        | IO57RSB0         |
| B12        | GBC1/IO73RSB0    |
| B13        | GBB0/IO74RSB0    |
| B14        | IO71RSB0         |
| B15        | GBA2/IO78PDB1    |
| B16        | IO81PDB1         |
| C1         | IO224NDB3        |
| C2         | IO225NDB3        |
| C3         | VMV3             |
| C4         | IO11RSB0         |
| 0 -        |                  |
| C5         | GAC0/IO04RSB0    |

| <u> </u>   | FG256            |
|------------|------------------|
| Pin Number | A3P1000 Function |
| C7         | IO25RSB0         |
| C8         | IO36RSB0         |
| C9         | IO42RSB0         |
| C10        | IO49RSB0         |
| C11        | IO56RSB0         |
| C12        | GBC0/IO72RSB0    |
| C13        | IO62RSB0         |
| C14        | VMV0             |
| C15        | IO78NDB1         |
| C16        | IO81NDB1         |
| D1         | IO222NDB3        |
| D2         | IO222PDB3        |
| D3         | GAC2/IO223PDB3   |
| D4         | IO223NDB3        |
| D5         | GNDQ             |
| D6         | IO23RSB0         |
| D7         | IO29RSB0         |
| D8         | IO33RSB0         |
| D9         | IO46RSB0         |
| D10        | IO52RSB0         |
| D11        | IO60RSB0         |
| D12        | GNDQ             |
| D13        | IO80NDB1         |
| D14        | GBB2/IO79PDB1    |
| D15        | IO79NDB1         |
| D16        | IO82NSB1         |
| E1         | IO217PDB3        |
| E2         | IO218PDB3        |
| E3         | IO221NDB3        |
| E4         | IO221PDB3        |
| E5         | VMV0             |
| E6         | VCCIB0           |
| E7         | VCCIB0           |
| E8         | IO38RSB0         |
| E9         | IO47RSB0         |
| E10        | VCCIB0           |
| E11        | VCCIB0           |
| E12        | VMV1             |
|            |                  |

|            | FG256            |  |
|------------|------------------|--|
| Pin Number | A3P1000 Function |  |
| E13        | GBC2/IO80PDB1    |  |
| E14        | IO83PPB1         |  |
| E15        | IO86PPB1         |  |
| E16        | IO87PDB1         |  |
| F1         | IO217NDB3        |  |
| F2         | IO218NDB3        |  |
| F3         | IO216PDB3        |  |
| F4         | IO216NDB3        |  |
| F5         | VCCIB3           |  |
| F6         | GND              |  |
| F7         | VCC              |  |
| F8         | VCC              |  |
| F9         | VCC              |  |
| F10        | VCC              |  |
| F11        | GND              |  |
| F12        | VCCIB1           |  |
| F13        | IO83NPB1         |  |
| F14        | IO86NPB1         |  |
| F15        | IO90PPB1         |  |
| F16        | IO87NDB1         |  |
| G1         | IO210PSB3        |  |
| G2         | IO213NDB3        |  |
| G3         | IO213PDB3        |  |
| G4         | GFC1/IO209PPB3   |  |
| G5         | VCCIB3           |  |
| G6         | VCC              |  |
| G7         | GND              |  |
| G8         | GND              |  |
| G9         | GND              |  |
| G10        | GND              |  |
| G11        | VCC              |  |
| G12        | VCCIB1           |  |
| G13        | GCC1/IO91PPB1    |  |
| G14        | IO90NPB1         |  |
| G15        | IO88PDB1         |  |
| G16        | IO88NDB1         |  |
| H1         | GFB0/IO208NPB3   |  |
| H2         | GFA0/IO207NDB3   |  |

4-62 Revision 18



## Package Pin Assignments

| FG484      |                  |
|------------|------------------|
| Pin Number | A3P1000 Function |
| Y15        | VCC              |
| Y16        | NC               |
| Y17        | NC               |
| Y18        | GND              |
| Y19        | NC               |
| Y20        | NC               |
| Y21        | NC               |
| Y22        | VCCIB1           |
| AA1        | GND              |
| AA2        | VCCIB3           |
| AA3        | NC               |
| AA4        | IO181RSB2        |
| AA5        | IO178RSB2        |
| AA6        | IO175RSB2        |
| AA7        | IO169RSB2        |
| AA8        | IO166RSB2        |
| AA9        | IO160RSB2        |
| AA10       | IO152RSB2        |
| AA11       | IO146RSB2        |
| AA12       | IO139RSB2        |
| AA13       | IO133RSB2        |
| AA14       | NC               |
| AA15       | NC               |
| AA16       | IO122RSB2        |
| AA17       | IO119RSB2        |
| AA18       | IO117RSB2        |
| AA19       | NC               |
| AA20       | NC               |
| AA21       | VCCIB1           |
| AA22       | GND              |
| AB1        | GND              |
| AB2        | GND              |
| AB3        | VCCIB2           |
| AB4        | IO180RSB2        |
| AB5        | IO176RSB2        |
| AB6        | IO173RSB2        |

|            | FG484            |
|------------|------------------|
| Pin Number | A3P1000 Function |
| AB7        | IO167RSB2        |
| AB8        | IO162RSB2        |
| AB9        | IO156RSB2        |
| AB10       | IO150RSB2        |
| AB11       | IO145RSB2        |
| AB12       | IO144RSB2        |
| AB13       | IO132RSB2        |
| AB14       | IO127RSB2        |
| AB15       | IO126RSB2        |
| AB16       | IO123RSB2        |
| AB17       | IO121RSB2        |
| AB18       | IO118RSB2        |
| AB19       | NC               |
| AB20       | VCCIB2           |
| AB21       | GND              |
| AB22       | GND              |

4-80 Revision 18



| Revision                                                    | Changes                                                                                                                                                                                                                                  | Page                   |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Revision 2 (cont'd)                                         | The "ProASIC3 FPGAs Package Sizes Dimensions" table is new.                                                                                                                                                                              | III                    |
|                                                             | In the "ProASIC3 Ordering Information", the QN package measurements were updated to include both 0.4 mm and 0.5 mm.                                                                                                                      | IV                     |
|                                                             | In the General Description section the number of I/Os was updated from 288 to 300.                                                                                                                                                       | 1-1                    |
| Packaging v1.2                                              | The "QN68 – Bottom View" section is new.                                                                                                                                                                                                 | 4-3                    |
| Revision 1 (Feb 2008) DC and Switching Characteristics v1.1 | column and was incorrect. It was corrected and changed to T <sub>A</sub> .                                                                                                                                                               |                        |
|                                                             | In Table 2-3 • Flash Programming Limits – Retention, Storage and Operating Temperature, Maximum Operating Junction Temperature was changed from 110°C to 100°C for both commercial and industrial grades.                                | 2-3                    |
|                                                             | The "PLL Behavior at Brownout Condition" section is new.                                                                                                                                                                                 | 2-4                    |
|                                                             | In the "PLL Contribution—PPLL" section, the following was deleted: FCLKIN is the input clock frequency.                                                                                                                                  | 2-14                   |
|                                                             | In Table 2-21 $\bullet$ Summary of Maximum and Minimum DC Input Levels, the note was incorrect. It previously said T <sub>J</sub> and it was corrected and changed to T <sub>A</sub> .                                                   | 2-21                   |
|                                                             | In Table 2-115 • ProASIC3 CCC/PLL Specification, the SCLK parameter and note 1 are new.                                                                                                                                                  | 2-90                   |
|                                                             | Table 2-125 • JTAG 1532 was populated with the parameter data, which was not in the previous version of the document.                                                                                                                    | 2-108                  |
| Packaging v1.1                                              | In the "VQ100" A3P030 pin table, the function of pin 63 was incorrect and changed from IO39RSB0 to GDB0/IO38RSB0.                                                                                                                        | 4-19                   |
| Revision 0 (Jan 2008)                                       | This document was previously in datasheet v2.2. As a result of moving to the handbook format, Actel has restarted the version numbers.                                                                                                   | N/A                    |
| v2.2<br>(July 2007)                                         | The M7 and M1 device part numbers have been updated in Table 1 • ProASIC3 Product Family, "I/Os Per Package", "Automotive ProASIC3 Ordering Information", "Temperature Grade Offerings", and "Speed Grade and Temperature Grade Matrix". | i, ii, iii,<br>iii, iv |
|                                                             | The words "ambient temperature" were added to the temperature range in the "Automotive ProASIC3 Ordering Information", "Temperature Grade Offerings", and "Speed Grade and Temperature Grade Matrix" sections.                           | iii, iv                |
|                                                             | The $T_J$ parameter in Table 3-2 • Recommended Operating Conditions was changed to $T_A$ , ambient temperature, and table notes 4–6 were added.                                                                                          | 3-2                    |
| v2.1<br>(May 2007)                                          | In the "Clock Conditioning Circuit (CCC) and PLL" section, the Wide Input Frequency Range (1.5 MHz to 200 MHz) was changed to (1.5 MHz to 350 MHz).                                                                                      | i                      |
|                                                             | The "Clock Conditioning Circuit (CCC) and PLL" section was updated.                                                                                                                                                                      | i                      |
|                                                             | In the "I/Os Per Package" section, the A3P030, A3P060, A3P125, ACP250, and A3P600 device I/Os were updated.                                                                                                                              | ii                     |
|                                                             | Table 3-5 • Package Thermal Resistivities was updated with A3P1000 information. The note below the table is also new.                                                                                                                    | 3-5                    |