Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 18432 | | Number of I/O | 96 | | Number of Gates | 60000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 121-VFBGA, CSBGA | | Supplier Device Package | 121-CSP (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a3p060-csg121i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # ProASIC3 Device Family Overview ProASIC3 DC and Switching Characteristics Pin Descriptions Package Pin Assignments QN68 – Bottom View ......4-3 **Datasheet Information** 0 - I/O is set to drive out logic Low Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tristate: I/O is tristated Figure 1-4 • I/O States During Programming Window 6. Click OK to return to the FlashPoint – Programming File Generator window. Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. # I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial) Sophisticated power-up management circuitry is designed into every ProASIC®3 device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-2 on page 2-5. There are five regions to consider during power-up. ProASIC3 I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCI are above the minimum specified trip points (Figure 2-2 on page 2-5). - 2. VCCI > VCC 0.75 V (typical) - 3. Chip is in the operating mode. ### **VCCI Trip Point:** Ramping up: 0.6 V < trip\_point\_up < 1.2 V Ramping down: 0.5 V < trip\_point\_down < 1.1 V ### **VCC Trip Point:** Ramping up: 0.6 V < trip\_point\_up < 1.1 V Ramping down: 0.5 V < trip\_point\_down < 1 V VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following: - During programming, I/Os become tristated and weakly pulled up to VCCI. - JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior. ### PLL Behavior at Brownout Condition Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper power-up behavior. Power ramp-up should be monotonic at least until VCC and VCCPLLX exceed brownout activation levels. The VCC activation level is specified as 1.1 V worst-case (see Figure 2-2 on page 2-5 for more details). When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels (0.75 V $\pm$ 0.25 V), the PLL output lock signal goes low and/or the output clock is lost. Refer to the "Power-Up/Down Behavior of Low Power Flash Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide* for information on clock and lock recovery. # Internal Power-Up Activation Sequence - 1. Core - 2. Input buffers Output buffers, after 200 ns delay from input buffer activation. ### **Thermal Characteristics** #### Introduction The temperature variable in the Microsemi Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature. EQ can be used to calculate junction temperature. ``` T_{.I} = Junction Temperature = \Delta T + T_A ``` where: T<sub>A</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient $\Delta T$ = $\theta_{ia}$ \* P $\theta_{ia}$ = Junction-to-ambient of the package. $\theta_{ia}$ numbers are located in Table 2-5 on page 2-6. P = Power dissipation Table 2-13 • Summary of I/O Output Buffer Power (Per Pin) – Default I/O Software Settings <sup>1</sup> Applicable to Standard I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (μW/MHz) <sup>3</sup> | |--------------------------------------|------------------------|----------|----------------------------------------|----------------------------------------------| | Single-Ended | | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | _ | 431.08 | | 3.3 V LVCMOS Wide Range <sup>4</sup> | 35 | 3.3 | _ | 431.08 | | 2.5 V LVCMOS | 35 | 2.5 | _ | 247.36 | | 1.8 V LVCMOS | 35 | 1.8 | - | 128.46 | | 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | _ | 89.46 | ### Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. $P_{DC3}$ is the static power (where applicable) measured on VCCI. - 3. $P_{AC10}$ is the total dynamic power measured on VCC and VCCI. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. ### 1.8 V LVCMOS Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer. Table 2-66 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 1.8 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | юзн | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|----------|-------------|-------------|----------|----------|-------------|-----|----|------------------------|------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 2 | 2 | 11 | 9 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 4 | 4 | 22 | 17 | 10 | 10 | | 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 6 | 6 | 44 | 35 | 10 | 10 | | 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 8 | 8 | 51 | 45 | 10 | 10 | | 12 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 12 | 12 | 74 | 91 | 10 | 10 | | 16 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 16 | 16 | 74 | 91 | 10 | 10 | ### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Table 2-67 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O I/O Banks | 1.8 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|----------|-------------|-------------|----------|----------|-------------|-----|----|------------------------|------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 2 | 2 | 11 | 9 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | 22 | 17 | 10 | 10 | | 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 6 | 6 | 44 | 35 | 10 | 10 | | 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 8 | 8 | 44 | 35 | 10 | 10 | ### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN <V CCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. 2-53 Revision 18 Table 2-83 • 1.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.66 | 12.08 | 0.04 | 1.42 | 0.43 | 12.01 | 12.08 | 2.72 | 2.43 | 14.24 | 14.31 | ns | | | <b>–</b> 1 | 0.56 | 10.27 | 0.04 | 1.21 | 0.36 | 10.21 | 10.27 | 2.31 | 2.06 | 12.12 | 12.18 | ns | | | -2 | 0.49 | 9.02 | 0.03 | 1.06 | 0.32 | 8.97 | 9.02 | 2.03 | 1.81 | 10.64 | 10.69 | ns | | 4 mA | Std. | 0.66 | 9.28 | 0.04 | 1.42 | 0.43 | 9.45 | 8.91 | 3.04 | 3.00 | 11.69 | 11.15 | ns | | | -1 | 0.56 | 7.89 | 0.04 | 1.21 | 0.36 | 8.04 | 7.58 | 2.58 | 2.55 | 9.94 | 9.49 | ns | | | -2 | 0.49 | 6.93 | 0.03 | 1.06 | 0.32 | 7.06 | 6.66 | 2.27 | 2.24 | 8.73 | 8.33 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-84 • 1.5 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 7.65 | 0.04 | 1.42 | 0.43 | 6.31 | 7.65 | 2.45 | 2.45 | ns | | | -1 | 0.56 | 6.50 | 0.04 | 1.21 | 0.36 | 5.37 | 6.50 | 2.08 | 2.08 | ns | | | -2 | 0.49 | 5.71 | 0.03 | 1.06 | 0.32 | 4.71 | 5.71 | 1.83 | 1.83 | ns | ### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-85 • 1.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 12.33 | 0.04 | 1.42 | 0.43 | 11.79 | 12.33 | 2.45 | 2.32 | ns | | | -1 | 0.56 | 10.49 | 0.04 | 1.21 | 0.36 | 10.03 | 10.49 | 2.08 | 1.98 | ns | | | -2 | 0.49 | 9.21 | 0.03 | 1.06 | 0.32 | 8.81 | 9.21 | 1.83 | 1.73 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-63 Revision 18 Figure 2-23 • Output DDR Timing Diagram # **Timing Characteristics** Table 2-104 • Output DDR Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |-------------------------|-------------------------------------------------------|------|------|------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 0.70 | 0.80 | 0.94 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 0.38 | 0.43 | 0.51 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 0.38 | 0.43 | 0.51 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | 0.00 | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | 0.00 | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 0.80 | 0.91 | 1.07 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | 0.00 | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.22 | 0.25 | 0.30 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.22 | 0.25 | 0.30 | ns | | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width High for the Output DDR | 0.36 | 0.41 | 0.48 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output DDR | 0.32 | 0.37 | 0.43 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 350 | 309 | 263 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. # **Special Function Pins** NC No Connect This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. DC Do Not Connect This pin should not be connected to any signals on the PCB. These pins should be left unconnected. # **Related Documents** ### **User's Guides** ProASIC FPGA Fabric User's Guide http://www.microsemi.com/soc/documents/PA3\_UG.pdf # **Packaging** The following documents provide packaging information and device selection for low power flash devices. ## **Product Catalog** http://www.microsemi.com/soc/documents/ProdCat PIB.pdf Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ## Package Mechanical Drawings http://www.microsemi.com/soc/documents/PckgMechDrwngs.pdf This document contains the package mechanical drawings for all packages currently or previously supplied by Actel. Use the bookmarks to navigate to the package mechanical drawings. Additional packaging materials are at http://www.microsemi.com/products/solutions/package/docs.aspx. # Package Pin Assignments | QN132 | | | | | | | | |------------|-----------------|--|--|--|--|--|--| | Pin Number | A3P030 Function | | | | | | | | C17 | IO51RSB1 | | | | | | | | C18 | NC | | | | | | | | C19 | TCK | | | | | | | | C20 | NC | | | | | | | | C21 | VPUMP | | | | | | | | C22 | VJTAG | | | | | | | | C23 | NC | | | | | | | | C24 | NC | | | | | | | | C25 | NC | | | | | | | | C26 | GDB0/IO38RSB0 | | | | | | | | C27 | NC | | | | | | | | C28 | VCCIB0 | | | | | | | | C29 | IO32RSB0 | | | | | | | | C30 | IO29RSB0 | | | | | | | | C31 | IO28RSB0 | | | | | | | | C32 | IO25RSB0 | | | | | | | | C33 | NC | | | | | | | | C34 | NC | | | | | | | | C35 | VCCIB0 | | | | | | | | C36 | IO17RSB0 | | | | | | | | C37 | IO14RSB0 | | | | | | | | C38 | IO11RSB0 | | | | | | | | C39 | IO07RSB0 | | | | | | | | C40 | IO04RSB0 | | | | | | | | D1 | GND | | | | | | | | D2 | GND | | | | | | | | D3 | GND | | | | | | | | D4 | GND | | | | | | | 4-8 Revision 18 | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GAB2/IO117UPB3 | | A2 | IO117VPB3 | | A3 | VCCIB3 | | A4 | GFC1/IO110PDB3 | | A5 | GFB0/IO109NPB3 | | A6 | VCCPLF | | A7 | GFA1/IO108PPB3 | | A8 | GFC2/IO105PPB3 | | A9 | IO103NDB3 | | A10 | VCC | | A11 | GEA1/IO98PPB3 | | A12 | GEA0/IO98NPB3 | | A13 | GEC2/IO95RSB2 | | A14 | IO91RSB2 | | A15 | VCC | | A16 | IO90RSB2 | | A17 | IO87RSB2 | | A18 | IO85RSB2 | | A19 | IO82RSB2 | | A20 | IO76RSB2 | | A21 | IO70RSB2 | | A22 | VCC | | A23 | GDB2/IO62RSB2 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO58UDB1 | | A27 | VCC | | A28 | IO54NDB1 | | A29 | IO52NDB1 | | A30 | GCA2/IO51PPB1 | | A31 | GCA0/IO50NPB1 | | A32 | GCB1/IO49PDB1 | | A33 | IO47NSB1 | | A34 | VCC | | A35 | IO41NPB1 | | A36 | GBA2/IO41PPB1 | | | QN132 | | | | | | | |------------|-----------------|--|--|--|--|--|--| | Pin Number | A3P250 Function | | | | | | | | A37 | GBB1/IO38RSB0 | | | | | | | | A38 | GBC0/IO35RSB0 | | | | | | | | A39 | VCCIB0 | | | | | | | | A40 | IO28RSB0 | | | | | | | | A41 | IO22RSB0 | | | | | | | | A42 | IO18RSB0 | | | | | | | | A43 | IO14RSB0 | | | | | | | | A44 | IO11RSB0 | | | | | | | | A45 | IO07RSB0 | | | | | | | | A46 | VCC | | | | | | | | A47 | GAC1/IO05RSB0 | | | | | | | | A48 | GAB0/IO02RSB0 | | | | | | | | B1 | IO118VDB3 | | | | | | | | B2 | GAC2/IO116UDB3 | | | | | | | | В3 | GND | | | | | | | | B4 | GFC0/IO110NDB3 | | | | | | | | B5 | VCOMPLF | | | | | | | | В6 | GND | | | | | | | | B7 | GFB2/IO106PSB3 | | | | | | | | B8 | IO103PDB3 | | | | | | | | B9 | GND | | | | | | | | B10 | GEB0/IO99NDB3 | | | | | | | | B11 | VMV3 | | | | | | | | B12 | GEB2/IO96RSB2 | | | | | | | | B13 | IO92RSB2 | | | | | | | | B14 | GND | | | | | | | | B15 | IO89RSB2 | | | | | | | | B16 | IO86RSB2 | | | | | | | | B17 | GND | | | | | | | | B18 | IO78RSB2 | | | | | | | | B19 | IO72RSB2 | | | | | | | | B20 | GND | | | | | | | | B21 | GNDQ | | | | | | | | B22 | TMS | | | | | | | | B23 | TDO | | | | | | | | B24 | GDC0/IO58VDB1 | | | | | | | | | QN132 | | | | | | | |------------|-----------------|--|--|--|--|--|--| | Pin Number | A3P250 Function | | | | | | | | B25 | GND | | | | | | | | B26 | IO54PDB1 | | | | | | | | B27 | GCB2/IO52PDB1 | | | | | | | | B28 | GND | | | | | | | | B29 | GCB0/IO49NDB1 | | | | | | | | B30 | GCC1/IO48PDB1 | | | | | | | | B31 | GND | | | | | | | | B32 | GBB2/IO42PDB1 | | | | | | | | B33 | VMV1 | | | | | | | | B34 | GBA0/IO39RSB0 | | | | | | | | B35 | GBC1/IO36RSB0 | | | | | | | | B36 | GND | | | | | | | | B37 | IO26RSB0 | | | | | | | | B38 | IO21RSB0 | | | | | | | | B39 | GND | | | | | | | | B40 | IO13RSB0 | | | | | | | | B41 | IO08RSB0 | | | | | | | | B42 | GND | | | | | | | | B43 | GAC0/IO04RSB0 | | | | | | | | B44 | GNDQ | | | | | | | | C1 | GAA2/IO118UDB3 | | | | | | | | C2 | IO116VDB3 | | | | | | | | C3 | VCC | | | | | | | | C4 | GFB1/IO109PPB3 | | | | | | | | C5 | GFA0/IO108NPB3 | | | | | | | | C6 | GFA2/IO107PSB3 | | | | | | | | C7 | IO105NPB3 | | | | | | | | C8 | VCCIB3 | | | | | | | | C9 | GEB1/IO99PDB3 | | | | | | | | C10 | GNDQ | | | | | | | | C11 | GEA2/IO97RSB2 | | | | | | | | C12 | IO94RSB2 | | | | | | | | C13 | VCCIB2 | | | | | | | | C14 | IO88RSB2 | | | | | | | | C15 | IO84RSB2 | | | | | | | | C16 | IO80RSB2 | | | | | | | # **CS121 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). ### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. # Package Pin Assignments | | CS121 | CS121 | | CS121 | | |------------|-----------------|------------|-----------------|------------|-----------------| | Pin Number | A3P060 Function | Pin Number | A3P060 Function | Pin Number | A3P060 Function | | A1 | GNDQ | D4 | IO10RSB0 | G7 | VCC | | A2 | IO01RSB0 | D5 | IO11RSB0 | G8 | GDC0/IO46RSB0 | | A3 | GAA1/IO03RSB0 | D6 | IO18RSB0 | G9 | GDA1/IO49RSB0 | | A4 | GAC1/IO07RSB0 | D7 | IO32RSB0 | G10 | GDB0/IO48RSB0 | | A5 | IO15RSB0 | D8 | IO31RSB0 | G11 | GCA0/IO40RSB0 | | A6 | IO13RSB0 | D9 | GCA2/IO41RSB0 | H1 | IO75RSB1 | | A7 | IO17RSB0 | D10 | IO30RSB0 | H2 | IO76RSB1 | | A8 | GBB1/IO22RSB0 | D11 | IO33RSB0 | H3 | GFC2/IO78RSB1 | | A9 | GBA1/IO24RSB0 | E1 | IO87RSB1 | H4 | GFA2/IO80RSB1 | | A10 | GNDQ | E2 | GFC0/IO85RSB1 | H5 | IO77RSB1 | | A11 | VMV0 | E3 | IO92RSB1 | H6 | GEC2/IO66RSB1 | | B1 | GAA2/IO95RSB1 | E4 | IO94RSB1 | H7 | IO54RSB1 | | B2 | IO00RSB0 | E5 | VCC | H8 | GDC2/IO53RSB1 | | В3 | GAA0/IO02RSB0 | E6 | VCCIB0 | H9 | VJTAG | | B4 | GAC0/IO06RSB0 | E7 | GND | H10 | TRST | | B5 | IO08RSB0 | E8 | GCC0/IO36RSB0 | H11 | IO44RSB0 | | B6 | IO12RSB0 | E9 | IO34RSB0 | J1 | GEC1/IO74RSB1 | | B7 | IO16RSB0 | E10 | GCB1/IO37RSB0 | J2 | GEC0/IO73RSB1 | | B8 | GBC1/IO20RSB0 | E11 | GCC1/IO35RSB0 | J3 | GEB1/IO72RSB1 | | В9 | GBB0/IO21RSB0 | F1 | VCOMPLF | J4 | GEA0/IO69RSB1 | | B10 | GBB2/IO27RSB0 | F2 | GFB0/IO83RSB1 | J5 | GEB2/IO67RSB1 | | B11 | GBA2/IO25RSB0 | F3 | GFA0/IO82RSB1 | J6 | IO62RSB1 | | C1 | IO89RSB1 | F4 | GFC1/IO86RSB1 | J7 | GDA2/IO51RSB1 | | C2 | GAC2/IO91RSB1 | F5 | VCCIB1 | J8 | GDB2/IO52RSB1 | | C3 | GAB1/IO05RSB0 | F6 | VCC | J9 | TDI | | C4 | GAB0/IO04RSB0 | F7 | VCCIB0 | J10 | TDO | | C5 | IO09RSB0 | F8 | GCB2/IO42RSB0 | J11 | GDC1/IO45RSB0 | | C6 | IO14RSB0 | F9 | GCC2/IO43RSB0 | K1 | GEB0/IO71RSB1 | | C7 | GBA0/IO23RSB0 | F10 | GCB0/IO38RSB0 | K2 | GEA1/IO70RSB1 | | C8 | GBC0/IO19RSB0 | F11 | GCA1/IO39RSB0 | K3 | GEA2/IO68RSB1 | | C9 | IO26RSB0 | G1 | VCCPLF | K4 | IO64RSB1 | | C10 | IO28RSB0 | G2 | GFB2/IO79RSB1 | K5 | IO60RSB1 | | C11 | GBC2/IO29RSB0 | G3 | GFA1/IO81RSB1 | K6 | IO59RSB1 | | D1 | IO88RSB1 | G4 | GFB1/IO84RSB1 | K7 | IO56RSB1 | | D2 | IO90RSB1 | G5 | GND | K8 | TCK | | D3 | GAB2/IO93RSB1 | G6 | VCCIB1 | K9 | TMS | 4-16 Revision 18 | | TQ144 | |------------|-----------------| | Pin Number | A3P125 Function | | 109 | GBA1/IO40RSB0 | | 110 | GBA0/IO39RSB0 | | 111 | GBB1/IO38RSB0 | | 112 | GBB0/IO37RSB0 | | 113 | GBC1/IO36RSB0 | | 114 | GBC0/IO35RSB0 | | 115 | IO34RSB0 | | 116 | IO33RSB0 | | 117 | VCCIB0 | | 118 | GND | | 119 | VCC | | 120 | IO29RSB0 | | 121 | IO28RSB0 | | 122 | IO27RSB0 | | 123 | IO25RSB0 | | 124 | IO23RSB0 | | 125 | IO21RSB0 | | 126 | IO19RSB0 | | 127 | IO17RSB0 | | 128 | IO16RSB0 | | 129 | IO14RSB0 | | 130 | IO12RSB0 | | 131 | IO10RSB0 | | 132 | IO08RSB0 | | 133 | IO06RSB0 | | 134 | VCCIB0 | | 135 | GND | | 136 | VCC | | 137 | GAC1/IO05RSB0 | | 138 | GAC0/IO04RSB0 | | 139 | GAB1/IO03RSB0 | | 140 | GAB0/IO02RSB0 | | 141 | GAA1/IO01RSB0 | | 142 | GAA0/IO00RSB0 | | 143 | GNDQ | | 144 | VMV0 | # PQ208 - Top View # Note For more information on package drawings, see PD3068: Package Mechanical Drawings. 4-28 Revision 18 | | FG144 | |------------|-----------------| | Pin Number | A3P400 Function | | K1 | GEB0/IO136NDB3 | | K2 | GEA1/IO135PDB3 | | K3 | GEA0/IO135NDB3 | | K4 | GEA2/IO134RSB2 | | K5 | IO127RSB2 | | K6 | IO121RSB2 | | K7 | GND | | K8 | IO104RSB2 | | K9 | GDC2/IO82RSB2 | | K10 | GND | | K11 | GDA0/IO79VDB1 | | K12 | GDB0/IO78VDB1 | | L1 | GND | | L2 | VMV3 | | L3 | GEB2/IO133RSB2 | | L4 | IO128RSB2 | | L5 | VCCIB2 | | L6 | IO119RSB2 | | L7 | IO114RSB2 | | L8 | IO110RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | M1 | GNDQ | | M2 | GEC2/IO132RSB2 | | М3 | IO129RSB2 | | M4 | IO126RSB2 | | M5 | IO124RSB2 | | M6 | IO122RSB2 | | M7 | IO117RSB2 | | M8 | IO115RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | | FG144 | | | |------------|------------------|--| | Pin Number | A3P1000 Function | | | K1 | GEB0/IO189NDB3 | | | K2 | GEA1/IO188PDB3 | | | K3 | GEA0/IO188NDB3 | | | K4 | GEA2/IO187RSB2 | | | K5 | IO169RSB2 | | | K6 | IO152RSB2 | | | K7 | GND | | | K8 | IO117RSB2 | | | K9 | GDC2/IO116RSB2 | | | K10 | GND | | | K11 | GDA0/IO113NDB1 | | | K12 | GDB0/IO112NDB1 | | | L1 | GND | | | L2 | VMV3 | | | L3 | GEB2/IO186RSB2 | | | L4 | IO172RSB2 | | | L5 | VCCIB2 | | | L6 | IO153RSB2 | | | L7 | IO144RSB2 | | | L8 | IO140RSB2 | | | L9 | TMS | | | L10 | VJTAG | | | L11 | VMV2 | | | L12 | TRST | | | M1 | GNDQ | | | M2 | GEC2/IO185RSB2 | | | M3 | IO173RSB2 | | | M4 | IO168RSB2 | | | M5 | IO161RSB2 | | | M6 | IO156RSB2 | | | M7 | IO145RSB2 | | | M8 | IO141RSB2 | | | M9 | TDI | | | M10 | VCCIB2 | | | M11 | VPUMP | | | M12 | GNDQ | | | | | | | FG256 | | | |------------|-----------------|--| | Pin Number | A3P400 Function | | | G13 | GCC1/IO67PPB1 | | | G14 | IO64NPB1 | | | G15 | IO73PDB1 | | | G16 | IO73NDB1 | | | H1 | GFB0/IO146NPB3 | | | H2 | GFA0/IO145NDB3 | | | H3 | GFB1/IO146PPB3 | | | H4 | VCOMPLF | | | H5 | GFC0/IO147NPB3 | | | H6 | VCC | | | H7 | GND | | | H8 | GND | | | H9 | GND | | | H10 | GND | | | H11 | VCC | | | H12 | GCC0/IO67NPB1 | | | H13 | GCB1/IO68PPB1 | | | H14 | GCA0/IO69NPB1 | | | H15 | NC | | | H16 | GCB0/IO68NPB1 | | | J1 | GFA2/IO144PPB3 | | | J2 | GFA1/IO145PDB3 | | | J3 | VCCPLF | | | J4 | IO143NDB3 | | | J5 | GFB2/IO143PDB3 | | | J6 | VCC | | | J7 | GND | | | J8 | GND | | | J9 | GND | | | J10 | GND | | | J11 | VCC | | | J12 | GCB2/IO71PPB1 | | | J13 | GCA1/IO69PPB1 | | | J14 | GCC2/IO72PPB1 | | | J15 | NC | | | J16 | GCA2/IO70PDB1 | | | FG256 | | | |------------|-----------------|--| | Pin Number | A3P400 Function | | | K1 | GFC2/IO142PDB3 | | | K2 | IO144NPB3 | | | K3 | IO141PPB3 | | | K4 | IO120RSB2 | | | K5 | VCCIB3 | | | K6 | VCC | | | K7 | GND | | | K8 | GND | | | K9 | GND | | | K10 | GND | | | K11 | VCC | | | K12 | VCCIB1 | | | K13 | IO71NPB1 | | | K14 | IO74RSB1 | | | K15 | IO72NPB1 | | | K16 | IO70NDB1 | | | L1 | IO142NDB3 | | | L2 | IO141NPB3 | | | L3 | IO125RSB2 | | | L4 | IO139RSB3 | | | L5 | VCCIB3 | | | L6 | GND | | | L7 | VCC | | | L8 | VCC | | | L9 | VCC | | | L10 | VCC | | | L11 | GND | | | L12 | VCCIB1 | | | L13 | GDB0/IO78VPB1 | | | L14 | IO76VDB1 | | | L15 | IO76UDB1 | | | L16 | IO75PDB1 | | | M1 | IO140PDB3 | | | M2 | IO130RSB2 | | | M3 | IO138NPB3 | | | M4 | GEC0/IO137NPB3 | | | | FG256 | |------------|-----------------| | Pin Number | A3P400 Function | | M5 | VMV3 | | M6 | VCCIB2 | | M7 | VCCIB2 | | M8 | IO108RSB2 | | M9 | IO101RSB2 | | M10 | VCCIB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | IO83RSB2 | | M14 | GDB1/IO78UPB1 | | M15 | GDC1/IO77UDB1 | | M16 | IO75NDB1 | | N1 | IO140NDB3 | | N2 | IO138PPB3 | | N3 | GEC1/IO137PPB3 | | N4 | IO131RSB2 | | N5 | GNDQ | | N6 | GEA2/IO134RSB2 | | N7 | IO117RSB2 | | N8 | IO111RSB2 | | N9 | IO99RSB2 | | N10 | IO94RSB2 | | N11 | IO87RSB2 | | N12 | GNDQ | | N13 | IO93RSB2 | | N14 | VJTAG | | N15 | GDC0/IO77VDB1 | | N16 | GDA1/IO79UDB1 | | P1 | GEB1/IO136PDB3 | | P2 | GEB0/IO136NDB3 | | P3 | VMV2 | | P4 | IO129RSB2 | | P5 | IO128RSB2 | | P6 | IO122RSB2 | | P7 | IO115RSB2 | | P8 | IO110RSB2 | | Revision | Changes | Page | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 10<br>(September 2011) | The "In-System Programming (ISP) and Security" section and Security section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 32865). | I | | | The value of 34 I/Os for the QN48 package in A3P030 was added to the "I/Os Per Package 1" section (SAR 33907). | III | | | The Y security option and Licensed DPA Logo were added to the "ProASIC3 Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 32151). | IV | | | The "Specifying I/O States During Programming" section is new (SAR 21281). | 1-7 | | | In Table 2-2 • Recommended Operating Conditions 1, VPUMP programming voltage in programming mode was changed from "3.0 to 3.6" to "3.15 to 3.45" (SAR 30666). It was corrected in v2.0 of this datasheet in April 2007 but inadvertently changed back to "3.0 to 3.6 V" in v1.4 in August 2009. The following changes were made to Table 2-2 • Recommended Operating Conditions 1: VCCPLL analog power supply (PLL) was changed from "1.4 to 1.6" to "1.425 to | 2-2 | | | 1.575" (SAR 33850). For VCCI and VMV, values for 3.3 V DC and 3.3 V DC Wide Range were corrected. The correct value for 3.3 V DC is "3.0 to 3.6 V" and the correct value for 3.3 V Wide Range is "2.7 to 3.6" (SAR 33848). | | | | Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings was update to restore values to the correct columns. Previously the Slew Rate column was missing and data were aligned incorrectly (SAR 34034). | 2-24 | | | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section and "3.3 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is $\pm 100~\mu A$ . The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 25700). | 2-22, 2-39 | # Datasheet Information | Revision | Changes | Page | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W. | 2-6 | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{\text{DDRISUD}}$ and $t_{\text{DDRIHD}}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008) Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008)<br>Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: | N/A | | | "Features and Benefits" "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 # Datasheet Information | Revision | Changes | Page | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Advance v0.6 | The "RESET" section was updated. | 2-25 | | (continued) | The "WCLK and RCLK" section was updated. | 2-25 | | | The "RESET" section was updated. | 2-25 | | | The "RESET" section was updated. | 2-27 | | | The "Introduction" of the "Advanced I/Os" section was updated. | 2-28 | | | The "I/O Banks" section is new. This section explains the following types of I/Os: Advanced Standard+ Standard Table 2-12 • Automotive ProASIC3 Bank Types Definition and Differences is | 2-29 | | | new. This table describes the standards listed above. | | | | PCI-X 3.3 V was added to the Compatible Standards for 3.3 V in Table 2-11 • VCCI Voltages and Compatible Standards | 2-29 | | | Table 2-13 • ProASIC3 I/O Features was updated. | 2-30 | | | The "Double Data Rate (DDR) Support" section was updated to include information concerning implementation of the feature. | 2-32 | | | The "Electrostatic Discharge (ESD) Protection" section was updated to include testing information. | 2-35 | | | Level 3 and 4 descriptions were updated in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices. | 2-64 | | | The notes in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices were updated. | 2-64 | | | The "Simultaneous Switching Outputs (SSOs) and Printed Circuit Board Layout" section is new. | 2-41 | | | A footnote was added to Table 2-14 • Maximum I/O Frequency for Single-Ended and Differential I/Os in All Banks in Automotive ProASIC3 Devices (maximum drive strength and high slew selected). | 2-30 | | | Table 2-18 • Automotive ProASIC3 I/O Attributes vs. I/O Standard Applications | 2-45 | | | Table 2-50 • ProASIC3 Output Drive (OUT_DRIVE) for Standard I/O Bank Type (A3P030 device) | 2-83 | | | Table 2-51 • ProASIC3 Output Drive for Standard+ I/O Bank Type was updated. | 2-84 | | | Table 2-54 • ProASIC3 Output Drive for Advanced I/O Bank Type was updated. | 2-84 | | | The "x" was updated in the "User I/O Naming Convention" section. | 2-48 | | | The "VCC Core Supply Voltage" pin description was updated. | 2-50 | | | The "VMVx I/O Supply Voltage (quiet)" pin description was updated to include information concerning leaving the pin unconnected. | 2-50 | | | The "VJTAG JTAG Supply Voltage" pin description was updated. | 2-50 | | | The "VPUMP Programming Supply Voltage" pin description was updated to include information on what happens when the pin is tied to ground. | 2-50 | | | The "I/O User Input/Output" pin description was updated to include information on what happens when the pin is unused. | 2-50 | | | The "JTAG Pins" section was updated to include information on what happens when the pin is unused. | 2-51 | 5-11 Revision 18