Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 36864 | | Number of I/O | 87 | | Number of Gates | 250000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 132-WFQFN | | Supplier Device Package | 132-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a3p250-1qng132i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # ProASIC3 Device Family Overview ProASIC3 DC and Switching Characteristics Pin Descriptions Package Pin Assignments QN68 – Bottom View ......4-3 **Datasheet Information** #### User Nonvolatile FlashROM ProASIC3 devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications: - · Internet protocol addressing (wireless or fixed) - System calibration settings - · Device serialization and/or inventory control - Subscription-based business models (for example, set-top boxes) - · Secure key storage for secure communications algorithms - Asset management/tracking - Date stamping - · Version management The FlashROM is written using the standard ProASIC3 IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks (except in the A3P015 and A3P030 devices), as in security keys stored in the FlashROM for a user design. The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array. The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte. The ProASIC3 development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents. #### SRAM and FIFO ProASIC3 devices (except the A3P015 and A3P030 devices) have embedded SRAM blocks along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in A3P015 and A3P030 devices). In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations. #### PLL and CCC ProASIC3 devices provide designers with very flexible clock conditioning capabilities. Each member of the ProASIC3 family contains six CCCs. One CCC (center west side) has a PLL. The A3P015 and A3P030 devices do not have a PLL. The six CCC blocks are located at the four corners and the centers of the east and west sides. All six CCC blocks are usable; the four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access. The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block. 1-5 Revision 18 The CCC block has these key features: - Wide input frequency range ( $f_{IN CCC}$ ) = 1.5 MHz to 350 MHz - Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz to 350 MHz - Clock delay adjustment via programmable and fixed delays from -7.56 ns to +11.12 ns - · 2 programmable delay types for clock skew minimization - Clock frequency synthesis (for PLL only) #### Additional CCC specifications: - Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only). - Output duty cycle = 50% ± 1.5% or better (for PLL only) - Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only) - Maximum acquisition time = 300 µs (for PLL only) - Low power consumption of 5 mW - Exceptional tolerance to input period jitter— allowable input jitter is up to 1.5 ns (for PLL only) - Four precise phases; maximum misalignment between adjacent phases of 40 ps × (350 MHz / f<sub>OUT\_CCC</sub>) (for PLL only) ### **Global Clocking** ProASIC3 devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network. Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high fanout nets. ## **Timing Characteristics** Table 2-41 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | | 1 - | ī | T | | T | I | T | T | T | | I | | I 1 | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | | 2 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 4 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 6 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 8 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 12 mA | Std. | 0.66 | 3.53 | 0.04 | 1.02 | 0.43 | 3.60 | 2.82 | 3.21 | 3.58 | 5.83 | 5.06 | ns | | | <b>–</b> 1 | 0.56 | 3.00 | 0.04 | 0.86 | 0.36 | 3.06 | 2.40 | 2.73 | 3.05 | 4.96 | 4.30 | ns | | | -2 | 0.49 | 2.64 | 0.03 | 0.76 | 0.32 | 2.69 | 2.11 | 2.40 | 2.68 | 4.36 | 3.78 | ns | | 16 mA | Std. | 0.66 | 3.33 | 0.04 | 1.02 | 0.43 | 3.39 | 2.56 | 3.26 | 3.68 | 5.63 | 4.80 | ns | | | -1 | 0.56 | 2.83 | 0.04 | 0.86 | 0.36 | 2.89 | 2.18 | 2.77 | 3.13 | 4.79 | 4.08 | ns | | | -2 | 0.49 | 2.49 | 0.03 | 0.76 | 0.32 | 2.53 | 1.91 | 2.44 | 2.75 | 4.20 | 3.58 | ns | | 24 mA | Std. | 0.66 | 3.08 | 0.04 | 1.02 | 0.43 | 3.13 | 2.12 | 3.32 | 4.06 | 5.37 | 4.35 | ns | | | <b>–</b> 1 | 0.56 | 2.62 | 0.04 | 0.86 | 0.36 | 2.66 | 1.80 | 2.83 | 3.45 | 4.57 | 3.70 | ns | | | -2 | 0.49 | 2.30 | 0.03 | 0.76 | 0.32 | 2.34 | 1.58 | 2.48 | 3.03 | 4.01 | 3.25 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-43 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.66 | 7.20 | 0.04 | 1.00 | 0.43 | 7.34 | 6.29 | 2.27 | 2.34 | 9.57 | 8.52 | ns | | | -1 | 0.56 | 6.13 | 0.04 | 0.85 | 0.36 | 6.24 | 5.35 | 1.93 | 1.99 | 8.14 | 7.25 | ns | | | -2 | 0.49 | 5.38 | 0.03 | 0.75 | 0.32 | 5.48 | 4.69 | 1.70 | 1.75 | 7.15 | 6.36 | ns | | 4 mA | Std. | 0.66 | 7.20 | 0.04 | 1.00 | 0.43 | 7.34 | 6.29 | 2.27 | 2.34 | 9.57 | 8.52 | ns | | | -1 | 0.56 | 6.13 | 0.04 | 0.85 | 0.36 | 6.24 | 5.35 | 1.93 | 1.99 | 8.14 | 7.25 | ns | | | -2 | 0.49 | 5.38 | 0.03 | 0.75 | 0.32 | 5.48 | 4.69 | 1.70 | 1.75 | 7.15 | 6.36 | ns | | 6 mA | Std. | 0.66 | 4.50 | 0.04 | 1.00 | 0.43 | 4.58 | 3.82 | 2.58 | 2.88 | 6.82 | 6.05 | ns | | | -1 | 0.56 | 3.83 | 0.04 | 0.85 | 0.36 | 3.90 | 3.25 | 2.19 | 2.45 | 5.80 | 5.15 | ns | | | -2 | 0.49 | 3.36 | 0.03 | 0.75 | 0.32 | 3.42 | 2.85 | 1.92 | 2.15 | 5.09 | 4.52 | ns | | 8 mA | Std. | 0.66 | 4.50 | 0.04 | 1.00 | 0.43 | 4.58 | 3.82 | 2.58 | 2.88 | 6.82 | 6.05 | ns | | | -1 | 0.56 | 3.83 | 0.04 | 0.85 | 0.36 | 3.90 | 3.25 | 2.19 | 2.45 | 5.80 | 5.15 | ns | | | -2 | 0.49 | 3.36 | 0.03 | 0.75 | 0.32 | 3.42 | 2.85 | 1.92 | 2.15 | 5.09 | 4.52 | ns | | 12 mA | Std. | 0.66 | 3.16 | 0.04 | 1.00 | 0.43 | 3.22 | 2.58 | 2.79 | 3.22 | 5.45 | 4.82 | ns | | | -1 | 0.56 | 2.69 | 0.04 | 0.85 | 0.36 | 2.74 | 2.20 | 2.37 | 2.74 | 4.64 | 4.10 | ns | | | -2 | 0.49 | 2.36 | 0.03 | 0.75 | 0.32 | 2.40 | 1.93 | 2.08 | 2.41 | 4.07 | 3.60 | ns | | 16 mA | Std. | 0.66 | 3.16 | 0.04 | 1.00 | 0.43 | 3.22 | 2.58 | 2.79 | 3.22 | 5.45 | 4.82 | ns | | | -1 | 0.56 | 2.69 | 0.04 | 0.85 | 0.36 | 2.74 | 2.20 | 2.37 | 2.74 | 4.64 | 4.10 | ns | | | -2 | 0.49 | 2.36 | 0.03 | 0.75 | 0.32 | 2.40 | 1.93 | 2.08 | 2.41 | 4.07 | 3.60 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-51 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | | | | , , | | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zhs</sub> | Units | | 100 μΑ | 2 mA | Std. | 0.60 | 15.86 | 0.04 | 1.54 | 0.43 | 15.86 | 13.51 | 4.09 | 3.80 | 19.25 | 16.90 | ns | | | | -1 | 0.51 | 13.49 | 0.04 | 1.31 | 0.36 | 13.49 | 11.49 | 3.48 | 3.23 | 16.38 | 14.38 | ns | | | | -2 | 0.45 | 11.84 | 0.03 | 1.15 | 0.32 | 11.84 | 10.09 | 3.05 | 2.84 | 14.38 | 12.62 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 11.25 | 0.04 | 1.54 | 0.43 | 11.25 | 9.54 | 4.61 | 4.70 | 14.64 | 12.93 | ns | | | | -1 | 0.51 | 9.57 | 0.04 | 1.31 | 0.36 | 9.57 | 8.11 | 3.92 | 4.00 | 12.46 | 11.00 | ns | | | | -2 | 0.45 | 8.40 | 0.03 | 1.15 | 0.32 | 8.40 | 7.12 | 3.44 | 3.51 | 10.93 | 9.66 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 11.25 | 0.04 | 1.54 | 0.43 | 11.25 | 9.54 | 4.61 | 4.70 | 14.64 | 12.93 | ns | | | | -1 | 0.51 | 9.57 | 0.04 | 1.31 | 0.36 | 9.57 | 8.11 | 3.92 | 4.00 | 12.46 | 11.00 | ns | | | | -2 | 0.45 | 8.40 | 0.03 | 1.15 | 0.32 | 8.40 | 7.12 | 3.44 | 3.51 | 10.93 | 9.66 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 8.63 | 0.04 | 1.54 | 0.43 | 8.63 | 7.39 | 4.96 | 5.28 | 12.02 | 10.79 | ns | | | | -1 | 0.51 | 7.34 | 0.04 | 1.31 | 0.36 | 7.34 | 6.29 | 4.22 | 4.49 | 10.23 | 9.18 | ns | | | | -2 | 0.45 | 6.44 | 0.03 | 1.15 | 0.32 | 6.44 | 5.52 | 3.70 | 3.94 | 8.98 | 8.06 | ns | | 100 μΑ | 16 mA | Std. | 0.60 | 8.05 | 0.04 | 1.54 | 0.43 | 8.05 | 6.93 | 5.03 | 5.43 | 11.44 | 10.32 | ns | | | | <b>–</b> 1 | 0.51 | 6.85 | 0.04 | 1.31 | 0.36 | 6.85 | 5.90 | 4.28 | 4.62 | 9.74 | 8.78 | ns | | | | -2 | 0.45 | 6.01 | 0.03 | 1.15 | 0.32 | 6.01 | 5.18 | 3.76 | 4.06 | 8.55 | 7.71 | ns | | 100 μΑ | 24 mA | Std. | 0.60 | 7.50 | 0.04 | 1.54 | 0.43 | 7.50 | 6.90 | 5.13 | 6.00 | 10.89 | 10.29 | ns | | | | <b>–1</b> | 0.51 | 6.38 | 0.04 | 1.31 | 0.36 | 6.38 | 5.87 | 4.36 | 5.11 | 9.27 | 8.76 | ns | | | | -2 | 0.45 | 5.60 | 0.03 | 1.15 | 0.32 | 5.60 | 5.15 | 3.83 | 4.48 | 8.13 | 7.69 | ns | <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-54 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | Std. | 0.60 | 10.93 | 0.04 | 1.52 | 0.43 | 10.93 | 9.46 | 3.20 | 3.32 | ns | | | | <b>–1</b> | 0.51 | 9.29 | 0.04 | 1.29 | 0.36 | 9.29 | 8.04 | 2.72 | 2.82 | ns | | | | -2 | 0.45 | 8.16 | 0.03 | 1.13 | 0.32 | 8.16 | 7.06 | 2.39 | 2.48 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 10.93 | 0.04 | 1.52 | 0.43 | 10.93 | 9.46 | 3.20 | 3.32 | ns | | | | -1 | 0.51 | 9.29 | 0.04 | 1.29 | 0.36 | 9.29 | 8.04 | 2.72 | 2.82 | ns | | | | -2 | 0.45 | 8.16 | 0.03 | 1.13 | 0.32 | 8.16 | 7.06 | 2.39 | 2.48 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 6.82 | 0.04 | 1.52 | 0.43 | 6.82 | 5.70 | 3.70 | 4.16 | ns | | | | <b>–</b> 1 | 0.51 | 5.80 | 0.04 | 1.29 | 0.36 | 5.80 | 4.85 | 3.15 | 3.54 | ns | | | | -2 | 0.45 | 5.09 | 0.03 | 1.13 | 0.32 | 5.09 | 4.25 | 2.77 | 3.11 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 6.82 | 0.04 | 1.52 | 0.43 | 6.82 | 5.70 | 3.70 | 4.16 | ns | | | | -1 | 0.51 | 5.80 | 0.04 | 1.29 | 0.36 | 5.80 | 4.85 | 3.15 | 3.54 | ns | | | | -2 | 0.45 | 5.09 | 0.03 | 1.13 | 0.32 | 5.09 | 4.25 | 2.77 | 3.11 | ns | - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. Software default selection highlighted in gray. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-45 Revision 18 ## **Timing Characteristics** Table 2-100 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 0.59 | 0.67 | 0.79 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.31 | 0.36 | 0.42 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | 0.44 | 0.50 | 0.58 | ns | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 0.67 | 0.76 | 0.89 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 0.67 | 0.76 | 0.89 | ns | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register | 0.36 | 0.41 | 0.48 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.32 | 0.37 | 0.43 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-111 • A3P250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | _ | -2 | _ | ·1 | St | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.80 | 1.01 | 0.91 | 1.15 | 1.07 | 1.36 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.78 | 1.04 | 0.89 | 1.18 | 1.04 | 1.39 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-112 • A3P400 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | - | -2 | _ | -1 | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.09 | 0.99 | 1.24 | 1.17 | 1.46 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.11 | 0.98 | 1.27 | 1.15 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-117 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.28 | 0.33 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.13 | 0.15 | 0.17 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.11 | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 2.16 | 2.46 | 2.89 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 0.90 | 1.02 | 1.20 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to data out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum frequency | 310 | 272 | 231 | MHz | 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-97 Revision 18 <sup>1.</sup> For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. | | PQ208 | |------------|-----------------| | Pin Number | A3P250 Function | | 109 | TRST | | 110 | VJTAG | | 111 | GDA0/IO60VDB1 | | 112 | GDA1/IO60UDB1 | | 113 | GDB0/IO59VDB1 | | 114 | GDB1/IO59UDB1 | | 115 | GDC0/IO58VDB1 | | 116 | GDC1/IO58UDB1 | | 117 | IO57VDB1 | | 118 | IO57UDB1 | | 119 | IO56NDB1 | | 120 | IO56PDB1 | | 121 | IO55RSB1 | | 122 | GND | | 123 | VCCIB1 | | 124 | NC | | 125 | NC | | 126 | VCC | | 127 | IO53NDB1 | | 128 | GCC2/IO53PDB1 | | 129 | GCB2/IO52PSB1 | | 130 | GND | | 131 | GCA2/IO51PSB1 | | 132 | GCA1/IO50PDB1 | | 133 | GCA0/IO50NDB1 | | 134 | GCB0/IO49NDB1 | | 135 | GCB1/IO49PDB1 | | 136 | GCC0/IO48NDB1 | | 137 | GCC1/IO48PDB1 | | 138 | IO47NDB1 | | 139 | IO47PDB1 | | 140 | VCCIB1 | | 141 | GND | | 142 | VCC | | 143 | IO46RSB1 | | 144 | IO45NDB1 | | | D0000 | | | | | | | | |------------|-----------------|--|--|--|--|--|--|--| | | PQ208 | | | | | | | | | Pin Number | A3P250 Function | | | | | | | | | 145 | IO45PDB1 | | | | | | | | | 146 | IO44NDB1 | | | | | | | | | 147 | IO44PDB1 | | | | | | | | | 148 | IO43NDB1 | | | | | | | | | 149 | GBC2/IO43PDB1 | | | | | | | | | 150 | IO42NDB1 | | | | | | | | | 151 | GBB2/IO42PDB1 | | | | | | | | | 152 | IO41NDB1 | | | | | | | | | 153 | GBA2/IO41PDB1 | | | | | | | | | 154 | VMV1 | | | | | | | | | 155 | GNDQ | | | | | | | | | 156 | GND | | | | | | | | | 157 | NC | | | | | | | | | 158 | GBA1/IO40RSB0 | | | | | | | | | 159 | GBA0/IO39RSB0 | | | | | | | | | 160 | GBB1/IO38RSB0 | | | | | | | | | 161 | GBB0/IO37RSB0 | | | | | | | | | 162 | GND | | | | | | | | | 163 | GBC1/IO36RSB0 | | | | | | | | | 164 | GBC0/IO35RSB0 | | | | | | | | | 165 | IO34RSB0 | | | | | | | | | 166 | IO33RSB0 | | | | | | | | | 167 | IO32RSB0 | | | | | | | | | 168 | IO31RSB0 | | | | | | | | | 169 | IO30RSB0 | | | | | | | | | 170 | VCCIB0 | | | | | | | | | 171 | VCC | | | | | | | | | 172 | IO29RSB0 | | | | | | | | | 173 | IO28RSB0 | | | | | | | | | 174 | IO27RSB0 | | | | | | | | | 175 | IO26RSB0 | | | | | | | | | 176 | IO25RSB0 | | | | | | | | | 177 | IO24RSB0 | | | | | | | | | 178 | GND | | | | | | | | | 179 | IO23RSB0 | | | | | | | | | 180 | IO22RSB0 | | | | | | | | | | PQ208 | |------------|-----------------| | Pin Number | A3P250 Function | | 181 | IO21RSB0 | | 182 | IO20RSB0 | | 183 | IO19RSB0 | | 184 | IO18RSB0 | | 185 | IO17RSB0 | | 186 | VCCIB0 | | 187 | VCC | | 188 | IO16RSB0 | | 189 | IO15RSB0 | | 190 | IO14RSB0 | | 191 | IO13RSB0 | | 192 | IO12RSB0 | | 193 | IO11RSB0 | | 194 | IO10RSB0 | | 195 | GND | | 196 | IO09RSB0 | | 197 | IO08RSB0 | | 198 | IO07RSB0 | | 199 | IO06RSB0 | | 200 | VCCIB0 | | 201 | GAC1/IO05RSB0 | | 202 | GAC0/IO04RSB0 | | 203 | GAB1/IO03RSB0 | | 204 | GAB0/IO02RSB0 | | 205 | GAA1/IO01RSB0 | | 206 | GAA0/IO00RSB0 | | 207 | GNDQ | | 208 | VMV0 | 4-32 Revision 18 | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 1 | GND | | 2 | GAA2/IO174PDB3 | | 3 | IO174NDB3 | | 4 | GAB2/IO173PDB3 | | 5 | IO173NDB3 | | 6 | GAC2/IO172PDB3 | | 7 | IO172NDB3 | | 8 | IO171PDB3 | | 9 | IO171NDB3 | | 10 | IO170PDB3 | | 11 | IO170NDB3 | | 12 | IO169PDB3 | | 13 | IO169NDB3 | | 14 | IO168PDB3 | | 15 | IO168NDB3 | | 16 | VCC | | 17 | GND | | 18 | VCCIB3 | | 19 | IO166PDB3 | | 20 | IO166NDB3 | | 21 | GFC1/IO164PDB3 | | 22 | GFC0/IO164NDB3 | | 23 | GFB1/IO163PDB3 | | 24 | GFB0/IO163NDB3 | | 25 | VCOMPLF | | 26 | GFA0/IO162NPB3 | | 27 | VCCPLF | | 28 | GFA1/IO162PPB3 | | 29 | GND | | 30 | GFA2/IO161PDB3 | | 31 | IO161NDB3 | | 32 | GFB2/IO160PDB3 | | 33 | IO160NDB3 | | 34 | GFC2/IO159PDB3 | | 35 | IO159NDB3 | | 36 | VCC | | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 37 | IO152PDB3 | | 38 | IO152NDB3 | | 39 | IO150PSB3 | | 40 | VCCIB3 | | 41 | GND | | 42 | IO147PDB3 | | 43 | IO147NDB3 | | 44 | GEC1/IO146PDB3 | | 45 | GEC0/IO146NDB3 | | 46 | GEB1/IO145PDB3 | | 47 | GEB0/IO145NDB3 | | 48 | GEA1/IO144PDB3 | | 49 | GEA0/IO144NDB3 | | 50 | VMV3 | | 51 | GNDQ | | 52 | GND | | 53 | VMV2 | | 54 | GEA2/IO143RSB2 | | 55 | GEB2/IO142RSB2 | | 56 | GEC2/IO141RSB2 | | 57 | IO140RSB2 | | 58 | IO139RSB2 | | 59 | IO138RSB2 | | 60 | IO137RSB2 | | 61 | IO136RSB2 | | 62 | VCCIB2 | | 63 | IO135RSB2 | | 64 | IO133RSB2 | | 65 | GND | | 66 | IO131RSB2 | | 67 | IO129RSB2 | | 68 | IO127RSB2 | | 69 | IO125RSB2 | | 70 | IO123RSB2 | | 71 | VCC | | 72 | VCCIB2 | | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 73 | IO120RSB2 | | 74 | IO119RSB2 | | 75 | IO118RSB2 | | 76 | IO117RSB2 | | 77 | IO116RSB2 | | 78 | IO115RSB2 | | 79 | IO114RSB2 | | 80 | IO112RSB2 | | 81 | GND | | 82 | IO111RSB2 | | 83 | IO110RSB2 | | 84 | IO109RSB2 | | 85 | IO108RSB2 | | 86 | IO107RSB2 | | 87 | IO106RSB2 | | 88 | VCC | | 89 | VCCIB2 | | 90 | IO104RSB2 | | 91 | IO102RSB2 | | 92 | IO100RSB2 | | 93 | IO98RSB2 | | 94 | IO96RSB2 | | 95 | IO92RSB2 | | 96 | GDC2/IO91RSB2 | | 97 | GND | | 98 | GDB2/IO90RSB2 | | 99 | GDA2/IO89RSB2 | | 100 | GNDQ | | 101 | TCK | | 102 | TDI | | 103 | TMS | | 104 | VMV2 | | 105 | GND | | 106 | VPUMP | | 107 | GNDQ | | 108 | TDO | | | | | FG144 | | |------------|-----------------| | Pin Number | A3P125 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO02RSB0 | | A4 | GAB1/IO03RSB0 | | A5 | IO11RSB0 | | A6 | GND | | A7 | IO18RSB0 | | A8 | VCC | | A9 | IO25RSB0 | | A10 | GBA0/IO39RSB0 | | A11 | GBA1/IO40RSB0 | | A12 | GNDQ | | B1 | GAB2/IO69RSB1 | | B2 | GND | | В3 | GAA0/IO00RSB0 | | B4 | GAA1/IO01RSB0 | | B5 | IO08RSB0 | | В6 | IO14RSB0 | | B7 | IO19RSB0 | | B8 | IO22RSB0 | | B9 | GBB0/IO37RSB0 | | B10 | GBB1/IO38RSB0 | | B11 | GND | | B12 | VMV0 | | C1 | IO132RSB1 | | C2 | GFA2/IO120RSB1 | | C3 | GAC2/IO131RSB1 | | C4 | VCC | | C5 | IO10RSB0 | | C6 | IO12RSB0 | | C7 | IO21RSB0 | | C8 | IO24RSB0 | | C9 | IO27RSB0 | | C10 | GBA2/IO41RSB0 | | C11 | IO42RSB0 | | C12 | GBC2/IO45RSB0 | | FG144 | | |------------|-----------------| | Pin Number | A3P125 Function | | D1 | IO128RSB1 | | D2 | IO129RSB1 | | D3 | IO130RSB1 | | D4 | GAA2/IO67RSB1 | | D5 | GAC0/IO04RSB0 | | D6 | GAC1/IO05RSB0 | | D7 | GBC0/IO35RSB0 | | D8 | GBC1/IO36RSB0 | | D9 | GBB2/IO43RSB0 | | D10 | IO28RSB0 | | D11 | IO44RSB0 | | D12 | GCB1/IO53RSB0 | | E1 | VCC | | E2 | GFC0/IO125RSB1 | | E3 | GFC1/IO126RSB1 | | E4 | VCCIB1 | | E5 | IO68RSB1 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO51RSB0 | | E9 | VCCIB0 | | E10 | VCC | | E11 | GCA0/IO56RSB0 | | E12 | IO46RSB0 | | F1 | GFB0/IO123RSB1 | | F2 | VCOMPLF | | F3 | GFB1/IO124RSB1 | | F4 | IO127RSB1 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO52RSB0 | | F9 | GCB0/IO54RSB0 | | F10 | GND | | F11 | GCA1/IO55RSB0 | | F12 | GCA2/IO57RSB0 | | FG144 | | | |------------|----------------|--| | Pin Number | | | | G1 | GFA1/IO121RSB1 | | | G2 | GND | | | G3 | VCCPLF | | | G4 | GFA0/IO122RSB1 | | | G5 | GND | | | G6 | GND | | | G7 | GND | | | G8 | GDC1/IO61RSB0 | | | G9 | IO48RSB0 | | | G10 | GCC2/IO59RSB0 | | | G11 | IO47RSB0 | | | G12 | GCB2/IO58RSB0 | | | H1 | VCC | | | H2 | GFB2/IO119RSB1 | | | H3 | GFC2/IO118RSB1 | | | H4 | GEC1/IO112RSB1 | | | H5 | VCC | | | H6 | IO50RSB0 | | | H7 | IO60RSB0 | | | H8 | GDB2/IO71RSB1 | | | H9 | GDC0/IO62RSB0 | | | H10 | VCCIB0 | | | H11 | IO49RSB0 | | | H12 | VCC | | | J1 | GEB1/IO110RSB1 | | | J2 | IO115RSB1 | | | J3 | VCCIB1 | | | J4 | GEC0/IO111RSB1 | | | J5 | IO116RSB1 | | | J6 | IO117RSB1 | | | J7 | VCC | | | J8 | TCK | | | J9 | GDA2/IO70RSB1 | | | J10 | TDO | | | J11 | GDA1/IO65RSB0 | | | J12 | GDB1/IO63RSB0 | | 4-42 Revision 18 | FG256 | | |------------|-----------------| | Pin Number | A3P400 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO16RSB0 | | A6 | IO17RSB0 | | A7 | IO22RSB0 | | A8 | IO28RSB0 | | A9 | IO34RSB0 | | A10 | IO37RSB0 | | A11 | IO41RSB0 | | A12 | IO43RSB0 | | A13 | GBB1/IO57RSB0 | | A14 | GBA0/IO58RSB0 | | A15 | GBA1/IO59RSB0 | | A16 | GND | | B1 | GAB2/IO154UDB3 | | B2 | GAA2/IO155UDB3 | | В3 | IO12RSB0 | | B4 | GAB1/IO03RSB0 | | B5 | IO13RSB0 | | В6 | IO14RSB0 | | B7 | IO21RSB0 | | B8 | IO27RSB0 | | В9 | IO32RSB0 | | B10 | IO38RSB0 | | B11 | IO42RSB0 | | B12 | GBC1/IO55RSB0 | | B13 | GBB0/IO56RSB0 | | B14 | IO44RSB0 | | B15 | GBA2/IO60PDB1 | | B16 | IO60NDB1 | | C1 | IO154VDB3 | | C2 | IO155VDB3 | | C3 | IO11RSB0 | | C4 | IO07RSB0 | | FG256 | | |------------|-----------------| | Din Number | | | Pin Number | A3P400 Function | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | C7 | IO20RSB0 | | C8 | IO24RSB0 | | C9 | IO33RSB0 | | C10 | IO39RSB0 | | C11 | IO45RSB0 | | C12 | GBC0/IO54RSB0 | | C13 | IO48RSB0 | | C14 | VMV0 | | C15 | IO61NPB1 | | C16 | IO63PDB1 | | D1 | IO151VDB3 | | D2 | IO151UDB3 | | D3 | GAC2/IO153UDB3 | | D4 | IO06RSB0 | | D5 | GNDQ | | D6 | IO10RSB0 | | D7 | IO19RSB0 | | D8 | IO26RSB0 | | D9 | IO30RSB0 | | D10 | IO40RSB0 | | D11 | IO46RSB0 | | D12 | GNDQ | | D13 | IO47RSB0 | | D14 | GBB2/IO61PPB1 | | D15 | IO53RSB0 | | D16 | IO63NDB1 | | E1 | IO150PDB3 | | E2 | IO08RSB0 | | E3 | IO153VDB3 | | E4 | IO152VDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO25RSB0 | | | .0201000 | | FG256 | | |------------|-----------------| | Pin Number | A3P400 Function | | E9 | IO31RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO62PDB1 | | E14 | IO65RSB1 | | E15 | IO52RSB0 | | E16 | IO66PDB1 | | F1 | IO150NDB3 | | F2 | IO149NPB3 | | F3 | IO09RSB0 | | F4 | IO152UDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO62NDB1 | | F14 | IO49RSB0 | | F15 | IO64PPB1 | | F16 | IO66NDB1 | | G1 | IO148NDB3 | | G2 | IO148PDB3 | | G3 | IO149PPB3 | | G4 | GFC1/IO147PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | 4-56 Revision 18 | FG484 | | |----------------------------|----------| | Pin Number A3P400 Function | | | A1 | GND | | A2 | GND | | A3 | VCCIB0 | | A4 | NC | | A5 | NC | | A6 | IO15RSB0 | | A7 | IO18RSB0 | | A8 | NC | | A9 | NC | | A10 | IO23RSB0 | | A11 | IO29RSB0 | | A12 | IO35RSB0 | | A13 | IO36RSB0 | | A14 | NC | | A15 | NC | | A16 | IO50RSB0 | | A17 | IO51RSB0 | | A18 | NC | | A19 | NC | | A20 | VCCIB0 | | A21 | GND | | A22 | GND | | B1 | GND | | B2 | VCCIB3 | | В3 | NC | | B4 | NC | | B5 | NC | | В6 | NC | | B7 | NC | | B8 | NC | | В9 | NC | | B10 | NC | | B11 | NC | | B12 | NC | | B13 | NC | | B14 | NC | | _ | | |------------|-----------------------| | Pin Number | FG484 A3P400 Function | | B15 | NC | | B16 | NC | | B17 | NC | | B18 | NC | | B19 | NC | | B20 | NC | | B21 | VCCIB1 | | B22 | GND | | C1 | VCCIB3 | | C2 | NC | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | NC | | C7 | NC | | C8 | VCC | | C9 | VCC | | C10 | NC | | C11 | NC | | C12 | NC | | C13 | NC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | | C21 | NC | | C22 | VCCIB1 | | D1 | NC | | D2 | NC | | D3 | NC | | D4 | GND | | D5 | GAA0/IO00RSB0 | | D6 | GAA1/IO01RSB0 | | FG484 | | |------------|-----------------| | Pin Number | A3P400 Function | | D7 | GAB0/IO02RSB0 | | D8 | IO16RSB0 | | D9 | IO17RSB0 | | D10 | IO22RSB0 | | D11 | IO28RSB0 | | D12 | IO34RSB0 | | D13 | IO37RSB0 | | D14 | IO41RSB0 | | D15 | IO43RSB0 | | D16 | GBB1/IO57RSB0 | | D17 | GBA0/IO58RSB0 | | D18 | GBA1/IO59RSB0 | | D19 | GND | | D20 | NC | | D21 | NC | | D22 | NC | | E1 | NC | | E2 | NC | | E3 | GND | | E4 | GAB2/IO154UDB3 | | E5 | GAA2/IO155UDB3 | | E6 | IO12RSB0 | | E7 | GAB1/IO03RSB0 | | E8 | IO13RSB0 | | E9 | IO14RSB0 | | E10 | IO21RSB0 | | E11 | IO27RSB0 | | E12 | IO32RSB0 | | E13 | IO38RSB0 | | E14 | IO42RSB0 | | E15 | GBC1/IO55RSB0 | | E16 | GBB0/IO56RSB0 | | E17 | IO44RSB0 | | E18 | GBA2/IO60PDB1 | | E19 | IO60NDB1 | | E20 | GND | 4-66 Revision 18 | Revision | Changes | Page | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | Revision 9 (Oct 2009)<br>Product Brief v1.3 | The CS121 package was added to table under "Features and Benefits" section, the "I/Os Per Package 1" table, Table 1 • ProASIC3 FPGAs Package Sizes Dimensions, "ProASIC3 Ordering Information", and the "Temperature Grade Offerings" table. | I – IV | | | "ProASIC3 Ordering Information" was revised to include the fact that some RoHS compliant packages are halogen-free. | IV | | Packaging v1.5 | The "CS121 – Bottom View" figure and pin table for A3P060 are new. | 4-15 | | Revision 8 (Aug 2009) Product Brief v1.2 | All references to M7 devices (CoreMP7) and speed grade –F were removed from this document. | N/A | | | Table 1-1 I/O Standards supported is new. | 1-7 | | | The I/Os with Advanced I/O Standards section was revised to add definitions of hot-swap and cold-sparing. | 1-7 | | DC and Switching<br>Characteristics v1.4 | 3.3 V LVCMOS and 1.2 V LVCMOS Wide Range support was added to the datasheet. This affects all tables that contained 3.3 V LVCMOS and 1.2 V LVCMOS data. | N/A | | | $\rm I_{\rm IL}$ and $\rm I_{\rm IH}$ input leakage current information was added to all "Minimum and Maximum DC Input and Output Levels" tables. | N/A | | | -F was removed from the datasheet. The speed grade is no longer supported. | N/A | | | The notes in Table 2-2 • Recommended Operating Conditions 1 were updated. | 2-2 | | | Table 2-4 • Overshoot and Undershoot Limits 1 was updated. | 2-3 | | | Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays was updated. | 2-6 | | | In Table 2-116 • RAM4K9, the following specifications were removed:<br>twRO<br>tcckh | 2-96 | | | In Table 2-117 • RAM512X18, the following specifications were removed: twRO tcckH | 2-97 | | | In the title of Table 2-74 • 1.8 V LVCMOS High Slew, VCCI had a typo. It was changed from 3.0 V to 1.7 V. | 2-58 | | Revision 7 (Feb 2009) Product Brief v1.1 | The "Advanced I/O" section was revised to add a bullet regarding wide range power supply voltage support. | I | | | The table under "Features and Benefits" section, was updated to include a value for typical equivalent macrocells for A3P250. | I | | | The QN48 package was added to the following tables: the table under "Features and Benefits" section, "I/Os Per Package 1" "ProASIC3 FPGAs Package Sizes Dimensions", and "Temperature Grade Offerings". | N/A | | | The number of singled-ended I/Os for QN68 was added to the "I/Os Per Package 1" table. | | | | The Wide Range I/O Support section is new. | 1-7 | | Revision 6 (Dec 2008) | The "QN48 – Bottom View" section is new. | 4-1 | | Packaging v1.4 | The "QN68" pin table for A3P030 is new. | 4-5 | ## Datasheet Information | Revision | Changes | | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W. | 2-6 | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{\text{DDRISUD}}$ and $t_{\text{DDRIHD}}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008) Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008)<br>Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: "Features and Benefits" | N/A | | | "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 ## Datasheet Information | Revision | Changes | Page | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | v2.0<br>(April 2007) | In the "Packaging Tables", Ambient was deleted. | ii | | | The timing characteristics tables were updated. | N/A | | | The "PLL Macro" section was updated to add information on the VCO and PLL outputs during power-up. | 2-15 | | | The "PLL Macro" section was updated to include power-up information. | 2-15 | | | Table 2-11 • ProASIC3 CCC/PLL Specification was updated. | 2-29 | | | Figure 2-19 • Peak-to-Peak Jitter Definition is new. | 2-18 | | | The "SRAM and FIFO" section was updated with operation and timing requirement information. | 2-21 | | | The "RESET" section was updated with read and write information. | 2-25 | | | The "RESET" section was updated with read and write information. | 2-25 | | | The "Introduction" in the "Advanced I/Os" section was updated to include information on input and output buffers being disabled. | 2-28 | | | PCI-X 3.3 V was added to Table 2-11 • VCCI Voltages and Compatible Standards. | 2-29 | | | In the Table 2-15 • Levels of Hot-Swap Support, the ProASIC3 compliance descriptions were updated for levels 3 and 4. | 2-34 | | | Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices was updated. | 2-64 | | | Notes 3, 4, and 5 were added to Table 2-17 $\cdot$ Comparison Table for 5 V–Compliant Receiver Scheme. 5 x 52.72 was changed to 52.7 and the Maximum current was updated from 4 x 52.7 to 5 x 52.7. | 2-40 | | | The "VCCPLF PLL Supply Voltage" section was updated. | 2-50 | | | The "VPUMP Programming Supply Voltage" section was updated. | 2-50 | | | The "GL Globals" section was updated to include information about direct input into quadrant clocks. | 2-51 | | | V <sub>JTAG</sub> was deleted from the "TCK Test Clock" section. | 2-51 | | | In Table 2-22 • Recommended Tie-Off Values for the TCK and TRST Pins, TSK was changed to TCK in note 2. Note 3 was also updated. | 2-51 | | | Ambient was deleted from Table 3-2 • Recommended Operating Conditions. VPUMP programming mode was changed from "3.0 to 3.6" to "3.15 to 3.45". | 3-2 | | | Note 3 is new in Table 3-4 • Overshoot and Undershoot Limits (as measured on quiet I/Os)1. | 3-2 | | | In EQ 3-2, 150 was changed to 110 and the result changed from 3.9 to 1.951. | 3-5 | | | Table 3-6 • Temperature and Voltage Derating Factors for Timing Delays was updated. | 3-6 | | | Table 3-5 • Package Thermal Resistivities was updated. | 3-5 | | | Table 3-14 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings (Advanced) and Table 3-17 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions (Standard Plus) were updated. | 17 | 5-9 Revision 18 | Revision | Changes | Page | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--| | v2.0<br>(continued) | Table 3-20 • Summary of I/O Timing Characteristics—Software Default Settings (Advanced) and Table 3-21 • Summary of I/O Timing Characteristics—Software Default Settings (Standard Plus) were updated. | 3-20 to<br>3-20 | | | | Table 3-11 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices was updated. | 3-9 | | | | Table 3-24 • I/O Output Buffer Maximum Resistances1 (Advanced) and Table 3-25 • I/O Output Buffer Maximum Resistances1 (Standard Plus) were updated. | 3-22 to<br>3-22 | | | | Table 3-17 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions was updated. | 3-18 | | | | Table 3-28 • I/O Short Currents IOSH/IOSL (Advanced) and Table 3-29 • I/O Short Currents IOSH/IOSL (Standard Plus) were updated. | 3-24 to<br>3-26 | | | | The note in Table 3-32 • I/O Input Rise Time, Fall Time, and Related I/O Reliability was updated. | 3-27 | | | | Figure 3-33 • Write Access After Write onto Same Address, Figure 3-34 • Read Access After Write onto Same Address, and Figure 3-35 • Write Access After Read onto Same Address are new. | 3-82 to<br>3-84 | | | | Figure 3-43 • Timing Diagram was updated. | 3-96 | | | | Ambient was deleted from the "Speed Grade and Temperature Grade Matrix". | iv | | | | Notes were added to the package diagrams identifying if they were top or bottom view. | N/A | | | | The A3P030 "132-Pin QFN" table is new. | 4-2 | | | | The A3P060 "132-Pin QFN" table is new. | 4-4 | | | | The A3P125 "132-Pin QFN" table is new. | 4-6 | | | | The A3P250 "132-Pin QFN" table is new. | 4-8 | | | | The A3P030 "100-Pin VQFP" table is new. | 4-11 | | | Advance v0.7<br>(January 2007) | In the "I/Os Per Package" table, the I/O numbers were added for A3P060, A3P125, and A3P250. The A3P030-VQ100 I/O was changed from 79 to 77. | ii | | | Advance v0.6<br>(April 2006) | The term flow-through was changed to pass-through. | N/A | | | | Table 1 was updated to include the QN132. | ii | | | | The "I/Os Per Package" table was updated with the QN132. The footnotes were also updated. The A3P400-FG144 I/O count was updated. | ii | | | | "Automotive ProASIC3 Ordering Information" was updated with the QN132. | iii | | | | "Temperature Grade Offerings" was updated with the QN132. | iii | | | | B-LVDS and M-LDVS are new I/O standards added to the datasheet. | N/A | | | | The term flow-through was changed to pass-through. | N/A | | | | Figure 2-7 • Efficient Long-Line Resources was updated. | 2-7 | | | | The footnotes in Figure 2-15 • Clock Input Sources Including CLKBUF, CLKBUF_LVDS/LVPECL, and CLKINT were updated. | 2-16 | | | | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options. | 2-24 | | | | The "SRAM and FIFO" section was updated. | 2-21 | | | Revision | Changes | Page | |---------------------------|-----------------------------------------------------------|-----------| | Advance v0.2, (continued) | Table 2-43 was updated. | 2-64 | | | Table 2-18 was updated. | 2-45 | | | Pin descriptions in the "JTAG Pins" section were updated. | 2-51 | | | The "User I/O Naming Convention" section was updated. | 2-48 | | | Table 3-7 was updated. | 3-6 | | | The "Methodology" section was updated. | 3-10 | | | Table 3-40 and Table 3-39 were updated. | 3-33,3-32 | | | The A3P250 "100-Pin VQFP*" pin table was updated. | 4-14 | | | The A3P250 "208-Pin PQFP*" pin table was updated. | 4-23 | | | The A3P1000 "208-Pin PQFP*" pin table was updated. | 4-29 | | | The A3P250 "144-Pin FBGA*" pin table was updated. | 4-36 | | | The A3P1000 "144-Pin FBGA*" pin table was updated. | 4-32 | | | The A3P250 "256-Pin FBGA*" pin table was updated. | 4-45 | | | The A3P1000 "256-Pin FBGA*" pin table was updated. | 4-54 | | | The A3P1000 "484-Pin FBGA*" pin table was updated. | 4-68 |