



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT           |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 16 x 8                                                    |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 8-VDFN Exposed Pad                                        |
| Supplier Device Package    | 8-QFN (5x6)                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f011aqb020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Signal Mnemonic  | I/O | Description                                                                                                                                                                                                           |
|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reset            |     |                                                                                                                                                                                                                       |
| RESET            | I/O | RESET. Generates a Reset when asserted (driven Low). Also serves as a reset indicator; the Z8 Encore! XP forces this pin low when in reset. This pin is open-drain and features an enabled internal pull-up resistor. |
| Power Supply     |     |                                                                                                                                                                                                                       |
| V <sub>DD</sub>  | Ι   | Digital Power Supply.                                                                                                                                                                                                 |
| AV <sub>DD</sub> | I   | Analog Power Supply.                                                                                                                                                                                                  |
| V <sub>SS</sub>  | I   | Digital Ground.                                                                                                                                                                                                       |
| AV <sub>SS</sub> | I   | Analog Ground.                                                                                                                                                                                                        |
| Notes:           |     |                                                                                                                                                                                                                       |

#### Table 2. Signal Descriptions (Continued)

inotes

1. PB6 and PB7 are only available in 28-pin packages without ADC. In 28-pin packages with ADC, they are replaced by  $\mathsf{AV}_\mathsf{DD}$  and  $\mathsf{AV}_\mathsf{SS}.$ 

2. The AV<sub>DD</sub> and AV<sub>SS</sub> signals are available only in 28-pin packages with ADC. They are replaced by PB6 and PB7 on 28-pin packages without ADC.

# **Pin Characteristics**

Table 3 describes the characteristics for each pin available on the Z8 Encore! XP F082A Series 20- and 28-pin devices. Data in Table 3 is sorted alphabetically by the pin symbol mnemonic.

Table 4 on page 14 provides detailed information about the characteristics for each pin available on the Z8 Encore! XP F082A Series 8-pin devices.

Note: All six I/O pins on the 8-pin packages are 5 V-tolerant (unless the pull-up devices are enabled). The column in Table 3 below describes 5 V-tolerance for the 20- and 28-pin packages only.

# Reset, Stop Mode Recovery and Low Voltage Detection

The Reset Controller within the Z8 Encore! XP F082A Series controls Reset and Stop Mode Recovery operation and provides indication of low supply voltage conditions. In typical operation, the following events cause a Reset:

- Power-On Reset (POR)
- Voltage Brown-Out (VBO)
- Watchdog Timer time-out (when configured by the WDT\_RES Flash option bit to initiate a reset)
- External **RESET** pin assertion (when the alternate **RESET** function is enabled by the GPIO Register)
- On-chip debugger initiated Reset (OCDCTL[0] set to 1)

When the device is in STOP Mode, a Stop Mode Recovery is initiated by either of the following occurrences:

- Watchdog Timer time-out
- GPIO Port input pin transition on an enabled Stop Mode Recovery source

The low voltage detection circuitry on the device (available on the 8-pin product versions only) performs the following functions:

- Generates the VBO reset when the supply voltage drops below a minimum safe level.
- Generates an interrupt when the supply voltage drops below a user-defined level (8-pin devices only).

# **Reset Types**

The Z8 Encore! XP F082A Series provides several different types of Reset operation. Stop Mode Recovery is considered as a form of Reset. Table 8 lists the types of Reset and their operating characteristics. The System Reset is longer if the external crystal oscillator is enabled by the Flash option bits, allowing additional time for oscillator start-up.

# **Shared Debug Pin**

On the 8-pin version of this device only, the Debug pin shares function with the PA0 GPIO pin. This pin performs as a general purpose input pin on power-up, but the debug logic monitors this pin during the reset sequence to determine if the unlock sequence occurs. If the unlock sequence is present, the debug function is unlocked and the pin no longer functions as a GPIO pin. If it is not present, the debug feature is disabled until/unless another reset event occurs. For more details, see the <u>On-Chip Debugger</u> chapter on page 180.

# **Crystal Oscillator Override**

For systems using a crystal oscillator, PA0 and PA1 are used to connect the crystal. When the crystal oscillator is enabled, the GPIO settings are overridden and PA0 and PA1 are disabled. See the <u>Oscillator Control Register Definitions section on page 196</u> for details.

# **5V Tolerance**

All six I/O pins on the 8-pin devices are 5V-tolerant, unless the programmable pull-ups are enabled. If the pull-ups are enabled and inputs higher than  $V_{DD}$  are applied to these parts, excessive current flows through those pull-up devices and can damage the chip.

**Note:** In the 20- and 28-pin versions of this device, any pin which shares functionality with an ADC, crystal or comparator port is not 5 V-tolerant, including PA[1:0], PB[5:0] and PC[2:0]. All other signal pins are 5 V-tolerant and can safely handle inputs higher than V<sub>DD</sub> except when the programmable pull-ups are enabled.

# **External Clock Setup**

For systems using an external TTL drive, PB3 is the clock source for 20- and 28-pin devices. In this case, configure PB3 for alternate function CLKIN. Write the Oscillator Control (OSCCTL) Register such that the external oscillator is selected as the system clock. See the <u>Oscillator Control Register Definitions section on page 196</u> for details. For 8-pin devices, use PA1 instead of PB3.

| 40 |
|----|
|----|

| Port                  | Pin | Mnemonic   | Alternate Function Description          | Alternate Function<br>Set Register AFS1 |
|-----------------------|-----|------------|-----------------------------------------|-----------------------------------------|
| Port A <sup>1,2</sup> | PA0 | T0IN/T0OUT | Timer 0 Input/Timer 0 Output Complement | N/A                                     |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA1 | TOOUT      | Timer 0 Output                          | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA2 | DE0        | UART 0 Driver Enable                    | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA3 | CTS0       | UART 0 Clear to Send                    | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA4 | RXD0/IRRX0 | UART 0/IrDA 0 Receive Data              | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA5 | TXD0/IRTX0 | UART 0/IrDA 0 Transmit Data             | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA6 | T1IN/T1OUT | Timer 1 Input/Timer 1 Output Complement | -                                       |
|                       |     | Reserved   |                                         | -                                       |
|                       | PA7 | T1OUT      | Timer 1 Output                          | -                                       |
|                       |     | Reserved   |                                         | -                                       |

#### Table 15. Port Alternate Function Mapping (Non 8-Pin Parts)

Notes:

- Because there is only a single alternate function for each Port A pin, the Alternate Function Set registers are not implemented for Port A. Enabling alternate function selections automatically enables the associated alternate function. See the <u>Port A–D Alternate Function Subregisters (PxAF)</u> section on page 47 for details.
- 2. Whether PA0/PA6 takes on the timer input or timer output complement function depends on the timer configuration. See the <u>Timer Pin Signal Operation</u> section on page 84 for details.
- Because there are at most two choices of alternate function for any pin of Port B, the Alternate Function Set Register AFS2 is not used to select the function. Alternate function selection must also be enabled. See the Port <u>A–D Alternate Function Subregisters (PxAF)</u> section on page 47 for details.
- 4. V<sub>REF</sub> is available on PB5 in 28-pin products and on PC2 in 20-pin parts.
- Because there are at most two choices of alternate function for any pin of Port C, the Alternate Function Set Register AFS2 is not used to select the function. Alternate function selection must also be enabled. See the Port <u>A–D Alternate Function Subregisters (PxAF)</u> section on page 47 for details.
- Because there is only a single alternate function for the Port PD0 pin, the Alternate Function Set registers are not implemented for Port D. Enabling alternate function selections automatically enables the associated alternate function. See the <u>Port A–D Alternate Function Subregisters (PxAF)</u> section on page 47 for details.

# Watchdog Timer Refresh

When first enabled, the Watchdog Timer is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation.

When the Z8 Encore! XP F082A Series devices are operating in DEBUG Mode (using the on-chip debugger), the Watchdog Timer is continuously refreshed to prevent any Watchdog Timer time-outs.

# Watchdog Timer Time-Out Response

The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a system reset. The WDT\_RES Flash option bit determines the time-out response of the Watchdog Timer. For information about programming the WDT\_RES Flash option bit, see the <u>Flash Option Bits</u> chapter on page 159.

# WDT Interrupt in Normal Operation

If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Reset Status (RSTSTAT) Register; see the <u>Reset Status Register</u> on page 29. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its reload value.

The Reset Status (RSTSTAT) Register must be read before clearing the WDT interrupt. This read clears the WDT time-out Flag and prevents further WDT interrupts from immediately occurring.

# WDT Interrupt in STOP Mode

If configured to generate an interrupt when a time-out occurs and the Z8 Encore! XP F082A Series devices are in STOP Mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Reset Status (RSTSTAT) Register are set to 1 following a WDT time-out in STOP Mode. For more information about Stop Mode Recovery, see the <u>Reset, Stop</u> <u>Mode Recovery and Low Voltage Detection</u> chapter on page 22.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address.

- 6. Read data from the UART Receive Data Register. If operating in MULTIPROCES-SOR (9-bit) Mode, further actions may be required depending on the MULTIPRO-CESSOR Mode bits MPMD[1:0].
- 7. Return to <u>Step 4</u> to receive additional data.

# **Receiving Data using the Interrupt-Driven Method**

The UART Receiver interrupt indicates the availability of new data (and error conditions). Observe the following steps to configure the UART receiver for interrupt-driven operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the acceptable baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the acceptable priority.
- 5. Clear the UART Receiver interrupt in the applicable Interrupt Request Register.
- 6. Write to the UART Control 1 Register to enable Multiprocessor (9-bit) mode functions, if appropriate.
  - Set the Multiprocessor Mode Select (MPEN) to Enable MULTIPROCESSOR Mode.
  - Set the Multiprocessor Mode Bits, MPMD[1:0], to select the acceptable address matching scheme.
  - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore! devices without a DMA block)
- 7. Write the device address to the Address Compare Register (automatic MULTIPRO-CESSOR Modes only).
- 8. Write to the UART Control 0 Register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if multiprocessor mode is not enabled and select either even or odd parity
- 9. Execute an EI instruction to enable interrupts.

The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion.

### **External Driver Enable**

The UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multi-transceiver bus, such as RS-485.

Driver Enable is an active High signal that envelopes the entire transmitted data frame including parity and Stop bits as displayed in Figure 14. The Driver Enable signal asserts when a byte is written to the UART Transmit Data Register. The Driver Enable signal asserts at least one UART bit period and no greater than two UART bit periods before the Start bit is transmitted. This allows a setup time to enable the transceiver. The Driver Enable signal deasserts one system clock period after the final Stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, plus the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the Transmit Data Register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The DEPOL bit in the UART Control Register 1 sets the polarity of the Driver Enable signal.





The Driver Enable-to-Start bit setup time is calculated as follows:

$$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \le \text{DE to Start Bit Setup Time (s)} \le \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$

byte indicating an overrun error, the Receive Data Register must be read again to clear the error bits is the UART Status 0 Register. Updates to the Receive Data Register occur only when the next data word is received.

#### **UART Data and Error Handling Procedure**

Figure 15 displays the recommended procedure for use in UART receiver interrupt service routines.



Figure 15. UART Receiver Interrupt Service Routine Flow

#### **Baud Rate Generator Interrupts**

If the baud rate generator (BRG) interrupt enable is set, the UART Receiver interrupt asserts when the UART Baud Rate Generator reloads. This condition allows the Baud

Rate Generator to function as an additional counter if the UART functionality is not employed.

# **UART Baud Rate Generator**

The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

When the UART is disabled, the Baud Rate Generator functions as a basic 16-bit timer with an interrupt upon time-out. Observe the following steps to configure the Baud Rate Generator as a timer with an interrupt upon time-out:

- 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0.
- 2. Load the acceptable 16-bit count value into the UART Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BRGCTL bit in the UART Control 1 Register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval(s) = System Clock Period (s)  $\times$  BRG[15:0]

# **UART Control Register Definitions**

The UART Control registers support the UART and the associated Infrared Encoder/ Decoders. For more information about infrared operation, see the <u>Infrared Encoder/</u><u>Decoder</u> chapter on page 120.

# **UART Control 0 and Control 1 Registers**

The UART Control 0 (UxCTL0) and Control 1 (UxCTL1) registers, shown in Tables 63 and 64, configure the properties of the UART's transmit and receive operations. The UART Control registers must not be written while the UART is enabled.

111

#### Table 63. UART Control 0 Register (U0CTL0)

| Bit         | 7                                                                                                                                                                                                                                                                                                                   | 6                                                                               | 5                                    | 4                            | 3                               | 2                            | 1                         | 0          |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|------------------------------|---------------------------------|------------------------------|---------------------------|------------|--|--|--|
| Field       | TEN                                                                                                                                                                                                                                                                                                                 | REN                                                                             | CTSE                                 | PEN                          | PSEL                            | SBRK                         | STOP                      | LBEN       |  |  |  |
| RESET       | 0                                                                                                                                                                                                                                                                                                                   | 0                                                                               | 0                                    | 0                            | 0                               | 0                            | 0                         | 0          |  |  |  |
| R/W         | R/W                                                                                                                                                                                                                                                                                                                 | R/W                                                                             | R/W                                  | R/W                          | R/W                             | R/W                          | R/W                       | R/W        |  |  |  |
| Address     |                                                                                                                                                                                                                                                                                                                     |                                                                                 |                                      | F4                           | 2H                              |                              |                           |            |  |  |  |
| <u> </u>    | <b>D</b> :                                                                                                                                                                                                                                                                                                          |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |
| Bit         | Description                                                                                                                                                                                                                                                                                                         |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |
| [/]<br>TEN  | This bit enables or disables the transmitter. The enable is also controlled by the $\overline{\text{CTS}}$ signal and the CTSE bit. If the $\overline{\text{CTS}}$ signal is Low and the CTSE bit is 1, the transmitter is enabled.<br>0 = Transmitter disabled.<br>1 = Transmitter enabled.                        |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |
| [6]<br>REN  | Receive Enable   This bit enables or disables the receiver.   0 = Receiver disabled.   1 = Receiver enabled.                                                                                                                                                                                                        |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |
| [5]<br>CTSE | <b>CTS Enabl</b><br>0 = The CT<br>1 = The UA                                                                                                                                                                                                                                                                        | <u>e</u><br>S signal has<br>.RT recogniz                                        | s no eff <u>ect o</u><br>zes the CTS | n the transm<br>signal as ar | nitter.<br>n enable cor         | ntrol from the               | e transmitter             |            |  |  |  |
| [4]<br>PEN  | Parity Enal<br>This bit enal<br>0 = Parity is<br>1 = The transitional parity                                                                                                                                                                                                                                        | <b>ble</b><br>ables or disa<br>s disabled.<br>nsmitter sen<br><sup>,</sup> bit. | bles parity. I<br>ds data with       | Even or odd                  | is determine<br>al parity bit a | ed by the PS<br>and the rece | SEL bit.<br>eiver receive | s an addi- |  |  |  |
| [3]<br>PSEL | Parity Sele<br>0 = Even pa<br>1 = Odd pa                                                                                                                                                                                                                                                                            | e <b>ct</b><br>arity is trans<br>rity is transn                                 | mitted and e                         | expected on a                | all received<br>all received o  | data.<br>data.               |                           |            |  |  |  |
| [2]<br>SBRK | Send Break<br>This bit pauses or breaks data transmission. Sending a break interrupts any transmission in<br>progress, so ensure that the transmitter has finished sending data before setting this bit.<br>0 = No break is sent.<br>1 = Forces a break condition by setting the output of the transmitter to zero. |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |
| [1]<br>STOP | Stop Bit Set<br>0 = The transition 1 = The transition 1                                                                                                                                                                                                                                                             | elect<br>nsmitter sen<br>nsmitter sen                                           | ds one stop<br>ds two stop           | bit.<br>bits.                |                                 |                              |                           |            |  |  |  |
| [0]<br>LBEN | Loop Back Enable<br>0 = Normal operation.<br>1 = All transmitted data is looped back to the receiver.                                                                                                                                                                                                               |                                                                                 |                                      |                              |                                 |                              |                           |            |  |  |  |

| Bit                  | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------------|------|---|---|---|---|---|---|---|--|
| Field                | TXD  |   |   |   |   |   |   |   |  |
| RESET                | Х    | Х | Х | Х | Х | Х | Х | Х |  |
| R/W                  | W    | W | W | W | W | W | W | W |  |
| Address              | F40H |   |   |   |   |   |   |   |  |
| Note: X = Undefined. |      |   |   |   |   |   |   |   |  |
|                      |      |   |   |   |   |   |   |   |  |

#### Table 67. UART Transmit Data Register (U0TXD)

| Bit   | Description                                                        |
|-------|--------------------------------------------------------------------|
| [7:0] | Transmit Data                                                      |
| TXD   | UART transmitter data byte to be shifted out through the TXDx pin. |

# **UART Receive Data Register**

Data bytes received through the RXDx pin are stored in the UART Receive Data (UxRXD) Register, shown in Table 68. The read-only UART Receive Data Register shares a Register File address with the Write-only UART Transmit Data Register.

| Table 68. | UART | Receive | Data | Register | (U0RXD) | ) |
|-----------|------|---------|------|----------|---------|---|
|-----------|------|---------|------|----------|---------|---|

| Bit                  | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------------|------------|---|---|---|---|---|---|---|--|
| Field                | RXD        |   |   |   |   |   |   |   |  |
| RESET                | Х          | Х | Х | Х | Х | Х | Х | Х |  |
| R/W                  | R          | R | R | R | R | R | R | R |  |
| Address              | F40H       |   |   |   |   |   |   |   |  |
| Note: X = Undefined. |            |   |   |   |   |   |   |   |  |
| Bit                  | Descriptio | n |   |   |   |   |   |   |  |

| Dit   | Description                                |
|-------|--------------------------------------------|
| [7:0] | Receive Data                               |
| RXD   | UART receiver data byte from the RXDx pin. |

# **UART Address Compare Register**

The UART Address Compare (UxADDR) Register stores the multi-node network address of the UART (see Table 69). When the MPMD[1] bit of UART Control Register 0 is set, all incoming address bytes are compared to the value stored in the Address Compare Register. Receive interrupts and RDA assertions only occur in the event of a match.

# Flash Memory

The products in the Z8 Encore! XP F082A Series feature a nonvolatile Flash memory of 8KB (8192), 4 KB (4096), 2 KB (2048 bytes), or 1 KB (1024) with read/write/erase capability. The Flash Memory can be programmed and erased in-circuit by user code or through the On-Chip Debugger. The features include:

- User controlled read and write protect capability
- Sector-based write protection scheme
- Additional protection schemes against accidental program and erasure

#### Architecture

The Flash memory array is arranged in pages with 512 bytes per page. The 512-byte page is the minimum Flash block size that can be erased. Each page is divided into 8 rows of 64 bytes.

For program or data protection, the Flash memory is also divided into sectors. In the Z8 Encore! XP F082A Series, these sectors are either 1024 bytes (in the 8KB devices) or 512 bytes (all other memory sizes) in size. Page and sector sizes are not generally equal.

The first 2 bytes of Flash Program memory are used as Flash option bits. For more information about their operation, see the <u>Flash Option Bits</u> chapter on page 159.

Table 78 describes the Flash memory configuration for each device in the Z8 Encore! XP F082A Series. Figure 21 displays the Flash memory arrangement.

| Part Number | Flash Size<br>KB (Bytes) | Flash<br>Pages | Program Memory<br>Addresses | Flash Sector<br>Size (Bytes) |
|-------------|--------------------------|----------------|-----------------------------|------------------------------|
| Z8F08xA     | 8 (8192)                 | 16             | 0000H–1FFFH                 | 1024                         |
| Z8F04xA     | 4 (4096)                 | 8              | 0000H-0FFFH                 | 512                          |
| Z8F02xA     | 2 (2048)                 | 4              | 0000H-07FFH                 | 512                          |
| Z8F01xA     | 1 (1024)                 | 2              | 0000H-03FFH                 | 512                          |

Table 78. Z8 Encore! XP F082A Series Flash Memory Configurations

# 173

#### Table 101. Watchdog Calibration Low Byte at 007FH (WDTCALL)

| Bit                                             | 7                             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------------------------------------------------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|--|
| Field                                           | WDTCALL                       |     |     |     |     |     |     |     |  |
| RESET                                           | U                             | U   | U   | U   | U   | U   | U   | U   |  |
| R/W                                             | R/W                           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address                                         | Information Page Memory 007FH |     |     |     |     |     |     |     |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                               |     |     |     |     |     |     |     |  |

| Bit     | Description                                                                              |
|---------|------------------------------------------------------------------------------------------|
| [7:0]   | Watchdog Timer Calibration Low Byte                                                      |
| WDTCALL | The WDTCALH and WDTCALL bytes, when loaded into the Watchdog Timer reload regis-         |
|         | ters result in a one second time-out at room temperature and 3.3V supply voltage. To use |
|         | the Watchdog Timer calibration, user code must load WDTU with 0x00, WDTH with WDT-       |
|         | CALH and WDTL with WDTCALL.                                                              |

# **Serialization Data**

#### Table 102. Serial Number at 001C - 001F (S\_NUM)

| Bit                                             | 7                                 | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|-------------------------------------------------|-----------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Field                                           | S_NUM                             |     |     |     |     |     |     |     |  |  |
| RESET                                           | U                                 | U   | U   | U   | U   | U   | U   | U   |  |  |
| R/W                                             | R/W                               | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address                                         | Information Page Memory 001C-001F |     |     |     |     |     |     |     |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                                   |     |     |     |     |     |     |     |  |  |

| Bit   | Description                                                          |
|-------|----------------------------------------------------------------------|
| [7:0] | Serial Number Byte                                                   |
| S NUM | The serial number is a unique four-byte binary value. See Table 103. |

#### Table 103. Serialization Data Locations

| Info Page<br>Address | Memory<br>Address | Usage                                     |
|----------------------|-------------------|-------------------------------------------|
| 1C                   | FE1C              | Serial Number Byte 3 (most significant).  |
| 1D                   | FE1D              | Serial Number Byte 2.                     |
| 1E                   | FE1E              | Serial Number Byte 1.                     |
| 1F                   | FE1F              | Serial Number Byte 0 (least significant). |



Figure 25. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface; #2 of 2

# **DEBUG Mode**

The operating characteristics of the devices in DEBUG Mode are:

- The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions
- The system clock operates unless in STOP Mode
- All enabled on-chip peripherals operate unless in STOP Mode
- Automatically exits HALT Mode
- Constantly refreshes the Watchdog Timer, if enabled

#### **Entering DEBUG Mode**

The operating characteristics of the devices entering DEBUG Mode are:

- The device enters DEBUG Mode after the eZ8 CPU executes a BRK (Breakpoint) instruction
- If the DBG pin is held Low during the final clock cycle of system reset, the part enters DEBUG Mode immediately (20-/28-pin products only)

**Note:** Holding the DBG pin Low for an additional 5000 (minimum) clock cycles after reset (making sure to account for any specified frequency error if using an internal oscillator) prevents a false interpretation of an Autobaud sequence (see the <u>OCD Auto-Baud Detector/Generator</u> section on page 183).

# **Oscillator Control**

The Z8 Encore! XP F082A Series devices uses five possible clocking schemes, each user-selectable:

- Internal precision trimmed RC oscillator (IPO)
- On-chip oscillator using off-chip crystal or resonator
- On-chip oscillator using external RC network
- External clock drive
- On-chip low power Watchdog Timer oscillator
- Clock failure detection circuitry

In addition, Z8 Encore! XP F082A Series devices contain clock failure detection and recovery circuitry, allowing continued operation despite a failure of the system clock oscillator.

# Operation

This chapter discusses the logic used to select the system clock and handle primary oscillator failures.

# **System Clock Selection**

The oscillator control block selects from the available clocks. Table 112 details each clock source and its usage.

Z8 Encore! XP<sup>®</sup> F082A Series Product Specification



Figure 32. Second Opcode Map after 1FH

|                          |                                                                | V <sub>DD</sub><br>T <sub>A</sub> :<br>(unless | = 3.0 V to<br>= 0°C to +7<br>otherwise | 3.6 V<br>70°C<br>e stated) |                                | Conditions                                                                                     |
|--------------------------|----------------------------------------------------------------|------------------------------------------------|----------------------------------------|----------------------------|--------------------------------|------------------------------------------------------------------------------------------------|
| Symbol                   | Parameter                                                      | Minimum                                        | Typical                                | Maximum                    | Units                          |                                                                                                |
|                          | Resolution                                                     | 10                                             |                                        | _                          | bits                           |                                                                                                |
|                          | Differential Nonlinearity (DNL)                                | -1.0                                           | _                                      | 1.0                        | LSB <sup>3</sup>               | External V <sub>REF</sub> = 2.0 V;<br>R <sub>S</sub> $\leftarrow$ 3.0 k $\Omega$               |
|                          | Integral Nonlinearity (INL)                                    | -3.0                                           | _                                      | 3.0                        | LSB <sup>3</sup>               | External V <sub>REF</sub> = 2.0 V;<br>R <sub>S</sub> $\leftarrow$ 3.0 k $\Omega$               |
|                          | Offset Error with Calibra-<br>tion                             |                                                | <u>+</u> 1                             |                            | LSB <sup>3</sup>               |                                                                                                |
|                          | Absolute Accuracy with<br>Calibration                          |                                                | <u>+</u> 3                             |                            | LSB <sup>3</sup>               |                                                                                                |
| V <sub>REF</sub>         | Internal Reference Volt-<br>age                                | 1.0<br>2.0                                     | 1.1<br>2.2                             | 1.2<br>2.4                 | V                              | REFSEL=01<br>REFSEL=10                                                                         |
| V <sub>REF</sub>         | Internal Reference Varia-<br>tion with Temperature             |                                                | <u>+</u> 1.0                           |                            | %                              | Temperature variation with $V_{DD} = 3.0$                                                      |
| V <sub>REF</sub>         | Internal Reference Volt-<br>age Variation with V <sub>DD</sub> |                                                | <u>+</u> 0.5                           |                            | %                              | Supply voltage varia-<br>tion with $T_A = 30^{\circ}C$                                         |
| R <sub>RE-</sub><br>FOUT | Reference Buffer Output<br>Impedance                           |                                                | 850                                    |                            | W                              | When the internal ref-<br>erence is buffered and<br>driven out to the VREF<br>pin (REFOUT = 1) |
|                          | Single-Shot Conversion<br>Time                                 | _                                              | 5129                                   | _                          | Sys-<br>tem<br>clock<br>cycles | All measurements but temperature sensor                                                        |
|                          |                                                                |                                                | 10258                                  |                            |                                | Temperature sensor<br>measurement                                                              |

#### Table 139. Analog-to-Digital Converter Electrical Characteristics and Timing

Notes:

1. Analog source impedance affects the ADC offset voltage (because of pin leakage) and input settling time.

2. Devices are factory calibrated at  $V_{DD}$  = 3.3V and  $T_A$  = +30°C, so the ADC is maximally accurate under these conditions.

3. LSBs are defined assuming 10-bit resolution.

4. This is the maximum recommended resistance seen by the ADC input pin.

5. The input impedance is inversely proportional to the system clock frequency.

| Jart Number        | Elash    | MAM<br>Mitth 3 | SOVN    | // V Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
|--------------------|----------|----------------|---------|------------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Standard Tomporatu |          |                | ND FIAS | ы, то      |            | Anan                | Jy-lu               | -Digi          |            | Unve               |                     |
|                    | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | Δ                   | 1              | 1          | 1                  | PDIP 8-nin nackade  |
| Z8F022A0B020SG     | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | 4                   | 1              | 1          | 1                  | OFN 8-pin package   |
| Z8F022ASB020SG     | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F022ASH020SG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F022AHH020SG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F022APH020SG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F022ASJ020SG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F022AHJ020SG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F022APJ020SG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |
| Extended Temperatu | re: –40° | °C to 10       | 5°C     |            |            |                     |                     |                |            |                    |                     |
| Z8F022APB020EG     | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F022AQB020EG     | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F022ASB020EG     | 2 KB     | 512 B          | 64 B    | 6          | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F022ASH020EG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F022AHH020EG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F022APH020EG     | 2 KB     | 512 B          | 64 B    | 17         | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F022ASJ020EG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F022AHJ020EG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F022APJ020EG     | 2 KB     | 512 B          | 64 B    | 23         | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |

#### Table 148. Z8 Encore! XP F082A Series Ordering Matrix

# Part Number Suffix Designations

Zilog part numbers consist of a number of components, as indicated in the following example.

**Example.** Part number Z8F042ASH020SG is an 8-bit Flash MCU with 4KB of Program Memory, equipped with advanced analog peripherals in a 20-pin SOIC package, operating within a 0°C to +70°C temperature range and built using lead-free solder.



# **Customer Support**

To share comments, get your technical questions answered, or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <u>http://support.zilog.com</u>.

To learn more about this product, find additional documentation, or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <u>http://</u><u>zilog.com/kb</u> or consider participating in the Zilog Forum at <u>http://zilog.com/forum</u>.

This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <u>http://www.zilog.com</u>.