



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Activo                                                    |
|----------------------------|-----------------------------------------------------------|
|                            | ALLIVE                                                    |
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT           |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 2KB (2K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 64 x 8                                                    |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                    |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f021apb020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| LED Drive Level Low Register 54                          |
|----------------------------------------------------------|
| GPIO Mode Interrupt Controller                           |
| Interrupt Vector Listing                                 |
| Architecture                                             |
| Operation                                                |
| Master Interrupt Enable                                  |
| Interrupt Vectors and Priority 58                        |
| Interrupt Assertion                                      |
| Software Interrupt Assertion 59                          |
| Watchdog Timer Interrupt Assertion                       |
| Interrupt Control Register Definitions                   |
| Interrupt Request 0 Register 60                          |
| Interrupt Request 1 Register                             |
| Interrupt Request 2 Register                             |
| IRQ0 Enable High and Low Bit Registers                   |
| IRQ1 Enable High and Low Bit Registers                   |
| IRQ2 Enable High and Low Bit Registers                   |
| Interrupt Edge Select Register 67                        |
| Shared Interrupt Select Register 68                      |
| Interrupt Control Register 69                            |
| Timers                                                   |
| Architecture                                             |
| Operation                                                |
| Timer Operating Modes                                    |
| Reading the Timer Count Values                           |
| Timer Pin Signal Operation                               |
| Timer Control Register Definitions                       |
| Timer 0–1 Control Registers                              |
| Timer 0–1 High and Low Byte Registers                    |
| Timer Reload High and Low Byte Registers                 |
| Timer 0–1 PWM High and Low Byte Registers                |
| Watchdog Timer 93                                        |
| Operation                                                |
| Watchdog Timer Refresh                                   |
| Watchdog Timer Time-Out Response 94                      |
| Watchdog Timer Reload Unlock Sequence                    |
| Watchdog Timer Calibration                               |
| Watchdog Timer Control Register Definitions              |
| Watchdog Timer Control Register                          |
| Watchdog Timer Reload Upper, High and Low Byte Registers |
|                                                          |

#### vi

## Z8 Encore! XP<sup>®</sup> F082A Series Product Specification

| Figure 25   | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface                                   |
|-------------|-------------------------------------------------------------------------------------------------------|
| 1 18410 201 | #2 of 2                                                                                               |
| Figure 26.  | OCD Data Format                                                                                       |
| Figure 27.  | Recommended 20MHz Crystal Oscillator Configuration 199                                                |
| Figure 28.  | Connecting the On-Chip Oscillator to an External RC Network 201                                       |
| Figure 29.  | Typical RC Oscillator Frequency as a Function of the External Capacitance with a $45k\Omega$ Resistor |
| Figure 30.  | Opcode Map Cell Description 222                                                                       |
| Figure 31.  | First Opcode Map                                                                                      |
| Figure 32.  | Second Opcode Map after 1FH 225                                                                       |
| Figure 33.  | Typical Active Mode IDD Versus System Clock Frequency 231                                             |
| Figure 34.  | Port Input Sample Timing 240                                                                          |
| Figure 35.  | GPIO Port Output Timing 241                                                                           |
| Figure 36.  | On-Chip Debugger Timing                                                                               |
| Figure 37.  | UART Timing With CTS                                                                                  |
| Figure 38.  | UART Timing Without CTS 244                                                                           |

|                                                       | Reset Characteristics and Latency                      |            |                                                               |  |  |  |
|-------------------------------------------------------|--------------------------------------------------------|------------|---------------------------------------------------------------|--|--|--|
| Reset Type                                            | Control Registers                                      | eZ8<br>CPU | Reset Latency (Delay)                                         |  |  |  |
| System Reset                                          | Reset (as applicable)                                  | Reset      | 66 Internal Precision Oscillator Cycles                       |  |  |  |
| System Reset with Crystal Oscillator Enabled          | Reset (as applicable)                                  | Reset      | 5000 Internal Precision Oscillator Cycles                     |  |  |  |
| Stop Mode Recovery                                    | Unaffected, except<br>WDT_CTL and<br>OSC_CTL registers | Reset      | 66 Internal Precision Oscillator Cycles<br>+ IPO startup time |  |  |  |
| Stop Mode Recovery with<br>Crystal Oscillator Enabled | Unaffected, except<br>WDT_CTL and<br>OSC_CTL registers | Reset      | 5000 Internal Precision Oscillator Cycles                     |  |  |  |

#### Table 8. Reset and Stop Mode Recovery Characteristics and Latency

During a System Reset or Stop Mode Recovery, the Internal Precision Oscillator requires 4  $\mu$ s to start up. Then the Z8 Encore! XP F082A Series device is held in Reset for 66 cycles of the Internal Precision Oscillator. If the crystal oscillator is enabled in the Flash option bits, this reset period is increased to 5000 IPO cycles. When a reset occurs because of a low voltage condition or Power-On Reset (POR), this delay is measured from the time that the supply voltage first exceeds the POR level. If the external pin reset remains asserted at the end of the reset period, the device remains in reset until the pin is deasserted.

At the beginning of Reset, all GPIO pins are configured as inputs with pull-up resistor disabled, except PD0 (or PA2 on 8-pin devices) which is shared with the reset pin. On reset, the PD0 is configured as a bidirectional open-drain reset. The pin is internally driven low during port reset, after which the user code may reconfigure this pin as a general purpose output.

During Reset, the eZ8 CPU and on-chip peripherals are idle; however, the on-chip crystal oscillator and Watchdog Timer oscillator continue to run.

Upon Reset, control registers within the Register File that have a defined Reset value are loaded with their reset values. Other control registers (including the Stack Pointer, Register Pointer and Flags) and general-purpose RAM are undefined following Reset. The eZ8 CPU fetches the Reset vector at Program Memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address.

As the control registers are reinitialized by a system reset, the system clock after reset is always the IPO. The software must reconfigure the oscillator control block, such that the correct system clock source is enabled and selected.

## Port A–D Address Registers

The Port A–D Address registers select the GPIO port functionality accessible through the Port A–D Control registers. The Port A–D Address and Control registers combine to provide access to all GPIO port controls; see Tables 18 and 19.

| Bit     | 7                      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------------------|-----|-----|-----|-----|-----|-----|-----|
| Field   | PADDR[7:0]             |     |     |     |     |     |     |     |
| RESET   |                        | 00H |     |     |     |     |     |     |
| R/W     | R/W                    | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | FD0H, FD4H, FD8H, FDCH |     |     |     |     |     |     |     |

#### Table 18. Port A–D GPIO Address Registers (PxADDR)

| Bit         | Description                                                                                    |
|-------------|------------------------------------------------------------------------------------------------|
| [7:0]       | Port Address                                                                                   |
| PADDRx      | The Port Address selects one of the subregisters accessible through the Port Control Register. |
| Note: x inc | dicates the specific GPIO port pin number (7–0).                                               |

#### Table 19. Port A–D GPIO Address Registers by Bit Description

| PADDR[7:0] | Port Control Subregister accessible using the Port A–D Control Registers       |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental port reconfiguration. |
| 01H        | Data Direction.                                                                |
| 02H        | Alternate Function.                                                            |
| 03H        | Output Control (Open-Drain).                                                   |
| 04H        | High Drive Enable.                                                             |
| 05H        | Stop Mode Recovery Source Enable.                                              |
| 06H        | Pull-up Enable.                                                                |
| 07H        | Alternate Function Set 1.                                                      |
| 08H        | Alternate Function Set 2.                                                      |
| 09H–FFH    | No function.                                                                   |

## **Interrupt Control Register**

The Interrupt Control (IRQCTL) Register, shown in Table 49, contains the master enable bit for all interrupts.

| Bit         | 7                                                                                                                               | 6    | 5        | 4 | 3 | 2 | 1 | 0 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|------|----------|---|---|---|---|---|
| Field       | IRQE                                                                                                                            |      | Reserved |   |   |   |   |   |
| RESET       | 0                                                                                                                               | 0    | 0        | 0 | 0 | 0 | 0 | 0 |
| R/W         | R/W                                                                                                                             | R    | R        | R | R | R | R | R |
| Address     |                                                                                                                                 | FCFH |          |   |   |   |   |   |
| Bit         | Bit Description                                                                                                                 |      |          |   |   |   |   |   |
| [7]<br>IRQE | Interrupt Request Enable<br>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, |      |          |   |   |   |   |   |

#### Table 49. Interrupt Control Register (IRQCTL)

| Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt Request Enable                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, Reset or by a direct register write of a 0 to this bit.</li> <li>0 = Interrupts are disabled.</li> <li>1 = Interrupts are enabled.</li> </ul> |
| <b>Reserved</b> These bits are reserved and must be programmed to 0000000.                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                               |

## Timer 0–1 PWM High and Low Byte Registers

The Timer 0–1 PWM High and Low Byte (TxPWMH and TxPWML) registers, shown in Tables 56 and 57, control Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the CAPTURE and CAPTURE/COMPARE modes.

| Bit     | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------|-----|-----|-----|-----|-----|-----|-----|
| Field   | PWMH       |     |     |     |     |     |     |     |
| RESET   | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | F04H, F0CH |     |     |     |     |     |     |     |

#### Table 56. Timer 0–1 PWM High Byte Register (TxPWMH)

#### Table 57. Timer 0–1 PWM Low Byte Register (TxPWML)

| Bit     | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------|-----|-----|-----|-----|-----|-----|-----|
| Field   | PWML       |     |     |     |     |     |     |     |
| RESET   | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | F05H, F0DH |     |     |     |     |     |     |     |

#### Bit Description

| [7:0] | Pulse-Width Modulator High and Low Bytes                                                     |
|-------|----------------------------------------------------------------------------------------------|
| PWMH, | These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current |
| PWML  | 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output        |
|       | value is set by the TPOL bit in the Timer Control Register (TxCTL1) Register.                |

The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operating in CAPTURE or CAPTURE/COMPARE modes.

## Watchdog Timer Refresh

When first enabled, the Watchdog Timer is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation.

When the Z8 Encore! XP F082A Series devices are operating in DEBUG Mode (using the on-chip debugger), the Watchdog Timer is continuously refreshed to prevent any Watchdog Timer time-outs.

## Watchdog Timer Time-Out Response

The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a system reset. The WDT\_RES Flash option bit determines the time-out response of the Watchdog Timer. For information about programming the WDT\_RES Flash option bit, see the <u>Flash Option Bits</u> chapter on page 159.

## WDT Interrupt in Normal Operation

If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Reset Status (RSTSTAT) Register; see the <u>Reset Status Register</u> on page 29. If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its reload value.

The Reset Status (RSTSTAT) Register must be read before clearing the WDT interrupt. This read clears the WDT time-out Flag and prevents further WDT interrupts from immediately occurring.

## WDT Interrupt in STOP Mode

If configured to generate an interrupt when a time-out occurs and the Z8 Encore! XP F082A Series devices are in STOP Mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Reset Status (RSTSTAT) Register are set to 1 following a WDT time-out in STOP Mode. For more information about Stop Mode Recovery, see the <u>Reset, Stop</u> <u>Mode Recovery and Low Voltage Detection</u> chapter on page 22.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address.

## Watchdog Timer Reload Upper, High and Low Byte Registers

The Watchdog Timer Reload Upper, High and Low Byte (WDTU, WDTH, WDTL) registers, shown in Tables 60 through 62, form the 24-bit reload value that is loaded into the Watchdog Timer when a WDT instruction executes. The 24-bit reload value ranges across bits [23:0] to encompass the three bytes {WDTU[7:0], WDTH[7:0], WDTL[7:0]}. Writing to these registers sets the appropriate reload value. Reading from these registers returns the current Watchdog Timer count value.

**Caution:** The 24-bit WDT reload value must not be set to a value less than 000004H.

| Bit        | 7                                                                                            | 6 | 5 | 4  | 3   | 2 | 1 | 0 |
|------------|----------------------------------------------------------------------------------------------|---|---|----|-----|---|---|---|
| Field      |                                                                                              |   |   | WD | UTU |   |   |   |
| RESET      |                                                                                              |   |   | 00 | )H  |   |   |   |
| R/W        | R/W*                                                                                         |   |   |    |     |   |   |   |
| Address    | s FF1H                                                                                       |   |   |    |     |   |   |   |
| Note: A re | Note: A read returns the current WDT count value; a write sets the appropriate reload value. |   |   |    |     |   |   |   |

#### Table 60. Watchdog Timer Reload Upper Byte Register (WDTU)

| Bit   | Description                                                              |
|-------|--------------------------------------------------------------------------|
| [7:0] | WDT Reload Upper Byte                                                    |
| WDTU  | Most-significant byte (MSB): bits[23:16] of the 24-bit WDT reload value. |

#### Table 61. Watchdog Timer Reload High Byte Register (WDTH)

| Bit        | 7                                                                                            | 7 6 5 4 3 2 1 0 |  |    |    |  |  |  |  |
|------------|----------------------------------------------------------------------------------------------|-----------------|--|----|----|--|--|--|--|
| Field      |                                                                                              |                 |  | WE | TH |  |  |  |  |
| RESET      |                                                                                              |                 |  | 04 | ιH |  |  |  |  |
| R/W        | R/W*                                                                                         |                 |  |    |    |  |  |  |  |
| Address    | FF2H                                                                                         |                 |  |    |    |  |  |  |  |
| Note: A re | Note: A read returns the current WDT count value; a write sets the appropriate reload value. |                 |  |    |    |  |  |  |  |

| Bit   | Description                                             |
|-------|---------------------------------------------------------|
| [7:0] | WDT Reload High Byte                                    |
| WDTH  | Middle byte; bits[15:8] of the 24-bit WDT reload value. |

The window remains open until the count again reaches 8 (that is, 24 baud clock periods since the previous pulse was detected), giving the Endec a sampling window of minus four baud rate clocks to plus eight baud rate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window this process is repeated. If the incoming data is a logical 1 (no pulse), the Endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the Endec clock counter is reset, resynchronizing the Endec to the incoming signal, allowing the Endec to tolerate jitter and baud rate errors in the incoming datastream. Resynchronizing the Endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a Start bit is received.

## Infrared Encoder/Decoder Control Register Definitions

All infrared endec configuration and status information is set by the UART Control registers as defined in the <u>Universal Asynchronous Receiver/Transmitter</u> section on page 99.

**Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UART Control 1 Register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO Port alternate function for the corresponding pin. The ADC registers actually return 13 bits of data, but the two LSBs are intended for compensation use only. When the software compensation routine is performed on the 13 bit raw ADC value, two bits of resolution are lost because of a rounding error. As a result, the final value is an 11-bit number.

### Hardware Overflow

When the hardware overflow bit (OVF) is set in ADC Data Low Byte (ADCD\_L) Register, all other data bits are invalid. The hardware overflow bit is set for values greater than  $V_{REF}$  and less than  $-V_{REF}$  (DIFFERENTIAL Mode).

## Automatic Powerdown

If the ADC is idle (no conversions in progress) for 160 consecutive system clock cycles, portions of the ADC are automatically powered down. From this powerdown state, the ADC requires 40 system clock cycles to power up. The ADC powers up when a conversion is requested by the ADC Control Register.

## Single-Shot Conversion

When configured for single-shot conversion, the ADC performs a single analog-to-digital conversion on the selected analog input channel. After completion of the conversion, the ADC shuts down. Observe the following steps for setting up the ADC and initiating a single-shot conversion:

- 1. Enable the appropriate analog inputs by configuring the general-purpose I/O pins for alternate analog function. This configuration disables the digital input and output drivers.
- 2. Write the ADC Control/Status Register 1 to configure the ADC.
  - Write to BUFMODE[2:0] to select SINGLE-ENDED or DIFFERENTIAL mode, plus unbuffered or buffered mode.
  - Write the REFSELH bit of the pair {REFSELH, REFSELL} to select the internal voltage reference level or to disable the internal reference. The REFSELL bit is. contained in the ADC Control Register 0.
- 3. Write to the ADC Control Register 0 to configure the ADC and begin the conversion. The bit fields in the ADC Control Register can be written simultaneously (the ADC can be configured and enabled with the same write instruction):
  - Write to the ANAIN[3:0] field to select from the available analog input sources (different input pins available depending on the device).
  - Clear CONT to 0 to select a single-shot conversion.

#### Z8 Encore! XP<sup>®</sup> F082A Series Product Specification

#### **Compensation Steps:**

1. Correct for Offset:

| ADC LSB    |  |  |
|------------|--|--|
|            |  |  |
|            |  |  |
| Offset LSB |  |  |
|            |  |  |
| 1          |  |  |
| #1 LSB     |  |  |
|            |  |  |

2. Compute the absolute value of the offset-corrected ADC value *if negative*; the gain correction factor is computed assuming positive numbers, with sign restoration afterward.

|--|

Also compute the absolute value of the gain correction word, if negative.

| AGain MSB AGain LSB |
|---------------------|
|---------------------|

3. Multiply by the Gain Correction Word. If operating in DIFFERENTIAL Mode, there are two gain correction values: one for positive ADC values, another for negative ADC values. Use the appropriate Gain Correction Word based on the sign computed by byte #2.

| #2 MSB | #2 LSB |
|--------|--------|
| *      |        |

| AGain MSB | AGain LSB |
|-----------|-----------|
|           |           |

=

| #3 | #3 | #3 | #3 |
|----|----|----|----|

4. Round the result and discard the least significant two bytes (equivalent to dividing by  $2^{16}$ ).

| #3     | #3     | #3   | #3   |
|--------|--------|------|------|
| _      |        |      |      |
|        |        |      |      |
| 0x00   | 0x00   | 0x80 | 0x00 |
| =      |        |      |      |
| T      | Γ      | _    |      |
| #4 MSB | #4 LSB |      |      |

5. Determine the sign of the gain correction factor using the sign bits from <u>Step 2</u>. If the offset-corrected ADC value *and* the gain correction word both have the same sign, then the factor is positive and remains unchanged. If they have differing signs, then the factor is negative and must be multiplied by -1.

| #5 MSB | #5 LSB |
|--------|--------|
|--------|--------|

6. Add the gain correction factor to the original offset corrected value.

| #5 MSB | #5 LSB |
|--------|--------|
|        |        |
| +      |        |
| #1 MSB | #1 LSB |
|        |        |
| =      |        |
| #6 MSB | #6 LSB |
| 1      | 1      |

7. Shift the result to the right, using the sign bit determined in <u>Step 1</u>, to allow for the detection of computational overflow.

|  | $s \rightarrow$ | #6 MSB | #6 LSB |
|--|-----------------|--------|--------|
|--|-----------------|--------|--------|

132

## **Option Bit Types**

This section describes the five types of Flash option bits.

#### **User Option Bits**

The user option bits are contained in the first two bytes of program memory. User access to these bits has been provided because these locations contain application-specific device configurations. The information contained here is lost when page 0 of the program memory is erased.

#### **Trim Option Bits**

The trim option bits are contained in the information page of the Flash memory. These bits are factory programmed values required to optimize the operation of onboard analog circuitry and cannot be permanently altered. Program Memory may be erased without endangering these values. It is possible to alter working values of these bits by accessing the Trim Bit Address and Data registers, but these working values are lost after a power loss or any other reset event.

There are 32 bytes of trim data. To modify one of these values the user code must first write a value between 00H and 1FH into the Trim Bit Address Register. The next write to the Trim Bit Data Register changes the working value of the target trim data byte.

Reading the trim data requires the user code to write a value between 00H and 1FH into the Trim Bit Address Register. The next read from the Trim Bit Data Register returns the working value of the target trim data byte.

• Note: The trim address range is from information address 20–3F only. The remainder of the information page is not accessible through the trim bit address and data registers.

#### **Calibration Option Bits**

The calibration option bits are also contained in the information page. These bits are factory-programmed values intended for use in software correcting the device's analog performance. To read these values, the user code must employ the LDC instruction to access the information area of the address space as defined in See the <u>Flash Information Area</u> section on page 17.

#### **Serialization Bits**

As an optional feature, Zilog is able to provide factory-programmed serialization. For serialized products, the individual devices are programmed with unique serial numbers. These serial numbers are binary values, four bytes in length. The numbers increase in size with each device, but gaps in the serial sequence may exist.

## 173

#### Table 101. Watchdog Calibration Low Byte at 007FH (WDTCALL)

| Bit       | 7                                           | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----------|---------------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| Field     | WDTCALL                                     |     |     |     |     |     |     |     |
| RESET     | U                                           | U   | U   | U   | U   | U   | U   | U   |
| R/W       | R/W                                         | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address   | s Information Page Memory 007FH             |     |     |     |     |     |     |     |
| Note: U = | : U = Unchanged by Reset. R/W = Read/Write. |     |     |     |     |     |     |     |

| Bit     | Description                                                                              |
|---------|------------------------------------------------------------------------------------------|
| [7:0]   | Watchdog Timer Calibration Low Byte                                                      |
| WDTCALL | The WDTCALH and WDTCALL bytes, when loaded into the Watchdog Timer reload regis-         |
|         | ters result in a one second time-out at room temperature and 3.3V supply voltage. To use |
|         | the Watchdog Timer calibration, user code must load WDTU with 0x00, WDTH with WDT-       |
|         | CALH and WDTL with WDTCALL.                                                              |

## **Serialization Data**

#### Table 102. Serial Number at 001C - 001F (S\_NUM)

| Bit       | 7                                       | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----------|-----------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| Field     | S_NUM                                   |     |     |     |     |     |     |     |
| RESET     | U                                       | U   | U   | U   | U   | U   | U   | U   |
| R/W       | R/W                                     | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address   | Information Page Memory 001C-001F       |     |     |     |     |     |     |     |
| Note: U = | = Unchanged by Reset. R/W = Read/Write. |     |     |     |     |     |     |     |

| Bit   | Description                                                          |
|-------|----------------------------------------------------------------------|
| [7:0] | Serial Number Byte                                                   |
| S NUM | The serial number is a unique four-byte binary value. See Table 103. |

#### Table 103. Serialization Data Locations

| Info Page<br>Address | Memory<br>Address | Usage                                     |
|----------------------|-------------------|-------------------------------------------|
| 1C                   | FE1C              | Serial Number Byte 3 (most significant).  |
| 1D                   | FE1D              | Serial Number Byte 2.                     |
| 1E                   | FE1E              | Serial Number Byte 1.                     |
| 1F                   | FE1F              | Serial Number Byte 0 (least significant). |

When selecting a new clock source, the system clock oscillator failure detection circuitry and the Watchdog Timer oscillator failure circuitry must be disabled. If SOFEN and WOFEN are not disabled prior to a clock switch-over, it is possible to generate an interrupt for a failure of either oscillator. The Failure detection circuitry can be enabled anytime after a successful write of OSCSEL in the OSCCTL Register.

The internal precision oscillator is enabled by default. If the user code changes to a different oscillator, it may be appropriate to disable the IPO for power savings. Disabling the IPO does not occur automatically.

## **Clock Failure Detection and Recovery**

Should an oscillator or timer fail, there are methods of recovery, as this section describes.

#### System Clock Oscillator Failure

The Z8F04xA family devices can generate nonmaskable interrupt-like events when the primary oscillator fails. To maintain system function in this situation, the clock failure recovery circuitry automatically forces the Watchdog Timer oscillator to drive the system clock. The Watchdog Timer oscillator must be enabled to allow the recovery. Although this oscillator runs at a much slower speed than the original system clock, the CPU continues to operate, allowing execution of a clock failure vector and software routines that either remedy the oscillator failure or issue a failure alert. This automatic switch-over is not available if the Watchdog Timer oscillator is disabled, though it is not necessary to enable the Watchdog Timer reset function (see the <u>Watchdog Timer</u> chapter on page 93).

The primary oscillator failure detection circuitry asserts if the system clock frequency drops below  $1 \text{ kHz} \pm 50\%$ . If an external signal is selected as the system oscillator, it is possible that a very slow but nonfailing clock can generate a failure condition. Under these conditions, do not enable the clock failure circuitry (SOFEN must be deasserted in the OSCCTL Register).

#### Watchdog Timer Failure

In the event of a Watchdog Timer oscillator failure, a similar nonmaskable interrupt-like event is issued. This event does not trigger an attendant clock switch-over, but alerts the CPU of the failure. After a Watchdog Timer failure, it is no longer possible to detect a primary oscillator failure. The failure detection circuitry does not function if the Watchdog Timer is used as the system clock oscillator or if the Watchdog Timer oscillator has been disabled. For either of these cases, it is necessary to disable the detection circuitry by deasserting the WDFEN bit of the OSCCTL Register.

The Watchdog Timer oscillator failure detection circuit counts system clocks while looking for a Watchdog Timer clock. The logic counts 8004 system clock cycles before determining that a failure has occurred. The system clock rate determines the speed at which

|                                     |             |       | • · ·    |
|-------------------------------------|-------------|-------|----------|
| Parameter                           | Value       | Units | Comments |
| Frequency                           | 20          | MHz   |          |
| Resonance                           | Parallel    |       |          |
| Mode                                | Fundamental |       |          |
| Series Resistance (R <sub>S</sub> ) | 60          | W     | Maximum  |
| Load Capacitance (C <sub>L</sub> )  | 30          | pF    | Maximum  |
| Shunt Capacitance (C <sub>0</sub> ) | 7           | pF    | Maximum  |
| Drive Level                         | 1           | mW    | Maximum  |
|                                     |             |       |          |

Table 114. Recommended Crystal Oscillator Specifications

| Table 115. | Transconductance | Values for Low. | Medium and Hic | ah Gain Op | erating Modes |
|------------|------------------|-----------------|----------------|------------|---------------|
|            |                  |                 |                |            |               |

| Mode              | Crystal<br>Frequency<br>Range                                                                                                                | Function                            | Transco<br>(U៖<br>for | nductanc<br>se this rai<br>calculatio | e (mA/V)<br>nge<br>ons) |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|---------------------------------------|-------------------------|--|--|
| Low Gain*         | 32kHz-1MHz                                                                                                                                   | Low Power/Frequency Applications    | 0.02                  | 0.04                                  | 0.09                    |  |  |
| Medium Gain*      | 0.5MHz-10MHz                                                                                                                                 | Medium Power/Frequency Applications | 0.84                  | 1.7                                   | 3.1                     |  |  |
| High Gain*        | 8MHz–20MHz                                                                                                                                   | High Power/Frequency Applications   | 1.1                   | 2.3                                   | 4.2                     |  |  |
| Note: *Printed of | Note: *Printed circuit board layouts must not add more than 4pF of stray capacitance to either the X <sub>IN</sub> or X <sub>OUT</sub> pins. |                                     |                       |                                       |                         |  |  |

if no oscillation occurs, reduce the values of the capacitors C1 and C2 to decrease the loading.

#### Table 123. CPU Control Instructions (Continued)

| Mnemonic | Operands                   | Instruction            |
|----------|----------------------------|------------------------|
| RCF      | _                          | Reset Carry Flag       |
| SCF      | —                          | Set Carry Flag         |
| SRP      | P src Set Register Pointer |                        |
| STOP     | —                          | STOP Mode              |
| WDT      | _                          | Watchdog Timer Refresh |

#### Table 124. Load Instructions

| Mnemonic | Operands    | Instruction                                                             |
|----------|-------------|-------------------------------------------------------------------------|
| CLR      | dst         | Clear                                                                   |
| LD       | dst, src    | Load                                                                    |
| LDC      | dst, src    | Load Constant to/from Program Memory                                    |
| LDCI     | dst, src    | Load Constant to/from Program Memory and Auto-<br>Increment Addresses   |
| LDE      | dst, src    | Load External Data to/from Data Memory                                  |
| LDEI     | dst, src    | Load External Data to/from Data Memory and Auto-<br>Increment Addresses |
| LDWX     | dst, src    | Load Word using Extended Addressing                                     |
| LDX      | dst, src    | Load using Extended Addressing                                          |
| LEA      | dst, X(src) | Load Effective Address                                                  |
| POP      | dst         | Рор                                                                     |
| POPX     | dst         | Pop using Extended Addressing                                           |
| PUSH     | src         | Push                                                                    |
| PUSHX    | src         | Push using Extended Addressing                                          |

#### Table 125. Logical Instructions

| Mnemonic | Operands | Instruction                                    |
|----------|----------|------------------------------------------------|
| AND      | dst, src | Logical AND                                    |
| ANDX     | dst, src | Logical AND using Extended Addressing          |
| COM      | dst      | Complement                                     |
| OR       | dst, src | Logical OR                                     |
| ORX      | dst, src | Logical OR using Extended Addressing           |
| XOR      | dst, src | Logical Exclusive OR                           |
| XORX     | dst, src | Logical Exclusive OR using Extended Addressing |

## eZ8 CPU Instruction Summary

Table 128 summarizes the eZ8 CPU instructions. The table identifies the addressing modes employed by the instruction, the effect upon the Flags Register, the number of CPU clock cycles required for the instruction fetch and the number of CPU clock cycles required for the instruction.

| Assembly      |                            | Add<br>Mc | ress<br>ode | _ Opcode(s) |   |   | Fla | ags | Fetch<br>Cvcle | Instr.<br>Cvcle |   |   |
|---------------|----------------------------|-----------|-------------|-------------|---|---|-----|-----|----------------|-----------------|---|---|
| Mnemonic      | Symbolic Operation         | dst       | src         | (Hex)       | С | Ζ | S   | ۷   | D              | Н               | S | S |
| ADC dst, src  | $dst \gets dst + src + C$  | r         | r           | 12          | * | * | *   | *   | 0              | *               | 2 | 3 |
|               |                            | r         | lr          | 13          | - |   |     |     |                |                 | 2 | 4 |
|               |                            | R         | R           | 14          |   |   |     |     |                |                 | 3 | 3 |
|               |                            | R         | IR          | 15          |   |   |     |     |                |                 | 3 | 4 |
|               |                            | R         | IM          | 16          |   |   |     |     |                |                 | 3 | 3 |
|               |                            | IR        | IM          | 17          |   |   |     |     |                |                 | 3 | 4 |
| ADCX dst, src | $dst \gets dst + src + C$  | ER        | ER          | 18          | * | * | *   | *   | 0              | *               | 4 | 3 |
|               |                            | ER        | IM          | 19          |   |   |     |     |                |                 | 4 | 3 |
| ADD dst, src  | $dst \leftarrow dst + src$ | r         | r           | 02          | * | * | *   | *   | 0              | *               | 2 | 3 |
|               |                            | r         | lr          | 03          | - |   |     |     |                |                 | 2 | 4 |
|               |                            | R         | R           | 04          | - |   |     |     |                |                 | 3 | 3 |
|               |                            | R         | IR          | 05          | - |   |     |     |                |                 | 3 | 4 |
|               |                            | R         | IM          | 06          | - |   |     |     |                |                 | 3 | 3 |
|               |                            | IR        | IM          | 07          |   |   |     |     |                |                 | 3 | 4 |
| ADDX dst, src | $dst \leftarrow dst + src$ | ER        | ER          | 08          | * | * | *   | *   | 0              | *               | 4 | 3 |
|               |                            | ER        | IM          | 09          | - |   |     |     |                |                 | 4 | 3 |

#### Table 128. eZ8 CPU Instruction Summary

Note: Flags Notation: \* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

|                   |                                                                                  | T <sub>A</sub> = | –40°C to +           |               |           |                                                                                       |
|-------------------|----------------------------------------------------------------------------------|------------------|----------------------|---------------|-----------|---------------------------------------------------------------------------------------|
| Symbo             | ol Parameter                                                                     | Minimum          | Typical <sup>1</sup> | Maximum       | Units     | Conditions                                                                            |
| T <sub>RAMP</sub> | Time for $V_{DD}$ to transition from $V_{SS}$ to $V_{POR}$ to ensure valid Reset | 0.10             | -                    | 100           | ms        |                                                                                       |
| T <sub>SMP</sub>  | Stop Mode Recovery pin pulse rejection period                                    |                  | 20                   |               | ns        | For any SMR<br>pin or for the<br>Reset pin<br>when it is<br>asserted in<br>STOP Mode. |
| Note:             | Data in the typical column is from character                                     | rization at 3.3  | / and 30°C. 1        | hese values a | re provid | ed for design                                                                         |

#### Table 135. Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing

| ng |
|----|
| l  |

|                                               | V <sub>DD</sub><br>T <sub>A</sub> = ·<br>(unless | = 2.7 V to<br>-40°C to +<br>otherwise | 3.6 V<br>105°C<br>e stated) |        |                                                                                                                                                                   |  |  |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------|-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                     | Minimum                                          | Typical                               | Maximum                     | Units  | Notes                                                                                                                                                             |  |  |
| Flash Byte Read Time                          | 100                                              | _                                     | _                           | ns     |                                                                                                                                                                   |  |  |
| Flash Byte Program Time                       | 20                                               | _                                     | 40                          | μs     |                                                                                                                                                                   |  |  |
| Flash Page Erase Time                         | 10                                               | _                                     | -                           | ms     |                                                                                                                                                                   |  |  |
| Flash Mass Erase Time                         | 200                                              | _                                     | _                           | ms     |                                                                                                                                                                   |  |  |
| Writes to Single Address<br>Before Next Erase | -                                                | -                                     | 2                           |        |                                                                                                                                                                   |  |  |
| Flash Row Program Time                        | -                                                | -                                     | 8                           | ms     | Cumulative program time for<br>single row cannot exceed limit<br>before next erase. This<br>parameter is only an issue<br>when bypassing the Flash<br>Controller. |  |  |
| Data Retention                                | 100                                              | _                                     | _                           | years  | 25°C                                                                                                                                                              |  |  |
| Endurance                                     | 10,000                                           | _                                     | _                           | cycles | Program/erase cycles                                                                                                                                              |  |  |

# **Ordering Information**

Order your F082A Series products from Zilog using the part numbers shown in Table 148. For more information about ordering, please consult your local Zilog sales office. The <u>Sales Location page</u> on the Zilog website lists all regional offices.

|                     |               |          |         |           |            |                     |                     |                | -          |                    |                     |
|---------------------|---------------|----------|---------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Part Number         | Flash         | RAM      | NVDS    | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
| Z8 Encore! XP F0824 | <b>Series</b> | with 8   | KB Flas | h, 10     | -Bit A     | Analo               | og-to               | -Digit         | al Co      | onve               | rter                |
| Standard Temperatu  | re: 0°C t     | to 70°C  |         |           |            |                     |                     |                |            |                    |                     |
| Z8F082APB020SG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F082AQB020SG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F082ASB020SG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F082ASH020SG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F082AHH020SG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F082APH020SG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F082ASJ020SG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F082AHJ020SG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F082APJ020SG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |
| Extended Temperatu  | ıre: –40°     | °C to 10 | )5°C    |           |            |                     |                     |                |            |                    |                     |
| Z8F082APB020EG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F082AQB020EG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F082ASB020EG      | 8KB           | 1KB      | 0       | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F082ASH020EG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F082AHH020EG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F082APH020EG      | 8KB           | 1KB      | 0       | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F082ASJ020EG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F082AHJ020EG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F082APJ020EG      | 8KB           | 1KB      | 0       | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |

#### Table 148. Z8 Encore! XP F082A Series Ordering Matrix