Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------| | Product Status | Active | | Core Processor | eZ8 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | IrDA, UART/USART | | Peripherals | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT | | Number of I/O | 6 | | Program Memory Size | 2KB (2K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 64 x 8 | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V | | Data Converters | A/D 4x10b | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 8-DIP (0.300", 7.62mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f022apb020sg | # List of Figures | Figure 1. | Z8 Encore! XP F082A Series Block Diagram | |------------|---------------------------------------------------------------------------------| | Figure 2. | Z8F08xA, Z8F04xA, Z8F02xA and Z8F01xA in 8-Pin SOIC, QFN/MLF-S, or PDIP Package | | Figure 3. | Z8F08xA, Z8F04xA, Z8F02xA and Z8F01xA in 20-Pin SOIC, SSOP or PDIP Package | | Figure 4. | Z8F08xA, Z8F04xA, Z8F02xA and Z8F01xA in 28-Pin SOIC, SSOP or PDIP Package | | Figure 5. | Power-On Reset Operation | | Figure 6. | Voltage Brown-Out Reset Operation | | Figure 7. | GPIO Port Pin Block Diagram | | Figure 8. | Interrupt Controller Block Diagram | | Figure 9. | Timer Block Diagram | | Figure 10. | UART Block Diagram | | Figure 11. | UART Asynchronous Data Format without Parity | | Figure 12. | UART Asynchronous Data Format with Parity | | Figure 13. | UART Asynchronous MULTIPROCESSOR Mode Data Format 10. | | Figure 14. | UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) 10 | | Figure 15. | UART Receiver Interrupt Service Routine Flow | | Figure 16. | Infrared Data Communication System Block Diagram | | Figure 17. | Infrared Data Transmission | | Figure 18. | IrDA Data Reception | | Figure 19. | Analog-to-Digital Converter Block Diagram | | Figure 20. | Comparator Block Diagram | | Figure 21. | Flash Memory Arrangement | | Figure 22. | Flash Controller Operation Flow Chart | | Figure 23. | On-Chip Debugger Block Diagram | | Figure 24. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface; | | Table 59. | Watchdog Timer Control Register (WDTCTL) | |-----------|--------------------------------------------------------| | Table 60. | Watchdog Timer Reload Upper Byte Register (WDTU) 9 | | Table 61. | Watchdog Timer Reload High Byte Register (WDTH) 9 | | Table 62. | Watchdog Timer Reload Low Byte Register (WDTL) 9 | | Table 63. | UART Control 0 Register (U0CTL0) | | Table 64. | UART Control 1 Register (U0CTL1) | | Table 65. | UART Status 0 Register (U0STAT0) | | Table 66. | UART Status 1 Register (U0STAT1) | | Table 67. | UART Transmit Data Register (U0TXD) | | Table 68. | UART Receive Data Register (U0RXD) | | Table 69. | UART Address Compare Register (U0ADDR) | | Table 70. | UART Baud Rate High Byte Register (U0BRH)11 | | Table 71. | UART Baud Rate Low Byte Register (U0BRL) | | Table 72. | UART Baud Rates | | Table 73. | ADC Control Register 0 (ADCCTL0) | | Table 74. | ADC Control/Status Register 1 (ADCCTL1) | | Table 75. | ADC Data High Byte Register (ADCD_H) | | Table 76. | ADC Data Low Byte Register (ADCD_L) | | Table 77. | Comparator Control Register (CMP0) | | Table 78. | Z8 Encore! XP F082A Series Flash Memory Configurations | | Table 79. | Flash Code Protection Using the Flash Option Bits | | Table 80. | Flash Status Register (FSTAT) | | Table 81. | Flash Control Register (FCTL) | | Table 82. | Flash Page Select Register (FPS) | | Table 83. | Flash Sector Protect Register (FPROT) | | Table 84. | Flash Frequency High Byte Register (FFREQH) | | Table 85. | Flash Frequency Low Byte Register (FFREQL) | | Table 86. | Trim Bit Address Register (TRMADR) | | Table 87. | Trim Bit Data Register (TRMDR) | | Table 88. | Flash Option Bits at Program Memory Address 0000H 16 | | Table 89. | Flash Options Bits at Program Memory Address 0001H | 164 | |------------|-----------------------------------------------------------------------|-----| | Table 90. | Trim Options Bits at Address 0000H | 165 | | Table 91. | Trim Option Bits at 0001H | 165 | | Table 92. | Trim Option Bits at 0002H (TIPO) | 166 | | Table 93. | Trim Option Bits at Address 0003H (TLVD) | 166 | | Table 94. | LVD Trim Values | 167 | | Table 95. | Trim Option Bits at 0004H | 168 | | Table 96. | ADC Calibration Bits | 169 | | Table 97. | ADC Calibration Data Location | 169 | | Table 98. | Temperature Sensor Calibration High Byte at 003A (TSCALH) | 171 | | Table 99. | Temperature Sensor Calibration Low Byte at 003B (TSCALL) | 171 | | Table 100. | Watchdog Calibration High Byte at 007EH (WDTCALH) | 172 | | Table 101. | Serial Number at 001C - 001F (S_NUM) | 173 | | Table 102. | Serialization Data Locations | 173 | | Table 103. | Watchdog Calibration Low Byte at 007FH (WDTCALL) | 173 | | Table 104. | Lot Identification Number (RAND_LOT) | 174 | | Table 105. | Randomized Lot ID Locations | 174 | | Table 106. | Write Status Byte | 177 | | Table 107. | NVDS Read Time | 179 | | Table 108. | OCD Baud-Rate Limits | 184 | | Table 109. | Debug Command Enable/Disable | 186 | | Table 110. | OCD Control Register (OCDCTL) | 191 | | Table 111. | OCD Status Register (OCDSTAT) | 192 | | Table 112. | Oscillator Configuration and Selection | 194 | | Table 113. | Oscillator Control Register (OSCCTL) | 196 | | Table 114. | Recommended Crystal Oscillator Specifications | 200 | | Table 115. | Transconductance Values for Low, Medium and High Gain Operating Modes | 200 | | Table 116. | Assembly Language Syntax Example 1 | 205 | | Table 117. | Assembly Language Syntax Example 2 | 205 | | Table 118. | Notational Shorthand | 206 | ## Z8 Encore! XP<sup>®</sup> F082A Series Product Specification xvii | Table 119. | Additional Symbols | |------------|----------------------------------------------------------------------------| | Table 120. | Arithmetic Instructions | | Table 121. | Bit Manipulation Instructions | | Table 122. | Block Transfer Instructions | | Table 123. | CPU Control Instructions | | Table 124. | Load Instructions | | Table 125. | Logical Instructions | | Table 126. | Program Control Instructions | | Table 127. | Rotate and Shift Instructions | | Table 128. | eZ8 CPU Instruction Summary | | Table 129. | Opcode Map Abbreviations | | Table 130. | Absolute Maximum Ratings | | Table 131. | DC Characteristics | | Table 132. | Power Consumption | | Table 133. | AC Characteristics | | Table 134. | Internal Precision Oscillator Electrical Characteristics | | Table 135. | Power-On Reset and Voltage Brown-Out Electrical Characteristics and Timing | | Table 136. | Flash Memory Electrical Characteristics and Timing | | Table 137. | Watchdog Timer Electrical Characteristics and Timing | | Table 138. | Non-Volatile Data Storage | | Table 139. | Analog-to-Digital Converter Electrical Characteristics and Timing 236 | | Table 140. | Low Power Operational Amplifier Electrical Characteristics 238 | | Table 141. | Comparator Electrical Characteristics | | Table 142. | Temperature Sensor Electrical Characteristics | | Table 143. | GPIO Port Input Timing | | Table 144. | GPIO Port Output Timing | | Table 145. | On-Chip Debugger Timing | | Table 146. | UART Timing With CTS | | Table 147. | UART Timing Without CTS | | Table 148. | Z8 Encore! XP F082A Series Ordering Matrix | **Table 15. Port Alternate Function Mapping (Non 8-Pin Parts)** | Port | Pin | Mnemonic | Alternate Function Description | Alternate Function<br>Set Register AFS1 | |-----------------------|-----|------------|-----------------------------------------|-----------------------------------------| | Port A <sup>1,2</sup> | PA0 | T0IN/T0OUT | Timer 0 Input/Timer 0 Output Complement | N/A | | | | Reserved | | - | | | PA1 | T0OUT | Timer 0 Output | - | | | | Reserved | | - | | | PA2 | DE0 | UART 0 Driver Enable | - | | | | Reserved | | - | | | PA3 | CTS0 | UART 0 Clear to Send | - | | | | Reserved | | | | | PA4 | RXD0/IRRX0 | UART 0/IrDA 0 Receive Data | - | | | | Reserved | | - | | | PA5 | TXD0/IRTX0 | UART 0/IrDA 0 Transmit Data | - | | | | Reserved | | - | | | PA6 | T1IN/T1OUT | Timer 1 Input/Timer 1 Output Complement | - | | | | Reserved | | - | | | PA7 | T1OUT | Timer 1 Output | - | | | | Reserved | | - | #### Notes: - 1. Because there is only a single alternate function for each Port A pin, the Alternate Function Set registers are not implemented for Port A. Enabling alternate function selections automatically enables the associated alternate function. See the <a href="Port A-D Alternate Function Subregisters">Port A-D Alternate Function Subregisters</a> (PxAF) section on page 47 for details. - 2. Whether PA0/PA6 takes on the timer input or timer output complement function depends on the timer configuration. See the <u>Timer Pin Signal Operation</u> section on page 84 for details. - 3. Because there are at most two choices of alternate function for any pin of Port B, the Alternate Function Set Register AFS2 is not used to select the function. Alternate function selection must also be enabled. See the <a href="Port-A-D Alternate Function Subregisters">Port-A-D Alternate Function Subregisters</a> (PxAF) section on page 47 for details. - 4. $V_{REF}$ is available on PB5 in 28-pin products and on PC2 in 20-pin parts. - 5. Because there are at most two choices of alternate function for any pin of Port C, the Alternate Function Set Register AFS2 is not used to select the function. Alternate function selection must also be enabled. See the Port A–D Alternate Function Subregisters (PxAF) section on page 47 for details. - 6. Because there is only a single alternate function for the Port PD0 pin, the Alternate Function Set registers are not implemented for Port D. Enabling alternate function selections automatically enables the associated alternate function. See the <a href="Port A-D Alternate Function Subregisters">Port A-D Alternate Function Subregisters</a> (PxAF) section on page 47 for details. # GPIO Mode Interrupt Controller The interrupt controller on the Z8 Encore! XP F082A Series products prioritizes the interrupt requests from the on-chip peripherals and the GPIO port pins. The features of interrupt controller include: - 20 possible interrupt sources with 18 unique interrupt vectors: - Twelve GPIO port pin interrupt sources (two interrupt vectors are shared) - Eight on-chip peripheral interrupt sources (two interrupt vectors are shared) - Flexible GPIO interrupts: - Eight selectable rising and falling edge GPIO interrupts - Four dual-edge interrupts - Three levels of individually programmable interrupt priority - Watchdog Timer and LVD can be configured to generate an interrupt - Supports vectored and polled interrupts Interrupt requests (IRQs) allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an interrupt service routine (ISR). Usually this interrupt service routine is involved with the exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted. The eZ8 CPU supports both vectored and polled interrupt handling. For polled interrupts, the interrupt controller has no effect on operation. For more information about interrupt servicing by the eZ8 CPU, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download on <a href="https://www.zilog.com">www.zilog.com</a>. ## **Interrupt Vector Listing** Table 34 lists all of the interrupts available in order of priority. The interrupt vector is stored with the most-significant byte (MSB) at the even Program Memory address and the least-significant byte (LSB) at the following odd Program Memory address. Note: Some port interrupts are not available on the 8- and 20-pin packages. The ADC interrupt is unavailable on devices not containing an ADC. Table 34. Trap and Interrupt Vectors in Order of Priority | Priority | Program<br>Memory<br>Vector Address | Interrupt or Trap Source | | | | | |----------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Highest | 0002H | Reset (not an interrupt) | | | | | | | 0004H | Watchdog Timer (see Watchdog Timer) | | | | | | | 003AH | Primary Oscillator Fail Trap (not an interrupt) | | | | | | | 003CH | Watchdog Oscillator Fail Trap (not an interrupt) | | | | | | | 0006H | Illegal Instruction Trap (not an interrupt) | | | | | | | H8000 | Reserved | | | | | | | 000AH | Timer 1 | | | | | | | 000CH | Timer 0 | | | | | | | 000EH | UART 0 receiver | | | | | | | 0010H | UART 0 transmitter | | | | | | | 0012H | Reserved | | | | | | | 0014H | Reserved | | | | | | | 0016H | ADC | | | | | | | 0018H | Port A Pin 7, selectable rising or falling input edge or LVD (see Reset, Stop Mode Recovery and Low Voltage Detection) | | | | | | | 001AH | Port A Pin 6, selectable rising or falling input edge or Comparator Output | | | | | | | 001CH | Port A Pin 5, selectable rising or falling input edge | | | | | | | 001EH | Port A Pin 4, selectable rising or falling input edge | | | | | | | 0020H | Port A Pin 3, selectable rising or falling input edge | | | | | | | 0022H | Port A Pin 2, selectable rising or falling input edge | | | | | | | 0024H | Port A Pin 1, selectable rising or falling input edge | | | | | | | 0026H | Port A Pin 0, selectable rising or falling input edge | | | | | | | 0028H | Reserved | | | | | | | 002AH | Reserved | | | | | | | 002CH | Reserved | | | | | | | 002EH | Reserved | | | | | | | 0030H | Port C Pin 3, both input edges | | | | | | | 0032H | Port C Pin 2, both input edges | | | | | | | 0034H | Port C Pin 1, both input edges | | | | | | owest | 0036H | Port C Pin 0, both input edges | | | | | | | 0038H | Reserved | | | | | ## **Interrupt Control Register** The Interrupt Control (IRQCTL) Register, shown in Table 49, contains the master enable bit for all interrupts. Table 49. Interrupt Control Register (IRQCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|------|----------|---|---|---|---|---| | Field | IRQE | | Reserved | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R | R | R | R | R | | Address | | FCFH | | | | | | | | Bit | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>IRQE | Interrupt Request Enable This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, Reset or by a direct register write of a 0 to this bit. 0 = Interrupts are disabled. 1 = Interrupts are enabled. | | [6:0] | Reserved These bits are reserved and must be programmed to 0000000. | If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by: PWM Output High Time Ratio (%) = $$\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$$ If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by: PWM Output High Time Ratio (%) = $$\frac{PWM \ Value}{Reload \ Value} \times 100$$ #### **CAPTURE Mode** In CAPTURE Mode, the current timer count value is recorded when the appropriate external Timer Input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte registers. The timer input is the system clock. The TPOL bit in the Timer Control Register determines if the Capture occurs on a rising edge or a falling edge of the Timer Input signal. When the Capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in TxCTL0 Register is set to indicate the timer interrupt is because of an input capture event. The timer continues counting up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt and continues counting. The INPCAP bit in TxCTL0 Register clears indicating the timer interrupt is not because of an input capture event. Observe the following steps for configuring a timer for CAPTURE Mode and initiating the count: - 1. Write to the Timer Control Register to: - Disable the timer - Configure the timer for CAPTURE Mode - Set the prescale value - Set the Capture edge (rising or falling) for the Timer Input - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. Clear the Timer PWM High and Low Byte registers to 0000H. Clearing these registers allows the software to determine if interrupts were generated by either a capture event or a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a Reload. The third scheme is enabled by setting MPMD[1:0] to 11b and by writing the UART's address into the UART Address Compare Register. This mode is identical to the second scheme, except that there are no interrupts on address bytes. The first data byte of each frame remains accompanied by a NEWFRM assertion. ### **External Driver Enable** The UART provides a Driver Enable (DE) signal for off-chip bus transceivers. This feature reduces the software overhead associated with using a GPIO pin to control the transceiver when communicating on a multi-transceiver bus, such as RS-485. Driver Enable is an active High signal that envelopes the entire transmitted data frame including parity and Stop bits as displayed in Figure 14. The Driver Enable signal asserts when a byte is written to the UART Transmit Data Register. The Driver Enable signal asserts at least one UART bit period and no greater than two UART bit periods before the Start bit is transmitted. This allows a setup time to enable the transceiver. The Driver Enable signal deasserts one system clock period after the final Stop bit is transmitted. This one system clock delay allows both time for data to clear the transceiver before disabling it, plus the ability to determine if another character follows the current character. In the event of back to back characters (new data must be written to the Transmit Data Register before the previous character is completely transmitted) the DE signal is not deasserted between characters. The DEPOL bit in the UART Control Register 1 sets the polarity of the Driver Enable signal. Figure 14. UART Driver Enable Signal Timing (shown with 1 Stop Bit and Parity) The Driver Enable-to-Start bit setup time is calculated as follows: $$\left(\frac{1}{\text{Baud Rate (Hz)}}\right) \leq \text{DE to Start Bit Setup Time (s)} \leq \left(\frac{2}{\text{Baud Rate (Hz)}}\right)$$ Table 63. UART Control 0 Register (U0CTL0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-----|------|-----|------|------|------|------| | Field | TEN | REN | CTSE | PEN | PSEL | SBRK | STOP | LBEN | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | F42H | | | | | | | | | Bit | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>TEN | Transmit Enable This bit enables or disables the transmitter. The enable is also controlled by the CTS signal and the CTSE bit. If the CTS signal is Low and the CTSE bit is 1, the transmitter is enabled. 0 = Transmitter disabled. 1 = Transmitter enabled. | | [6]<br>REN | Receive Enable This bit enables or disables the receiver. 0 = Receiver disabled. 1 = Receiver enabled. | | [5]<br>CTSE | CTS Enable 0 = The CTS signal has no effect on the transmitter. 1 = The UART recognizes the CTS signal as an enable control from the transmitter. | | [4]<br>PEN | Parity Enable This bit enables or disables parity. Even or odd is determined by the PSEL bit. 0 = Parity is disabled. 1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit. | | [3]<br>PSEL | Parity Select 0 = Even parity is transmitted and expected on all received data. 1 = Odd parity is transmitted and expected on all received data. | | [2]<br>SBRK | Send Break This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit. 0 = No break is sent. 1 = Forces a break condition by setting the output of the transmitter to zero. | | [1]<br>STOP | Stop Bit Select 0 = The transmitter sends one stop bit. 1 = The transmitter sends two stop bits. | | [0]<br>LBEN | Loop Back Enable 0 = Normal operation. 1 = All transmitted data is looped back to the receiver. | ### Compensation Steps: 1. Correct for Offset: | ADC MSB | ADC LSB | | | | | |------------|------------|--|--|--|--| | _ | | | | | | | | | | | | | | Offset MSB | Offset LSB | | | | | | | | | | | | | = | | | | | | | #1 MSB | #1 LSB | | | | | 2. Compute the absolute value of the offset-corrected ADC value *if negative*; the gain correction factor is computed assuming positive numbers, with sign restoration afterward. | #2 MSB #2 | |-----------| |-----------| Also compute the absolute value of the gain correction word, if negative. | AGain MSB AGain LSB | |---------------------| |---------------------| 3. Multiply by the Gain Correction Word. If operating in DIFFERENTIAL Mode, there are two gain correction values: one for positive ADC values, another for negative ADC values. Use the appropriate Gain Correction Word based on the sign computed by byte #2. | #2 MSB | #2 LSB | | | | |-----------|-----------|--|--|--| | * | | | | | | AGain MSB | AGain LSB | | | | | | | | | | = In the above equation, T is the temperature in °C; V is the sensor output in volts. Assuming a compensated ADC measurement, the following equation defines the relationship between the ADC reading and the die temperature: $$T = (25/128) \times (ADC - TSCAL[11:2]) + 30$$ In the above equation, T is the temperature in C; ADC is the 10-bit compensated ADC value; and TSCAL is the temperature sensor calibration value, ignoring the two least significant bits of the 12-bit value. See the <u>Temperature Sensor Calibration Data</u> section on page 171 for the location of TSCAL. #### Calibration The temperature sensor undergoes calibration during the manufacturing process and is maximally accurate at 30°C. Accuracy decreases as measured temperatures move further from the calibration point. ## Flash Page Select Register The Flash Page Select (FPS) Register shares address space with the Flash Sector Protect Register. Unless the Flash controller is unlocked and written with 5EH, writes to this address target the Flash Page Select Register. The register is used to select one of the available Flash memory pages to be programmed or erased. Each Flash Page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory having addresses with the most significant 7 bits given by FPS[6:0] are chosen for program/erase operation. Table 82. Flash Page Select Register (FPS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|-----|------|-----|-----|-----|-----|-----|--| | Field | INFO_EN | | PAGE | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | FF9H | | | | | | | | | ### Bit Description #### [7] Information Area Enable INFO EN 0 = Information Area us not selected. 1 = Information Area is selected. The Information Area is mapped into the Program Memory address space at addresses FE00H through FFFFH. #### [6:0] Page Select PAGE This 7-bit field identifies the Flash memory page for Page Erase and page unlocking. Program Memory Address[15:9] = PAGE[6:0]. For the Z8F08xx devices, the upper 3 bits must be zero. For the Z8F04xx devices, the upper 4 bits must be zero. For Z8F02xx devices, the upper 5 bits must always be 0. For the Z8F01xx devices, the upper 6 bits must always be 0. **Caution:** The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper operation of the device. Also, Flash programming and erasure is not supported for system clock frequencies below 20kHz or above 20MHz. Table 84. Flash Frequency High Byte Register (FFREQH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|--------|-----|-----|-----|-----|-----|-----|-----|--|--| | Field | FFREQH | | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | | | Address | FFAH | | | | | | | | | | | Bit | Description | |--------|------------------------------------------------| | [7:0] | Flash Frequency High Byte | | FFREQH | High byte of the 16-bit Flash Frequency value. | Table 85. Flash Frequency Low Byte Register (FFREQL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|--------|---|---|----|----|---|---|---|--|--| | Field | FFREQL | | | | | | | | | | | RESET | 0 | | | | | | | | | | | R/W | R/W | | | | | | | | | | | Address | | | | FF | ВН | | | | | | | Bit | Description | |--------|-----------------------------------------------| | [7:0] | Flash Frequency Low Byte | | FFREQL | Low byte of the 16-bit Flash Frequency value. | **Table 97. ADC Calibration Data Location (Continued)** | Info Page | Memory | | | | |-----------|---------|---------------------------|--------------------------|----------------| | Address | Address | <b>Compensation Usage</b> | ADC Mode | Reference Type | | 12 | FE12 | Positive Gain High Byte | Differential Unbuffered | Internal 2.0 V | | 13 | FE13 | Positive Gain Low Byte | Differential Unbuffered | Internal 2.0 V | | 30 | FE30 | Negative Gain High Byte | Differential Unbuffered | Internal 2.0 V | | 31 | FE31 | Negative Gain Low Byte | Differential Unbuffered | Internal 2.0 V | | 72 | FE72 | Offset | Differential Unbuffered | Internal 1.0 V | | 14 | FE14 | Positive Gain High Byte | Differential Unbuffered | Internal 1.0 V | | 15 | FE15 | Positive Gain Low Byte | Differential Unbuffered | Internal 1.0 V | | 32 | FE32 | Negative Gain High Byte | Differential Unbuffered | Internal 1.0 V | | 33 | FE33 | Negative Gain Low Byte | Differential Unbuffered | Internal 1.0 V | | 75 | FE75 | Offset | Differential Unbuffered | External 2.0 V | | 16 | FE16 | Positive Gain High Byte | Differential Unbuffered | External 2.0 V | | 17 | FE17 | Positive Gain Low Byte | Differential Unbuffered | External 2.0 V | | 34 | FE34 | Negative Gain High Byte | Differential Unbuffered | External 2.0 V | | 35 | FE35 | Negative Gain Low Byte | Differential Unbuffered | External 2.0 V | | 78 | FE78 | Offset | Differential 1x Buffered | Internal 2.0 V | | 18 | FE18 | Positive Gain High Byte | Differential 1x Buffered | Internal 2.0 V | | 19 | FE19 | Positive Gain Low Byte | Differential 1x Buffered | Internal 2.0 V | | 36 | FE36 | Negative Gain High Byte | Differential 1x Buffered | Internal 2.0 V | | 37 | FE37 | Negative Gain Low Byte | Differential 1x Buffered | Internal 2.0 V | | 7B | FE7B | Offset | Differential 1x Buffered | External 2.0 V | | 1A | FE1A | Positive Gain High Byte | Differential 1x Buffered | External 2.0 V | | 1B | FE1B | Positive Gain Low Byte | Differential 1x Buffered | External 2.0 V | | 38 | FE38 | Negative Gain High Byte | Differential 1x Buffered | External 2.0 V | | 39 | FE39 | Negative Gain Low Byte | Differential 1x Buffered | External 2.0 V | ## Internal Precision Oscillator The internal precision oscillator (IPO) is designed for use without external components. You can either manually trim the oscillator for a nonstandard frequency or use the automatic factory-trimmed version to achieve a 5.53MHz frequency. IPO features include: - On-chip RC oscillator that does not require external components - Output frequency of either 5.53 MHz or 32.8 kHz (contains both a fast and a slow mode) - Trimmed through Flash option bits with user override - Elimination of crystals or ceramic resonators in applications where very high timing accuracy is not required ## **Operation** An 8-bit trimming register, incorporated into the design, compensates for absolute variation of oscillator frequency. Once trimmed the oscillator frequency is stable and does not require subsequent calibration. Trimming is performed during manufacturing and is not necessary for you to repeat unless a frequency other than 5.53 MHz (fast mode) or 32.8 kHz (slow mode) is required. This trimming is done at +30°C and a supply voltage of 3.3 V, so accuracy of this operating point is optimal. If not used, the IPO can be disabled by the Oscillator Control Register (see the <u>Oscillator Control Register Definitions section on page 196</u>). By default, the oscillator frequency is set by the factory trim value stored in the write-protected Flash information page. However, the user code can override these trim values as described in the <u>Trim Bit Address Space</u> section on page 165. Select one of two frequencies for the oscillator (5.53 MHz and 32.8 kHz) using the OSC-SEL bits in the the Oscillator Control chapter on page 193. Figure 32. Second Opcode Map after 1FH # Electrical Characteristics The data in this chapter represents all known data prior to qualification and characterization of the F082A Series of products, and is therefore subject to change. Additional electrical characteristics may be found in the individual chapters of this document. ## **Absolute Maximum Ratings** Stresses greater than those listed in Table 130 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, tie unused inputs to one of the supply voltages ( $V_{DD}$ or $V_{SS}$ ). **Table 130. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|------------|---------|-------|-------| | Ambient temperature under bias | -40 | +105 | °C | | | Storage temperature | -65 | +150 | °C | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | V | 1 | | | -0.3 | +3.9 | V | 2 | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | V | | | Maximum current on input and/or inactive output pin | <b>–</b> 5 | +5 | μΑ | | | Maximum output current from active output pin | -25 | +25 | mA | | | 8-pin Packages Maximum Ratings at 0°C to 70°C | | | | | | Total power dissipation | | 220 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 60 | mA | | | 20-pin Packages Maximum Ratings at 0°C to 70°C | | | | | | Total power dissipation | | 430 | mW | | ## **AC Characteristics** The section provides information about the AC characteristics and timing. All AC timing information assumes a standard load of $50\,\mathrm{pF}$ on all outputs. **Table 133. AC Characteristics** | | | T <sub>A</sub> = -40°C<br>(unless o | V to 3.6V<br>to +105°C<br>otherwise<br>ted) | | | | | |---------------------|------------------------------|-------------------------------------|---------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------|--|--| | Symbol | Parameter | Minimum | Maximum | Units | Conditions | | | | F <sub>SYSCLK</sub> | System Clock Frequency | - | 20.0 | MHz | Read-only from Flash memory | | | | | | 0.032768 | 20.0 | MHz | Program or erasure of the Flash memory | | | | F <sub>XTAL</sub> | Crystal Oscillator Frequency | - | 20.0 | MHz | System clock frequencies<br>below the crystal oscillator<br>minimum require an exter-<br>nal clock driver | | | | T <sub>XIN</sub> | System Clock Period | 50 | _ | ns | T <sub>CLK</sub> = 1/F <sub>sysclk</sub> | | | | T <sub>XINH</sub> | System Clock High Time | 20 | 30 | ns | T <sub>CLK</sub> = 50 ns | | | | T <sub>XINL</sub> | System Clock Low Time | 20 | 30 | ns | T <sub>CLK</sub> = 50 ns | | | | T <sub>XINR</sub> | System Clock Rise Time | - | 3 | ns | T <sub>CLK</sub> = 50 ns | | | | T <sub>XINF</sub> | System Clock Fall Time | _ | 3 | ns | T <sub>CLK</sub> = 50 ns | | | **Table 134. Internal Precision Oscillator Electrical Characteristics** | | | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ $T_A = -40 ^{\circ}\text{C to } +105 ^{\circ}\text{C}$ (unless otherwise stated) | | | | | |--------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|------------|-------|-----------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | F <sub>IPO</sub> | Internal Precision Oscillator Frequency (High Speed) | | 5.53 | | MHz | $V_{DD} = 3.3 V$<br>$T_A = 30$ °C | | F <sub>IPO</sub> | Internal Precision Oscillator Frequency (Low Speed) | | 32.7 | | kHz | $V_{DD} = 3.3 V$<br>$T_A = 30$ °C | | F <sub>IPO</sub> | Internal Precision Oscillator Error | | <u>+</u> 1 | <u>+</u> 4 | % | | | T <sub>IPOST</sub> | Internal Precision Oscillator<br>Startup Time | | 3 | | μs | |