



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT           |
| Number of I/O              | 6                                                         |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 128 x 8                                                   |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                    |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f041apb020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Pin Description**

The Z8 Encore! XP F082A Series products are available in a variety of packages styles and pin configurations. This chapter describes the signals and available pin configurations for each of the package styles. For information about physical package specifications, see the <u>Packaging</u> chapter on page 245.

### **Available Packages**

The following package styles are available for each device in the Z8 Encore! XP F082A Series product line:

- SOIC: 8-, 20- and 28-pin
- PDIP: 8-, 20- and 28-pin
- SSOP: 20- and 28- pin
- QFN 8-pin (MLF-S, a QFN-style package with an 8-pin SOIC footprint)

In addition, the Z8 Encore! XP F082A Series devices are available both with and without advanced analog capability (ADC, temperature sensor and op amp). Devices Z8F082A, Z8F042A, Z8F022A and Z8F012A contain the advanced analog, while devices Z8F081A, Z8F041A, Z8F021A and Z8F011A do not have the advanced analog capability.

### **Pin Configurations**

Figure 2 through Figure 4 display the pin configurations for all the packages available in the Z8 Encore! XP F082A Series. See <u>Table 2</u> on page 10 for a description of the signals. The analog input alternate functions (ANA*x*) are not available on the Z8F081A, Z8F041A, Z8F021A and Z8F011A devices. The analog supply pins (AV<sub>DD</sub> and AV<sub>SS</sub>) are also not available on these parts and are replaced by PB6 and PB7.

At reset, all Port A, B and C pins default to an input state. In addition, any alternate functionality is not enabled, so the pins function as general purpose input ports until programmed otherwise. At powerup, the PD0 pin defaults to the **RESET** alternate function.

The pin configurations listed are preliminary and subject to change based on manufacturing limitations.



**Note:** Asserting any power control bit disables the targeted block regardless of any enable bits contained in the target block's control registers.

>

### Port A–D Alternate Function Subregisters

The Port A–D Alternate Function Subregister, shown in Table 22, is accessed through the Port A–D Control Register by writing 02H to the Port A–D Address Register. The Port A–D Alternate Function subregisters enable the alternate function selection on pins. If disabled, pins functions as GPIO. If enabled, select one of four alternate functions using alternate function set subregisters 1 and 2 as described in the the Port A–D Alternate Functions section on page 37 and the Port A–D Alternate Function Set 2 Subregisters section on page 51. See the <u>GPIO Alternate Functions</u> section on page 37 to determine the alternate function associated with each port pin.

**Caution:** Do not enable alternate functions for GPIO port pins for which there is no associated alternate function. Failure to follow this guideline can result in unpredictable operation.

| Bit     | 7                                                           | 6            | 5           | 4             | 3            | 2            | 1            | 0        |
|---------|-------------------------------------------------------------|--------------|-------------|---------------|--------------|--------------|--------------|----------|
| Field   | AF7                                                         | AF6          | AF5         | AF4           | AF3          | AF2          | AF1          | AF0      |
| RESET   | 00H (Ports A–C); 01H (Port D); 04H (Port A of 8-pin device) |              |             |               |              |              |              |          |
| R/W     | R/W                                                         |              |             |               |              |              |              |          |
| Address | If 02H ir                                                   | n Port A–D A | Address Reg | gister, acces | sible throug | h the Port A | –D Control I | Register |

| Table 22. Port A–D Alternate | Function Su | bregisters | (PxAF) |
|------------------------------|-------------|------------|--------|
|------------------------------|-------------|------------|--------|

| Bit   | Description                                                                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Port Alternate Function Enabled                                                                                                                                                      |
| AFx   | 0 = The port pin is in normal mode and the DDx bit in the Port A–D Data Direction subregister determines the direction of the pin.                                                   |
|       | <ul> <li>1 = The alternate function selected through Alternate Function Set subregisters is enabled.</li> <li>Port pin operation is controlled by the alternate function.</li> </ul> |

Note: x indicates the specific GPIO port pin number (7-0).

### Port A–D Output Control Subregisters

The Port A–D Output Control Subregister, shown in Table 23, is accessed through the Port A–D Control Register by writing 03H to the Port A–D Address Register. Setting the bits in the Port A–D Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected.

| Bit          | Description (Continued)                                                                                  |
|--------------|----------------------------------------------------------------------------------------------------------|
| [4]<br>U0RXI | <b>UART 0 Receiver Interrupt Request</b><br>0 = No interrupt request is pending for the UART 0 receiver. |
|              | 1 = An interrupt request from the UART 0 receiver is awaiting service.                                   |
| [3]          | UART 0 Transmitter Interrupt Request                                                                     |
| U0TXI        | 0 = No interrupt request is pending for the UART 0 transmitter.                                          |
|              | 1 = An interrupt request from the UART 0 transmitter is awaiting service.                                |
| [2:1]        | Reserved                                                                                                 |
|              | These bits are reserved and must be programmed to 00.                                                    |
| [0]          | ADC Interrupt Request                                                                                    |

0 = No interrupt request is pending for the analog-to-digital Converter.

1 = An interrupt request from the Analog-to-Digital Converter is awaiting service.

### **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) Register, shown in Table 36, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 Register to determine if any interrupt requests are pending.

| Bit     | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|-------|-------|------|------|------|------|------|------|
| Field   | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET   | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W     | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Address | FC3H  |       |      |      |      |      |      |      |

Table 36. Interrupt Request 1 Register (IRQ1)

| Bit   | Description                                                                 |  |
|-------|-----------------------------------------------------------------------------|--|
| [7]   | Port A Pin 7 or LVD Interrupt Request                                       |  |
| PA7V  | I 0 = No interrupt request is pending for GPIO Port A or LVD.               |  |
|       | 1 = An interrupt request from GPIO Port A or LVD.                           |  |
| [6]   | Port A Pin 6 or Comparator Interrupt Request                                |  |
| PA6C  | I 0 = No interrupt request is pending for GPIO Port A or Comparator.        |  |
|       | 1 = An interrupt request from GPIO Port A or Comparator.                    |  |
| [5:0] | Port A Pin <i>x</i> Interrupt Request                                       |  |
| PA5I  | 0 = No interrupt request is pending for GPIO Port A pin x.                  |  |
|       | 1 = An interrupt request from GPIO Port A pin <i>x</i> is awaiting service. |  |
| Note: | x indicates the specific GPIO port pin number (0–5).                        |  |

ADCI

### **Interrupt Control Register**

The Interrupt Control (IRQCTL) Register, shown in Table 49, contains the master enable bit for all interrupts.

| Bit         | 7                                                                                                                               | 6 | 5 | 4  | 3        | 2 | 1 | 0 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|---|---|----|----------|---|---|---|
| Field       | IRQE                                                                                                                            |   |   |    | Reserved |   |   |   |
| RESET       | 0                                                                                                                               | 0 | 0 | 0  | 0        | 0 | 0 | 0 |
| R/W         | R/W                                                                                                                             | R | R | R  | R        | R | R | R |
| Address     |                                                                                                                                 |   |   | FC | FH       |   |   |   |
| Bit         | Description                                                                                                                     |   |   |    |          |   |   |   |
| [7]<br>IRQE | Interrupt Request Enable<br>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, |   |   |    |          |   |   |   |

### Table 49. Interrupt Control Register (IRQCTL)

| Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt Request Enable                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, Reset or by a direct register write of a 0 to this bit.</li> <li>0 = Interrupts are disabled.</li> <li>1 = Interrupts are enabled.</li> </ul> |
| <b>Reserved</b> These bits are reserved and must be programmed to 0000000.                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                               |

| Bit            | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5:3]<br>PRES  | Prescale value<br>The timer input clock is divided by 2 <sup>PRES</sup> , where PRES can be set from 0 to 7. The prescaler is<br>reset each time the Timer is disabled. This reset ensures proper clock division each time the<br>Timer is restarted.<br>000 = Divide by 1.<br>001 = Divide by 2.<br>010 = Divide by 4.<br>011 = Divide by 8.<br>100 = Divide by 16.<br>101 = Divide by 32.<br>110 = Divide by 64.<br>111 = Divide by 128.                                                                                                                                                                                                                                                |
| [2:0]<br>TMODE | Timer Mode<br>This field, along with the TMODEHI bit in the TxCTL0 Register, determines the operating mode<br>of the timer. TMODEHI is the most significant bit of the Timer mode selection value. The entire<br>operating mode bits are expressed as {TMODEHI, TMODE[2:0]}. The TMODEHI is bit 7 of the<br>TxCTL0 Register while TMODE[2:0] is the lower 3 bits of the TxCTL1 Register.<br>0000 = ONE-SHOT Mode.<br>0001 = CONTINUOUS Mode.<br>0010 = COUNTER Mode.<br>0011 = PWM SINGLE OUTPUT Mode.<br>0100 = CAPTURE Mode.<br>0101 = COMPARE Mode.<br>0111 = CAPTURE/COMPARE Mode.<br>1000 = PWM DUAL OUTPUT Mode.<br>1001 = CAPTURE RESTART Mode.<br>1010 = COMPARATOR COUNTER Mode. |

### Timer 0–1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) registers, shown in Tables 52 and 53, contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TxL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from TxL read the register directly.

Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value. 89

- 6. Read data from the UART Receive Data Register. If operating in MULTIPROCES-SOR (9-bit) Mode, further actions may be required depending on the MULTIPRO-CESSOR Mode bits MPMD[1:0].
- 7. Return to <u>Step 4</u> to receive additional data.

### **Receiving Data using the Interrupt-Driven Method**

The UART Receiver interrupt indicates the availability of new data (and error conditions). Observe the following steps to configure the UART receiver for interrupt-driven operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the acceptable baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Execute a DI instruction to disable interrupts.
- 4. Write to the Interrupt control registers to enable the UART Receiver interrupt and set the acceptable priority.
- 5. Clear the UART Receiver interrupt in the applicable Interrupt Request Register.
- 6. Write to the UART Control 1 Register to enable Multiprocessor (9-bit) mode functions, if appropriate.
  - Set the Multiprocessor Mode Select (MPEN) to Enable MULTIPROCESSOR Mode.
  - Set the Multiprocessor Mode Bits, MPMD[1:0], to select the acceptable address matching scheme.
  - Configure the UART to interrupt on received data and errors or errors only (interrupt on errors only is unlikely to be useful for Z8 Encore! devices without a DMA block)
- 7. Write the device address to the Address Compare Register (automatic MULTIPRO-CESSOR Modes only).
- 8. Write to the UART Control 0 Register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if appropriate and if multiprocessor mode is not enabled and select either even or odd parity
- 9. Execute an EI instruction to enable interrupts.

The UART is now configured for interrupt-driven data reception. When the UART Receiver interrupt is detected, the associated interrupt service routine (ISR) performs the following:

- 1. Checks the UART Status 0 Register to determine the source of the interrupt error, break, or received data.
- 2. Reads the data from the UART Receive Data Register if the interrupt was because of data available. If operating in MULTIPROCESSOR (9-bit) Mode, further actions may be required depending on the MULTIPROCESSOR Mode bits MPMD[1:0].
- 3. Clears the UART Receiver interrupt in the applicable Interrupt Request Register.
- 4. Executes the IRET instruction to return from the interrupt-service routine and await more data.

### Clear To Send (CTS) Operation

The CTS pin, if enabled by the CTSE bit of the UART Control 0 Register, performs flow control on the outgoing transmit datastream. The Clear To Send ( $\overline{\text{CTS}}$ ) input pin is sampled one system clock before beginning any new character transmission. To delay transmission of the next data character, an external receiver must deassert  $\overline{\text{CTS}}$  at least one system clock cycle before a new data transmission begins. For multiple character transmissions, this action is typically performed during Stop Bit transmission. If  $\overline{\text{CTS}}$  deasserts in the middle of a character transmission, the current character is sent completely.

### MULTIPROCESSOR (9-bit) Mode

The UART features a MULTIPROCESSOR (9-bit) Mode that uses an extra (9th) bit for selective communication when a number of processors share a common UART bus. In MULTIPROCESSOR Mode (also referred to as *9-bit Mode*), the multiprocessor bit (MP) is transmitted immediately following the 8-bits of data and immediately preceding the Stop bit(s) as displayed in Figure 13. The character format is:



Figure 13. UART Asynchronous MULTIPROCESSOR Mode Data Format

In MULTIPROCESSOR (9-bit) Mode, the Parity (9th) bit location becomes the multiprocessor control bit. The UART Control 1 and Status 1 registers provide MULTIPROCES-SOR (9-bit) Mode control and status information. If an automatic address matching scheme is enabled, the UART Address Compare Register holds the network address of the device.

#### **MULTIPROCESSOR (9-bit) Mode Receive Interrupts**

When MULTIPROCESSOR Mode is enabled, the UART only processes frames addressed to it. The determination of whether a frame of data is addressed to the UART can be made in hardware, software or some combination of the two, depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, because it does not require access to the UART when it receives data directed to other devices on the multi-node network. The following three MULTIPROCESSOR Modes are available in hardware:

- Interrupt on all address bytes
- Interrupt on matched address bytes and correctly framed data bytes
- Interrupt only on correctly framed data bytes

These modes are selected with MPMD[1:0] in the UART Control 1 Register. For all multiprocessor modes, bit MPEN of the UART Control 1 Register must be set to 1.

The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The interrupt service routine must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software clears MPMD[0]. Each new incoming byte interrupts the CPU. The software is responsible for determining the end of the frame. It checks for the end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, a new frame has begun. If the address of this new frame is different from the UART's address, MPMD[0] must be set to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's, the data in the new frame is processed as well.

The second scheme requires the following: set MPMD[1:0] to 10B and write the UART's address into the UART Address Compare Register. This mode introduces additional hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts now occur on each successive data byte. When the first data byte in the frame is read, the NEWFRM bit of the UART Status 1 Register is asserted. All successive data bytes have NEWFRM=0. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continues and the NEWFRM bit is set for the first byte of the new frame. If there is no match, the UART ignores all incoming bytes until the next address match.

# Comparator

The Z8 Encore! XP F082A Series devices feature a general purpose comparator that compares two analog input signals. These analog signals may be external stimulus from a pin (CINP and/or CINN) or internally generated signals. Both a programmable voltage reference and the temperature sensor output voltage are available internally. The output is available as an interrupt source or can be routed to an external pin.



Figure 20. Comparator Block Diagram

## Operation

When the positive comparator input exceeds the negative input by more than the specified hysteresis, the output is a logic High. When the negative input exceeds the positive by more than the hysteresis, the output is a logic Low. Otherwise, the comparator output retains its present value. See <u>Table 141</u> on page 238 for details.

The comparator may be powered down to reduce supply current. See the <u>Power Control</u> <u>Register 0</u> section on page 33 for details.

**Caution:** Because of the propagation delay of the comparator, Zilog does not recommend enabling or reconfiguring the comparator without first disabling the interrupts and waiting for the comparator output to settle. Doing so can result in spurious interrupts.

148

Figure 22 displays a basic Flash Controller flow. The following subsections provide details about the various operations displayed in Figure 22.



Figure 22. Flash Controller Operation Flow Chart

### **ADC Calibration Data**

#### Table 96. ADC Calibration Bits

| Bit        | 7                                   | 6   | 5             | 4   | 3   | 2   | 1   | 0   |
|------------|-------------------------------------|-----|---------------|-----|-----|-----|-----|-----|
| Field      | ADC_CAL                             |     |               |     |     |     |     |     |
| RESET      | U                                   | U   | U             | U   | U   | U   | U   | U   |
| R/W        | R/W                                 | R/W | R/W           | R/W | R/W | R/W | R/W | R/W |
| Address    | Information Page Memory 0060H–007DH |     |               |     |     |     |     |     |
| Noto: II - | Linchanged k                        |     | / - Pood/Mrit | 0   |     |     |     |     |

Note: U = Unchanged by Reset. R/W = Read/Write.

### Bit Description

[7:0] Analog-to-Digital Converter Calibration Values
 ADC\_CAL Contains factory-calibrated values for ADC gain and offset compensation. Each of the ten supported modes has one byte of offset calibration and two bytes of gain calibration. These values are read by the software to compensate ADC measurements as described in the Software Compensation Procedure Using Factory Calibration Data section on page 129. The location of each calibration byte is provided in Table 97.

| Info Page | Memory  |                    |                          |                |
|-----------|---------|--------------------|--------------------------|----------------|
| Address   | Address | Compensation Usage | ADC Mode                 | Reference Type |
| 60        | FE60    | Offset             | Single-Ended Unbuffered  | Internal 2.0 V |
| 08        | FE08    | Gain High Byte     | Single-Ended Unbuffered  | Internal 2.0 V |
| 09        | FE09    | Gain Low Byte      | Single-Ended Unbuffered  | Internal 2.0 V |
| 63        | FE63    | Offset             | Single-Ended Unbuffered  | Internal 1.0 V |
| 0A        | FE0A    | Gain High Byte     | Single-Ended Unbuffered  | Internal 1.0 V |
| 0B        | FE0B    | Gain Low Byte      | Single-Ended Unbuffered  | Internal 1.0 V |
| 66        | FE66    | Offset             | Single-Ended Unbuffered  | External 2.0 V |
| 0C        | FE0C    | Gain High Byte     | Single-Ended Unbuffered  | External 2.0 V |
| 0D        | FE0D    | Gain Low Byte      | Single-Ended Unbuffered  | External 2.0 V |
| 69        | FE69    | Offset             | Single-Ended 1x Buffered | Internal 2.0 V |
| 0E        | FE0E    | Gain High Byte     | Single-Ended 1x Buffered | Internal 2.0 V |
| 0F        | FE0F    | Gain Low Byte      | Single-Ended 1x Buffered | Internal 2.0 V |
| 6C        | FE6C    | Offset             | Single-Ended 1x Buffered | External 2.0 V |
| 10        | FE10    | Gain High Byte     | Single-Ended 1x Buffered | External 2.0 V |
| 11        | FE11    | Gain Low Byte      | Single-Ended 1x Buffered | External 2.0 V |
| 6F        | FE6F    | Offset             | Differential Unbuffered  | Internal 2.0 V |

#### Table 97. ADC Calibration Data Location

### Watchdog Timer Calibration Data

#### Table 100. Watchdog Calibration High Byte at 007EH (WDTCALH)

| Bit                                            | 7                               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|------------------------------------------------|---------------------------------|---|---|---|---|---|---|---|--|--|
| Field                                          | WDTCALH                         |   |   |   |   |   |   |   |  |  |
| RESET                                          |                                 |   |   |   |   |   |   |   |  |  |
| R/W                                            | R/W R/W R/W R/W R/W R/W R/W     |   |   |   |   |   |   |   |  |  |
| Address                                        | s Information Page Memory 007EH |   |   |   |   |   |   |   |  |  |
| Note: 11 – Unchanged by Reset R/W – Read/Write |                                 |   |   |   |   |   |   |   |  |  |

Note: U = Unchanged by Reset. R/W = Read/Write.

#### Bit Description

[7:0] Watchdog Timer Calibration High Byte
 WDTCALH
 The WDTCALH and WDTCALL bytes, when loaded into the Watchdog Timer reload registers result in a one second time-out at room temperature and 3.3V supply voltage. To use the Watchdog Timer calibration, user code must load WDTU with 0x00, WDTH with WDT-CALH and WDTL with WDTCALL.

| Debug Command           | Command<br>Byte | Enabled when<br>Not in DEBUG<br>Mode? | Disabled by Flash Read Protect<br>Option Bit                                                                                                                              |
|-------------------------|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write Program Counter   | 06H             | _                                     | Disabled.                                                                                                                                                                 |
| Read Program Counter    | 07H             | _                                     | Disabled.                                                                                                                                                                 |
| Write Register          | 08H             | _                                     | Only writes of the Flash Memory Control<br>registers are allowed. Additionally, only<br>the Mass Erase command is allowed to<br>be written to the Flash Control Register. |
| Read Register           | 09H             | -                                     | Disabled.                                                                                                                                                                 |
| Write Program Memory    | 0AH             | -                                     | Disabled.                                                                                                                                                                 |
| Read Program Memory     | 0BH             | -                                     | Disabled.                                                                                                                                                                 |
| Write Data Memory       | 0CH             | -                                     | Yes.                                                                                                                                                                      |
| Read Data Memory        | 0DH             | -                                     | -                                                                                                                                                                         |
| Read Program Memory CRC | 0EH             | -                                     | -                                                                                                                                                                         |
| Reserved                | 0FH             | -                                     | -                                                                                                                                                                         |
| Step Instruction        | 10H             | -                                     | Disabled.                                                                                                                                                                 |
| Stuff Instruction       | 11H             | -                                     | Disabled.                                                                                                                                                                 |
| Execute Instruction     | 12H             | _                                     | Disabled.                                                                                                                                                                 |
| Reserved                | 13H–FFH         | _                                     | -                                                                                                                                                                         |

#### Table 109. Debug Command Enable/Disable (Continued)

In the list of OCD commands that follows, data and commands sent from the host to the On-Chip Debugger are identified by DBG  $\leftarrow$  Command/Data. Data sent from the On-Chip Debugger back to the host is identified by DBG  $\rightarrow$  Data.

**Read OCD Revision (00H).** The Read OCD Revision command determines the version of the On-Chip Debugger. If OCD commands are added, removed, or changed, this revision number changes.

```
DBG \leftarrow 00H
DBG \rightarrow OCDRev[15:8] (Major revision number)
DBG \rightarrow OCDRev[7:0] (Minor revision number)
```

**Read OCD Status Register (02H).** The Read OCD Status Register command reads the OCDSTAT Register.

DBG  $\leftarrow$  02H DBG  $\rightarrow$  OCDSTAT[7:0]

**Read Runtime Counter (03H).** The Runtime Counter counts system clock cycles in between Breakpoints. The 16-bit Runtime Counter counts up from 0000H and stops at the maximum count of FFFFH. The Runtime Counter is overwritten during the Write Memory,

### Z8 Encore! XP<sup>®</sup> F082A Series Product Specification



Figure 29. Typical RC Oscillator Frequency as a Function of the External Capacitance with a  $45k\Omega$  Resistor

**Caution:** When using the external RC oscillator mode, the oscillator can stop oscillating if the power supply drops below 2.7 V, but before the power supply drops to the Voltage Brown-Out threshold. The oscillator resumes oscillation when the supply voltage exceeds 2.7 V.

202

208

- Block Transfer
- CPU Control
- Load
- Logical
- Program Control
- Rotate and Shift

Tables 120 through 127 list the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as *src*, the destination operand is *dst* and a condition code is *cc*.

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| СР       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| СРХ      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

#### Table 120. Arithmetic Instructions

|                         |                                                     | V <sub>DD</sub>      | ) = 2.7 V to 3                   | 3.6 V                            |       |                                                                  |  |
|-------------------------|-----------------------------------------------------|----------------------|----------------------------------|----------------------------------|-------|------------------------------------------------------------------|--|
| Symbol                  | Parameter                                           | Typical <sup>1</sup> | Maximum<br>Std Temp <sup>2</sup> | Maximum<br>Ext Temp <sup>3</sup> | Units | Conditions                                                       |  |
| I <sub>DD</sub><br>Stop | Supply Current in STOP Mode                         | 0.1                  |                                  |                                  | μA    | No peripherals enabled. All pins driven to $V_{DD}$ or $V_{SS}.$ |  |
| I <sub>DD</sub> Halt    | Supply Current in                                   | 35                   | 55                               | 65                               | μA    | 32kHz.                                                           |  |
|                         | HALT Mode (with                                     | 520                  |                                  |                                  | μA    | 5.5MHz.                                                          |  |
|                         | abled)                                              | 2.1                  | 2.85                             | 2.85                             | mA    | 20MHz.                                                           |  |
| I <sub>DD</sub>         | Supply Current in                                   | 2.8                  |                                  |                                  | mA    | 32kHz.                                                           |  |
|                         | ACTIVE Mode<br>(with all peripherals -<br>disabled) | 4.5                  | 5.2                              | 5.2                              | mA    | 5.5MHz.                                                          |  |
|                         |                                                     | 5.5                  | 6.5                              | 6.5                              | mA    | 10MHz.                                                           |  |
|                         | ,                                                   | 7.9                  | 11.5                             | 11.5                             | mA    | 20MHz.                                                           |  |
| I <sub>DD</sub><br>WDT  | Watchdog Timer<br>Supply Current                    | 0.9                  | 1.0                              | 1.1                              | μA    |                                                                  |  |
| I <sub>DD</sub>         | Crystal Oscillator                                  | 40                   |                                  |                                  | μA    | 32kHz.                                                           |  |
| XTAL                    | Supply Current                                      | 230                  |                                  |                                  | μA    | 4MHz.                                                            |  |
|                         |                                                     | 760                  |                                  |                                  | μA    | 20MHz.                                                           |  |
| I <sub>DD</sub> IPO     | Internal Precision<br>Oscillator Supply<br>Current  | 350                  | 500                              | 550                              | μA    |                                                                  |  |
| I <sub>DD</sub><br>VBO  | Voltage Brown-Out<br>and Low-Voltage                | 50                   |                                  |                                  | μA    | For 20-/28-pin devices (VBO only); See Note 4.                   |  |
|                         | Detect Supply Cur-                                  |                      |                                  |                                  |       | For 8-pin devices; See Note 4.                                   |  |
| I <sub>DD</sub>         | Analog to Digital                                   | 2.8                  | 3.1                              | 3.2                              | mA    | 32kHz.                                                           |  |
| ADC                     | Converter Supply                                    | 3.1                  | 3.6                              | 3.7                              | mA    | 5.5MHz.                                                          |  |
|                         | External Refer-                                     | 3.3                  | 3.7                              | 3.8                              | mA    | 10MHz.                                                           |  |
|                         | ence)                                               | 3.7                  | 4.2                              | 4.3                              | mA    | 20MHz.                                                           |  |

#### Table 132. Power Consumption

Notes:

1. Typical conditions are defined as  $V_{DD}$  = 3.3 V and +30°C.

2. Standard temperature is defined as  $\overline{T}_A = 0^{\circ}C$  to +70°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

3. Extended temperature is defined as  $T_A = -40^{\circ}$ C to +105°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

4. For this block to operate, the bandgap circuit is automatically turned on and must be added to the total supply current. This bandgap current is only added once, regardless of how many peripherals are using it.

|                          |                                                                | V <sub>DD</sub><br>T <sub>A</sub> :<br>(unless | = 3.0 V to<br>= 0°C to +7<br>otherwise | 3.6 V<br>70°C<br>e stated) |                                | Conditions                                                                                     |  |
|--------------------------|----------------------------------------------------------------|------------------------------------------------|----------------------------------------|----------------------------|--------------------------------|------------------------------------------------------------------------------------------------|--|
| Symbol                   | Parameter                                                      | Minimum                                        | Typical                                | Maximum                    | Units                          |                                                                                                |  |
|                          | Resolution                                                     | 10                                             |                                        | _                          | bits                           |                                                                                                |  |
|                          | Differential Nonlinearity (DNL)                                | -1.0                                           | _                                      | 1.0                        | LSB <sup>3</sup>               | External V <sub>REF</sub> = 2.0 V;<br>R <sub>S</sub> $\leftarrow$ 3.0 k $\Omega$               |  |
|                          | Integral Nonlinearity (INL)                                    | -3.0                                           | _                                      | 3.0                        | LSB <sup>3</sup>               | External V <sub>REF</sub> = 2.0 V;<br>R <sub>S</sub> $\leftarrow$ 3.0 k $\Omega$               |  |
|                          | Offset Error with Calibra-<br>tion                             |                                                | <u>+</u> 1                             |                            | LSB <sup>3</sup>               |                                                                                                |  |
|                          | Absolute Accuracy with<br>Calibration                          |                                                | <u>+</u> 3                             |                            | LSB <sup>3</sup>               |                                                                                                |  |
| V <sub>REF</sub>         | Internal Reference Volt-<br>age                                | 1.0<br>2.0                                     | 1.1<br>2.2                             | 1.2<br>2.4                 | V                              | REFSEL=01<br>REFSEL=10                                                                         |  |
| V <sub>REF</sub>         | Internal Reference Varia-<br>tion with Temperature             |                                                | <u>+</u> 1.0                           |                            | %                              | Temperature variation with $V_{DD} = 3.0$                                                      |  |
| V <sub>REF</sub>         | Internal Reference Volt-<br>age Variation with V <sub>DD</sub> |                                                | <u>+</u> 0.5                           |                            | %                              | Supply voltage varia-<br>tion with $T_A = 30^{\circ}C$                                         |  |
| R <sub>RE-</sub><br>FOUT | Reference Buffer Output<br>Impedance                           |                                                | 850                                    |                            | W                              | When the internal ref-<br>erence is buffered and<br>driven out to the VREF<br>pin (REFOUT = 1) |  |
|                          | Single-Shot Conversion<br>Time                                 | _                                              | 5129                                   | _                          | Sys-<br>tem<br>clock<br>cycles | All measurements but temperature sensor                                                        |  |
|                          |                                                                |                                                | 10258                                  |                            |                                | Temperature sensor<br>measurement                                                              |  |

#### Table 139. Analog-to-Digital Converter Electrical Characteristics and Timing

Notes:

1. Analog source impedance affects the ADC offset voltage (because of pin leakage) and input settling time.

2. Devices are factory calibrated at  $V_{DD}$  = 3.3V and  $T_A$  = +30°C, so the ADC is maximally accurate under these conditions.

3. LSBs are defined assuming 10-bit resolution.

4. This is the maximum recommended resistance seen by the ADC input pin.

5. The input impedance is inversely proportional to the system clock frequency.

# Packaging

Zilog's Product Line of MCUs includes the Z8F011A, Z8F012A, Z8F021A, Z8F022A, Z8F041A, Z8F042A, Z8F081A and Z8F082A devices, which are available in the following packages:

- 8-pin Plastic Dual-Inline Package (PDIP)
- 8-Pin Quad Flat No-Lead Package (QFN)/MLF-S<sup>1</sup>
- 8-pin Small Outline Integrated Circuit Package (SOIC)
- 20-pin Small Outline Integrated Circuit Package (SOIC)
- 20-pin Small Shrink Outline Package (SSOP)
- 20-pin Plastic Dual-Inline Package (PDIP)
- 28-pin Small Outline Integrated Circuit Package (SOIC)
- 28-pin Small Shrink Outline Package (SSOP)
- 28-pin Plastic Dual-Inline Package (PDIP)

Current diagrams for each of these packages are published in Zilog's <u>Packaging Product</u> <u>Specification (PS0072)</u>, which is available free for download from the Zilog website.

<sup>1.</sup> The footprint of the QFN)/MLF-S package is identical to that of the 8-pin SOIC package, but with a lower profile.

| Part Number                       | Flash     | RAM      | SDVN | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |  |
|-----------------------------------|-----------|----------|------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|--|
| Z8 Encore! XP F082A               | KB Flas   | sh       |      |           |            |                     |                     |                |            |                    |                     |  |
| Standard Temperature: 0°C to 70°C |           |          |      |           |            |                     |                     |                |            |                    |                     |  |
| Z8F081APB020SG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |  |
| Z8F081AQB020SG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |  |
| Z8F081ASB020SG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |  |
| Z8F081ASH020SG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |  |
| Z8F081AHH020SG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |  |
| Z8F081APH020SG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |  |
| Z8F081ASJ020SG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |  |
| Z8F081AHJ020SG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |  |
| Z8F081APJ020SG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |  |
| Extended Temperatu                | ıre: –40° | °C to 10 | 5°C  |           |            |                     |                     |                |            |                    |                     |  |
| Z8F081APB020EG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |  |
| Z8F081AQB020EG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |  |
| Z8F081ASB020EG                    | 8KB       | 1KB      | 0    | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |  |
| Z8F081ASH020EG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |  |
| Z8F081AHH020EG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |  |
| Z8F081APH020EG                    | 8KB       | 1KB      | 0    | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |  |
| Z8F081ASJ020EG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |  |
| Z8F081AHJ020EG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |  |
| Z8F081APJ020EG                    | 8KB       | 1KB      | 0    | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |  |

### Table 148. Z8 Encore! XP F082A Series Ordering Matrix