# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT           |
| Number of I/O              | 17                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 128 x 8                                                   |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f041ash020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Warning:** DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.

### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2012 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore! and Z8 Encore! XP are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.

# Z8 Encore! XP<sup>®</sup> F082A Series Product Specification

| Table 29. | Port A–C Input Data Registers (PxIN)            |
|-----------|-------------------------------------------------|
| Table 30. | Port A–D Output Data Register (PxOUT)           |
| Table 31. | LED Drive Enable (LEDEN)                        |
| Table 32. | LED Drive Level High Register (LEDLVLH)         |
| Table 33. | LED Drive Level Low Register (LEDLVLL)          |
| Table 34. | Trap and Interrupt Vectors in Order of Priority |
| Table 35. | Interrupt Request 0 Register (IRQ0)             |
| Table 36. | Interrupt Request 1 Register (IRQ1)             |
| Table 37. | Interrupt Request 2 Register (IRQ2)             |
| Table 38. | IRQ0 Enable and Priority Encoding               |
| Table 39. | IRQ0 Enable High Bit Register (IRQ0ENH)         |
| Table 40. | IRQ0 Enable Low Bit Register (IRQ0ENL)          |
| Table 41. | IRQ1 Enable and Priority Encoding               |
| Table 42. | IRQ1 Enable Low Bit Register (IRQ1ENL)          |
| Table 43. | IRQ1 Enable High Bit Register (IRQ1ENH)         |
| Table 44. | IRQ2 Enable and Priority Encoding               |
| Table 45. | IRQ2 Enable High Bit Register (IRQ2ENH)         |
| Table 46. | Interrupt Edge Select Register (IRQES)          |
| Table 47. | IRQ2 Enable Low Bit Register (IRQ2ENL)          |
| Table 48. | Shared Interrupt Select Register (IRQSS)        |
| Table 49. | Interrupt Control Register (IRQCTL)             |
| Table 50. | Timer 0–1 Control Register 0 (TxCTL0)85         |
| Table 51. | Timer 0–1 Control Register 1 (TxCTL1) 86        |
| Table 52. | Timer 0–1 High Byte Register (TxH) 90           |
| Table 53. | Timer 0–1 Low Byte Register (TxL)               |
| Table 54. | Timer 0–1 Reload High Byte Register (TxRH)      |
| Table 55. | Timer 0–1 Reload Low Byte Register (TxRL)       |
| Table 56. | Timer 0–1 PWM High Byte Register (TxPWMH)       |
| Table 57. | Timer 0–1 PWM Low Byte Register (TxPWML)        |
| Table 58. | Watchdog Timer Approximate Time-Out Delays      |

Rate Generator to function as an additional counter if the UART functionality is not employed.

## **UART Baud Rate Generator**

The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

When the UART is disabled, the Baud Rate Generator functions as a basic 16-bit timer with an interrupt upon time-out. Observe the following steps to configure the Baud Rate Generator as a timer with an interrupt upon time-out:

- 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0.
- 2. Load the acceptable 16-bit count value into the UART Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the **BRGCTI**bit in the UART Control 1 Register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval(s) = System Clock Period (s)  $\times$  BRG[15:0]

# **UART Control Register Definitions**

The UART Control registers support the UART and the associated Infrared Encoder/ Decoders. For more information about infrared operation, see the <u>Infrared Encoder/</u><u>Decoder</u> chapter on page 120.

## **UART Control 0 and Control 1 Registers**

The UART Control 0 (UxCTL0) and Control 1 (UxCTL1) registers, shown in Tables 63 and 64, configure the properties of the UART's transmit and receive operations. The UART Control registers must not be written while the UART is enabled.

| 8KB Flash     |                 | 4KB Flash    |                 |                                           |            |
|---------------|-----------------|--------------|-----------------|-------------------------------------------|------------|
| Program Memor | ry              | Program Memo | ry              | 2KB Flash                                 |            |
|               | Addresses (hex) |              | Addresses (hex) | Addresses                                 | (hex)      |
| Sector 7      | 1C00            | Sector 7     | 0E00            | Sector 3                                  | 7FF        |
| Sector 6      | 1BFF            | Sector 6     | 0DFF            | Sector 2                                  | 400        |
|               | 1800<br>17FF    |              | 0C00<br>0BFF    | Sector 1                                  | згг<br>200 |
| Sector 5      | 1400            | Sector 5     | 0A00            | Sector 0                                  | 1FF        |
| Sector 4      | 13FF<br>1000    | Sector 4     | 09FF<br>0800    |                                           | 000        |
| Sector 3      | 0FFF<br>0C00    | Sector 3     | 07FF<br>0600    | 1 KB Flash<br>Program Memory<br>Addresses | : (hex)    |
| Sector 2      | 0BFF<br>0800    | Sector 2     | 05FF<br>0400    | Sector 1                                  | )3FF       |
| Sector 1      | 07FF<br>0400    | Sector 1     | 03FF<br>0200    | Sector 0                                  | 01FF       |
| Sector 0      | 03FF<br>0000    | Sector 0     | 01FF<br>0000    |                                           |            |

Figure 21. Flash Memory Arrangement

# **Flash Information Area**

The Flash information area is separate from Program Memory and is mapped to the address range FE00H to FFFFH This area is readable but cannot be erased or overwritten. Factory trim values for the analog peripherals are stored here. Factory calibration data for the ADC is also stored here.

# Operation

The Flash Controller programs and erases Flash memory. The Flash Controller provides the proper Flash controls and timing for Byte Programming, Page Erase and Mass Erase of Flash memory.

The Flash Controller contains several protection mechanisms to prevent accidental programming or erasure. These mechanism operate on the page, sector and full-memory levels.

## Flash Controller Behavior in DEBUG Mode

The following changes in behavior of the Flash Controller occur when the Flash Controller is accessed using the On-Chip Debugger:

- The Flash Write Protect option bit is ignored.
- The Flash Sector Protect Register is ignored for programming and erase operations.
- Programming operations are not limited to the page selected in the Page Select Register.
- Bits in the Flash Sector Protect Register can be written to one or zero.
- The second write of the Page Select Register to unlock the Flash Controller is not necessary.
- The Page Select Register can be written when the Flash Controller is unlocked.
- The Mass Erase command is enabled through the Flash Control Register.

**Caution:** For security reasons, the Flash controller allows only a single page to be opened for write/ erase. When writing multiple Flash pages, the flash controller must go through the unlock sequence again to select another page.

# **Flash Control Register Definitions**

This section defines the features of the following Flash Control registers.

Flash Control Register: see page 153

Flash Status Register: see page 155

Flash Page Select Register: see page 156

Flash Sector Protect Register: see page 157

Flash Frequency High and Low Byte Registers: see page 157

## **Flash Control Register**

The Flash Controller must be unlocked using the Flash Control (FCTL) Register before programming or erasing the Flash memory. Writing the sequence 73H 8CH sequentially, to the Flash Control Register unlocks the Flash Controller. When the Flash Controller is unlocked, the Flash memory can be enabled for Mass Erase or Page Erase by writing the appropriate enable command to the FCTL. Page Erase applies only to the active page selected in Flash Page Select Register. Mass Erase is enabled only through the On-Chip

| Info Page | Memory<br>Address | Compensation Usage      | ADC Mode                 | Reference Type |
|-----------|-------------------|-------------------------|--------------------------|----------------|
| 12        | FF12              | Positive Gain High Byte | Differential Unbuffered  | Internal 2.0 V |
| 13        | FE13              | Positive Gain Low Byte  | Differential Unbuffered  | Internal 2.0 V |
| 30        | FE30              | Negative Gain High Byte | Differential Unbuffered  | Internal 2.0 V |
| 31        | FE31              | Negative Gain Low Byte  | Differential Unbuffered  | Internal 2.0 V |
| 72        | FE72              | Offset                  | Differential Unbuffered  | Internal 1.0 V |
| 14        | FE14              | Positive Gain High Byte | Differential Unbuffered  | Internal 1.0 V |
| 15        | FE15              | Positive Gain Low Byte  | Differential Unbuffered  | Internal 1.0 V |
| 32        | FE32              | Negative Gain High Byte | Differential Unbuffered  | Internal 1.0 V |
| 33        | FE33              | Negative Gain Low Byte  | Differential Unbuffered  | Internal 1.0 V |
| 75        | FE75              | Offset                  | Differential Unbuffered  | External 2.0 V |
| 16        | FE16              | Positive Gain High Byte | Differential Unbuffered  | External 2.0 V |
| 17        | FE17              | Positive Gain Low Byte  | Differential Unbuffered  | External 2.0 V |
| 34        | FE34              | Negative Gain High Byte | Differential Unbuffered  | External 2.0 V |
| 35        | FE35              | Negative Gain Low Byte  | Differential Unbuffered  | External 2.0 V |
| 78        | FE78              | Offset                  | Differential 1x Buffered | Internal 2.0 V |
| 18        | FE18              | Positive Gain High Byte | Differential 1x Buffered | Internal 2.0 V |
| 19        | FE19              | Positive Gain Low Byte  | Differential 1x Buffered | Internal 2.0 V |
| 36        | FE36              | Negative Gain High Byte | Differential 1x Buffered | Internal 2.0 V |
| 37        | FE37              | Negative Gain Low Byte  | Differential 1x Buffered | Internal 2.0 V |
| 7B        | FE7B              | Offset                  | Differential 1x Buffered | External 2.0 V |
| 1A        | FE1A              | Positive Gain High Byte | Differential 1x Buffered | External 2.0 V |
| 1B        | FE1B              | Positive Gain Low Byte  | Differential 1x Buffered | External 2.0 V |
| 38        | FE38              | Negative Gain High Byte | Differential 1x Buffered | External 2.0 V |
| 39        | FE39              | Negative Gain Low Byte  | Differential 1x Buffered | External 2.0 V |

## Table 97. ADC Calibration Data Location (Continued)

## **Byte Write**

To write a byte to the NVDS array, the user code must first push the address, then the data byte onto the stack. The user code issues a CALL instruction to the address of the byte-write routine (0x10B3). At the return from the sub-routine, the write status byte resides in working register R0. The bit fields of this status byte are defined in Table 106. The contents of the status byte are undefined for write operations to illegal addresses. Also, user code must pop the address and data bytes off the stack.

The write routine uses 13 bytes of stack space in addition to the two bytes of address and data pushed by the user. Sufficient memory must be available for this stack usage.

Because of the Flash memory architecture, NVDS writes exhibit a nonuniform execution time. In general, a write takes  $251 \mu s$  (assuming a 20MHz system clock). Every 400 to 500 writes, however, a maintenance operation is necessary. In this rare occurrence, the write takes up to 61 ms to complete. Slower system clock speeds result in proportionally higher execution times.

NVDS byte writes to invalid addresses (those exceeding the NVDS array size) have no effect. Illegal write operations have a  $2\mu s$  execution time.

| Bit              | 7        | 6 | 5 | 4    | 3  | 2   | 1   | 0 |
|------------------|----------|---|---|------|----|-----|-----|---|
| Field            | Reserved |   |   | RCPY | PF | AWE | DWE |   |
| Default<br>Value | 0        | 0 | 0 | 0    | 0  | 0   | 0   | 0 |

#### Table 106. Write Status Byte

| Bit   | Description                                                                                                 |
|-------|-------------------------------------------------------------------------------------------------------------|
| [7:4] | Reserved<br>These bits are reserved and must be programmed to 0000.                                         |
| [3]   | <b>Recopy Subroutine Executed</b>                                                                           |
| RCPY  | A recopy subroutine was executed. These operations take significantly longer than a normal write operation. |
| [2]   | <b>Power Failure Indicator</b>                                                                              |
| PF    | A power failure or system reset occurred during the most recent attempted write to the NVDS array.          |
| [1]   | Address Write Error                                                                                         |
| AWE   | An address byte failure occurred during the most recent attempted write to the NVDS array.                  |
| [0]   | Data Write Error                                                                                            |
| DWE   | A data byte failure occurred during the most recent attempted write to the NVDS array.                      |