



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                     |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | IrDA, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 23                                                           |
| Program Memory Size        | 4KB (4K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | 128 x 8                                                      |
| RAM Size                   | 1K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                  |
| Data Converters            | A/D 8x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | 0°C ~ 70°C (TA)                                              |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                               |
| Supplier Device Package    | -                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f042ahj020sg    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| )                  | Table 4. Pin Characteristics (8-Pin Devices) |                                                                         |                                       |                    |                                                               |                              |                                                               |                                       |
|--------------------|----------------------------------------------|-------------------------------------------------------------------------|---------------------------------------|--------------------|---------------------------------------------------------------|------------------------------|---------------------------------------------------------------|---------------------------------------|
| Symbol<br>Mnemonic | Direction                                    | Reset<br>Direction                                                      | Active<br>Low<br>or<br>Active<br>High | Tristate<br>Output | Internal<br>Pull-up or<br>Pull-down                           | Schmitt-<br>Trigger<br>Input | Open Drain<br>Output                                          | 5V<br>Tolerance                       |
| PA0/DBG            | I/O                                          | I (but can<br>change<br>during<br>reset if key<br>sequence<br>detected) | N/A                                   | Yes                | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | Yes,<br>unless<br>pull-ups<br>enabled |
| PA1                | I/O                                          | I                                                                       | N/A                                   | Yes                | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | Yes,<br>unless<br>pull-ups<br>enabled |
| RESET/<br>PA2      | I/O                                          | I/O<br>(defaults<br>to RESET)                                           | Low (in<br>Reset<br>mode)             | Yes                | Programma-<br>ble for PA2;<br>alw <u>ays on f</u> or<br>RESET | Yes                          | Programma-<br>ble for PA2;<br>alw <u>ays on f</u> or<br>RESET | Yes,<br>unless<br>pull-ups<br>enabled |
| PA[5:3]            | I/O                                          | I                                                                       | N/A                                   | Yes                | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | Yes,<br>unless<br>pull-ups<br>enabled |
| V <sub>DD</sub>    | N/A                                          | N/A                                                                     | N/A                                   | N/A                | N/A                                                           | N/A                          | N/A                                                           | N/A                                   |
| V <sub>SS</sub>    | N/A                                          | N/A                                                                     | N/A                                   | N/A                | N/A                                                           | N/A                          | N/A                                                           | N/A                                   |

| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6            | 5            | 4           | 3           | 2        | 1 | 0   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-------------|-------------|----------|---|-----|
| Field       | POR                                                                                                                                                                                                                                                                                                                                                                                                                                             | STOP         | WDT          | EXT         |             | Reserved |   | LVD |
| RESET       | See d                                                                                                                                                                                                                                                                                                                                                                                                                                           | lescriptions | below        | 0           | 0           | 0        | 0 | 0   |
| R/W         | R                                                                                                                                                                                                                                                                                                                                                                                                                                               | R            | R            | R           | R           | R        | R | R   |
| Address     |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |              | FF          | ОH          |          |   |     |
| Bit         | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                      | n            |              |             |             |          |   |     |
| [7]<br>POR  | <b>Power-On Reset Indicator</b><br>If this bit is set to 1, a Power-On Reset event occurs. This bit is reset to 0 if a WDT time-out or<br>Stop Mode Recovery occurs. This bit is also reset to 0 when the register is read.                                                                                                                                                                                                                     |              |              |             |             |          |   |     |
| [6]<br>STOP | <b>Stop Mode Recovery Indicator</b><br>If this bit is set to 1, a Stop Mode Recovery occurs. If the STOP and WDT bits are both set to 1, the Stop Mode Recovery occurs because of a WDT time-out. If the STOP bit is 1 and the WDT bit is 0, the Stop Mode Recovery was not caused by a WDT time-out. This bit is reset by a Power-On Reset or a WDT time-out that occurred while not in STOP Mode. Reading this register also resets this bit. |              |              |             |             |          |   |     |
| [5]<br>WDT  | Watchdog Timer Time-Out Indicator<br>If this bit is set to 1, a WDT time-out occurs. A POR resets this pin. A Stop Mode Recovery<br>from a change in an input pin also resets this bit. Reading this register resets this bit. This read<br>must occur before clearing the WDT interrupt.                                                                                                                                                       |              |              |             |             |          |   |     |
| [4]<br>EXT  | <b>External Reset Indicator</b><br>If this bit is set to 1, a Reset initiated by the external RESET pin occurs. A Power-On Reset or<br>a Stop Mode Recovery from a change in an input pin resets this bit. Reading this register<br>resets this bit.                                                                                                                                                                                            |              |              |             |             |          |   |     |
| [3:1]       | Reserved<br>These bits a                                                                                                                                                                                                                                                                                                                                                                                                                        | are reserved | d and must b | pe programn | ned to 000. |          |   |     |
| [0]<br>LVD  | <b>Low Voltage Detection Indicator</b><br>If this bit is set to 1 the current state of the supply voltage is below the low voltage detection<br>threshold. This value is not latched but is a real-time indicator of the supply voltage level.                                                                                                                                                                                                  |              |              |             |             |          |   |     |

### Table 11. Reset Status Register (RSTSTAT)

## Port A–D Address Registers

The Port A–D Address registers select the GPIO port functionality accessible through the Port A–D Control registers. The Port A–D Address and Control registers combine to provide access to all GPIO port controls; see Tables 18 and 19.

| Bit     | 7          | 6                      | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------------|------------------------|-----|-----|-----|-----|-----|-----|
| Field   | PADDR[7:0] |                        |     |     |     |     |     |     |
| RESET   |            | 00H                    |     |     |     |     |     |     |
| R/W     | R/W        | R/W                    | R/W | R/W | R/W | R/W | R/W | R/W |
| Address |            | FD0H, FD4H, FD8H, FDCH |     |     |     |     |     |     |

#### Table 18. Port A–D GPIO Address Registers (PxADDR)

| Bit         | Description                                                                                    |
|-------------|------------------------------------------------------------------------------------------------|
| [7:0]       | Port Address                                                                                   |
| PADDRx      | The Port Address selects one of the subregisters accessible through the Port Control Register. |
| Note: x inc | dicates the specific GPIO port pin number (7–0).                                               |

#### Table 19. Port A–D GPIO Address Registers by Bit Description

| PADDR[7:0] | Port Control Subregister accessible using the Port A–D Control Registers       |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental port reconfiguration. |
| 01H        | Data Direction.                                                                |
| 02H        | Alternate Function.                                                            |
| 03H        | Output Control (Open-Drain).                                                   |
| 04H        | High Drive Enable.                                                             |
| 05H        | Stop Mode Recovery Source Enable.                                              |
| 06H        | Pull-up Enable.                                                                |
| 07H        | Alternate Function Set 1.                                                      |
| 08H        | Alternate Function Set 2.                                                      |
| 09H–FFH    | No function.                                                                   |

## **Timers**

These Z8 Encore! XP F082A Series products contain two 16-bit reloadable timers that can be used for timing, event counting, or generation of pulse-width modulated (PWM) signals. The timers' feature include:

- 16-bit reload counter
- Programmable prescaler with prescale values from 1 to 128
- PWM output generation
- Capture and compare capability
- External input pin for timer input, clock gating, or capture signal. External input pin signal frequency is limited to a maximum of one-fourth the system clock frequency
- Timer output pin
- Timer interrupt

In addition to the timers described in this chapter, the Baud Rate Generator of the UART (if unused) may also provide basic timing functionality. For information about using the Baud Rate Generator as an additional timer, see the <u>Universal Asynchronous Receiver/</u> <u>Transmitter</u> chapter on page 99.

## Architecture

Figure 9 displays the architecture of the timers.

enabled, the Timer Output pin changes state (from Low to High or from High to Low) at timer Reload.

Observe the following steps for configuring a timer for COUNTER Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the Timer Input signal for the count. This selection also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in COUNTER Mode. After the first timer Reload in COUNTER Mode, counting always begins at the reset value of 0001H. In COUNTER Mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 7. Write to the Timer Control Register to enable the timer.

In COUNTER Mode, the number of Timer Input transitions since the timer start is computed via the following equation:

COUNTER Mode Timer Input Transitions = Current Count Value-Start Value

#### COMPARATOR COUNTER Mode

In COMPARATOR COUNTER Mode, the timer counts input transitions from the analog comparator output. The TPOL bit in the Timer Control Register selects whether the count occurs on the rising edge or the falling edge of the comparator output signal. In COMPAR-ATOR COUNTER Mode, the prescaler is disabled.

#### Bit Description (Continued)

#### [6] Timer Input/Output Polarity

TPOL Operation of this bit is a function of the current operating mode of the timer.

#### **ONE-SHOT Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **CONTINUOUS Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **COUNTER Mode**

If the timer is enabled the Timer Output signal is complemented after timer reload.

- 0 = Count occurs on the rising edge of the Timer Input signal.
- 1 = Count occurs on the falling edge of the Timer Input signal.

#### PWM SINGLE OUTPUT Mode

- 0 = Timer Output is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon reload.
- 1 = Timer Output is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon reload.

#### CAPTURE Mode

0 = Count is captured on the rising edge of the Timer Input signal.

1 = Count is captured on the falling edge of the Timer Input signal.

#### COMPARE Mode

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

## Timer 0–1 PWM High and Low Byte Registers

The Timer 0–1 PWM High and Low Byte (TxPWMH and TxPWML) registers, shown in Tables 56 and 57, control Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the CAPTURE and CAPTURE/COMPARE modes.

| Bit     | 7          | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|------------|-----------------------------|---|---|---|---|---|---|
| Field   |            | PWMH                        |   |   |   |   |   |   |
| RESET   | 0          | 0                           | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W     | R/W        | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |
| Address | F04H, F0CH |                             |   |   |   |   |   |   |

#### Table 56. Timer 0–1 PWM High Byte Register (TxPWMH)

#### Table 57. Timer 0–1 PWM Low Byte Register (TxPWML)

| Bit     | 7    | 6          | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|------|------------|-----|-----|-----|-----|-----|-----|
| Field   | PWML |            |     |     |     |     |     |     |
| RESET   | 0    | 0          | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     | R/W  | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |
| Address |      | F05H, F0DH |     |     |     |     |     |     |

#### Bit Description

| [7:0] | Pulse-Width Modulator High and Low Bytes                                                     |
|-------|----------------------------------------------------------------------------------------------|
| PWMH, | These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current |
| PWML  | 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output        |
|       | value is set by the TPOL bit in the Timer Control Register (TxCTL1) Register.                |

The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operating in CAPTURE or CAPTURE/COMPARE modes.



Figure 11. UART Asynchronous Data Format without Parity



Figure 12. UART Asynchronous Data Format with Parity

## **Transmitting Data using the Polled Method**

Observe the following steps to transmit data using the polled method of operation:

- 1. Write to the UART Baud Rate High and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. Write to the UART Control 1 Register, if MULTIPROCESSOR Mode is appropriate, to enable MULTIPROCESSOR (9-bit) Mode functions.
- 4. Set the Multiprocessor Mode Select (MPEN) bit to enable MULTIPROCESSOR Mode.
- 5. Write to the UART Control 0 Register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - Set the parity enable bit (PEN), if parity is appropriate and MULTIPROCESSOR Mode is not enabled and select either even or odd parity (PSEL)

| #3 | #3 | #3 | #3 |
|----|----|----|----|

4. Round the result and discard the least significant two bytes (equivalent to dividing by  $2^{16}$ ).

| #3     | #3     | #3   | #3   |
|--------|--------|------|------|
| _      |        |      |      |
|        |        |      |      |
| 0x00   | 0x00   | 0x80 | 0x00 |
| =      |        |      |      |
| #4 MSB | #4 LSB | ]    |      |

5. Determine the sign of the gain correction factor using the sign bits from <u>Step 2</u>. If the offset-corrected ADC value *and* the gain correction word both have the same sign, then the factor is positive and remains unchanged. If they have differing signs, then the factor is negative and must be multiplied by -1.

| #5 MSB | #5 LSB |
|--------|--------|
|--------|--------|

6. Add the gain correction factor to the original offset corrected value.

| #5 MSB | #5 LSB |
|--------|--------|
|        |        |
| +      |        |
| #1 MSB | #1 LSB |
|        |        |
| =      |        |
| #6 MSB | #6 LSB |
| 1      | 1      |

7. Shift the result to the right, using the sign bit determined in <u>Step 1</u>, to allow for the detection of computational overflow.

|--|

132

| Bit             | Description (Continued)                                                                                                                                                                                                                                                                                                                                                |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5:2]<br>REFLVL | Internal Reference Voltage LevelThis reference is independent of the ADC voltage reference. Note: 8-pin devices contain twoadditional LSBs for increased resolution.For 20-/28-pin devices:0000 = $0.0 \vee$ 0001 = $0.2 \vee$ 0010 = $0.4 \vee$ 0011 = $0.6 \vee$ 0100 = $0.8 \vee$ 0101 = $1.0 \vee$ (Default)0111 = $1.4 \vee$ 1000 = $1.6 \vee$ 10101 = $1.8 \vee$ |
|                 | 1010–1111 = Reserved                                                                                                                                                                                                                                                                                                                                                   |

## Flash Page Select Register

The Flash Page Select (FPS) Register shares address space with the Flash Sector Protect Register. Unless the Flash controller is unlocked and written with 5EH, writes to this address target the Flash Page Select Register.

The register is used to select one of the available Flash memory pages to be programmed or erased. Each Flash Page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory having addresses with the most significant 7 bits given by FPS[6:0] are chosen for program/erase operation.

| Bit     | 7       | 6   | 5 4 3 2 1 0 |     |     |             |  |  |  |  |  |  |
|---------|---------|-----|-------------|-----|-----|-------------|--|--|--|--|--|--|
| Field   | INFO_EN |     | PAGE        |     |     |             |  |  |  |  |  |  |
| RESET   | 0       | 0   | 0           | 0   | 0   | 0 0 0       |  |  |  |  |  |  |
| R/W     | R/W     | R/W | R/W         | R/W | R/W | R/W R/W R/W |  |  |  |  |  |  |
| Address |         |     |             | FF  | 9H  |             |  |  |  |  |  |  |

#### Table 82. Flash Page Select Register (FPS)

#### Bit Description

#### [7] Information Area Enable

INFO\_EN 0 = Information Area us not selected.

1 = Information Area is selected. The Information Area is mapped into the Program Memory address space at addresses FE00H through FFFFH.

#### [6:0] Page Select

PAGE This 7-bit field identifies the Flash memory page for Page Erase and page unlocking. Program Memory Address[15:9] = PAGE[6:0]. For the Z8F08xx devices, the upper 3 bits must be zero. For the Z8F04xx devices, the upper 4 bits must be zero. For Z8F02xx devices, the upper 5 bits must always be 0. For the Z8F01xx devices, the upper 6 bits must always be 0.

## **Flash Sector Protect Register**

The Flash Sector Protect (FPROT) Register is shared with the Flash Page Select Register. When the Flash Control Register is written with 5EH, the next write to this address targets the Flash Sector Protect Register. In all other cases, it targets the Flash Page Select Register.

This register selects one of the 8 available Flash memory sectors to be protected. The reset state of each Sector Protect bit is an unprotected state. After a sector is protected by setting its corresponding register bit, it cannot be unprotected (the register bit cannot be cleared) without powering down the device.

| Bit     | 7      | 6      | 5      | 4             | 3   | 2             | 1   | 0      |
|---------|--------|--------|--------|---------------|-----|---------------|-----|--------|
| Field   | SPROT7 | SPROT6 | SPROT5 | SPROT4 SPROT3 |     | SPROT3 SPROT2 |     | SPROT0 |
| RESET   | 0      | 0      | 0      | 0             | 0   | 0             | 0   | 0      |
| R/W     | R/W    | R/W    | R/W    | R/W           | R/W | R/W           | R/W | R/W    |
| Address |        |        |        | FF            | 9H  |               |     |        |

Table 83. Flash Sector Protect Register (FPROT)

#### Bit Description

#### [7:0] Sector Protection

- SPROT*n* Each bit corresponds to a 1024-byte Flash sector on devices in the 8K range, while the remaining devices correspond to a 512-byte Flash sector. To determine the appropriate Flash memory sector address range and sector number for your Z8F082A Series product, please refer to <u>Table 78</u> on page 146 and to Figure 21, which follows the table.
  - For Z8F08xA and Z8F04xA devices, all bits are used.
  - For Z8F02xA devices, the upper 4 bits are unused.
  - For Z8F01xA devices, the upper 6 bits are unused.

## Flash Frequency High and Low Byte Registers

The Flash Frequency High (FFREQH) and Low Byte (FFREQL) registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in kHz) and is calculated using the following equation:

$$FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System Clock Frequency}{1000}$$

# **On-Chip Debugger**

The Z8 Encore! XP F082A Series devices contain an integrated On-Chip Debugger (OCD) that provides advanced debugging features including:

- Single pin interface
- Reading and writing of the register file
- Reading and writing of program and data memory
- Setting of breakpoints and watchpoints
- Executing eZ8 CPU instructions
- Debug pin sharing with general-purpose input-output function to maximize pins available to the user (8-pin product only)

## Architecture

The on-chip debugger consists of four primary functional blocks: transmitter, receiver, auto-baud detector/generator and debug controller. Figure 23 displays the architecture of the on-chip debugger.



Figure 23. On-Chip Debugger Block Diagram

 If the PA2/RESET pin is held Low while a 32-bit key sequence is issued to the PA0/ DBG pin, the DBG feature is unlocked. After releasing PA2/RESET, it is pulled High. At this point, the PA0/DBG pin may be used to autobaud and cause the device to enter DEBUG Mode. See the <u>OCD Unlock Sequence (8-Pin Devices Only) section on</u> page 185.

#### **Exiting DEBUG Mode**

The device exits DEBUG Mode following any of these operations:

- Clearing the DBGMODE bit in the OCD Control Register to 0
- Power-On Reset
- Voltage Brown-Out reset
- Watchdog Timer reset
- Asserting the RESET pin Low to initiate a Reset
- Driving the DBG pin Low while the device is in STOP Mode initiates a System Reset

### OCD Data Format

The OCD interface uses the asynchronous data format defined for RS-232. Each character transmitted and received by the OCD consists of 1 Start bit, 8 data bits (least-significant bit first) and 1 Stop bit as displayed in Figure 26.

|  | START | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | STOP |  |
|--|-------|----|----|----|----|----|----|----|----|------|--|
|--|-------|----|----|----|----|----|----|----|----|------|--|

Figure 26. OCD Data Format

**Note:** When responding to a request for data, the OCD may commence transmitting immediately after receiving the stop bit of an incoming frame. Therefore, when sending the stop bit, the host must not actively drive the DBG pin High for more than 0.5 bit times. Zilog recommends that, if possible, the host drives the DBG pin using an open drain output to avoid this issue.

### **OCD Auto-Baud Detector/Generator**

To run over a range of baud rates (data bits per second) with various system clock frequencies, the On-Chip Debugger contains an Auto-Baud Detector/Generator. After a reset, the OCD is idle until it receives data. The OCD requires that the first character sent from the

**Read Register (09H).** The Read Register command reads data from the Register File. Data can be read 1–256 bytes at a time (256 bytes can be read by setting size to 0). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, this command returns FFH for all the data values.

DBG  $\leftarrow$  09H DBG  $\leftarrow$  {4'h0,Register Address[11:8] DBG  $\leftarrow$  Register Address[7:0] DBG  $\leftarrow$  Size[7:0] DBG  $\rightarrow$  1-256 data bytes

**Write Program Memory (0AH).** The Write Program Memory command writes data to Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, the data is discarded.

```
DBG \leftarrow 0AH
DBG \leftarrow Program Memory Address[15:8]
DBG \leftarrow Program Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

**Read Program Memory (0BH).** The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1–65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, this command returns FFH for the data.

```
DBG \leftarrow 0BH

DBG \leftarrow Program Memory Address[15:8]

DBG \leftarrow Program Memory Address[7:0]

DBG \leftarrow Size[15:8]

DBG \leftarrow Size[7:0]

DBG \rightarrow 1-65536 data bytes
```

**Write Data Memory (0CH).** The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, the data is discarded.

DBG  $\leftarrow$  0CH DBG  $\leftarrow$  Data Memory Address[15:8] DBG  $\leftarrow$  Data Memory Address[7:0] the Watchdog Timer failure can be detected. A very slow system clock results in very slow detection times.

**Caution:** It is possible to disable the clock failure detection circuitry and all functioning clock sources. In this case, the Z8 Encore! XP F082A Series device ceases functioning and can only be recovered by Power-On-Reset.

## **Oscillator Control Register Definitions**

The Oscillator Control Register (OSCCTL) enables/disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry and selects the primary oscillator, which becomes the system clock.

The Oscillator Control Register must be unlocked before writing. Unlock the Oscillator Control Register by writing the two-step sequence E7H followed by 18H. The register is locked at successful completion of a register write to the OSCCTL.

| Bit     | 7     | 6     | 5     | 4     | 3     | 2 1 0       |  |  |  |  |
|---------|-------|-------|-------|-------|-------|-------------|--|--|--|--|
| Field   | INTEN | XTLEN | WDTEN | SOFEN | WDFEN | SCKSEL      |  |  |  |  |
| RESET   | 1     | 0     | 1     | 0     | 0     | 0 0 0       |  |  |  |  |
| R/W     | R/W   | R/W   | R/W   | R/W   | R/W   | R/W R/W R/W |  |  |  |  |
| Address |       |       |       | F8    | 6H    |             |  |  |  |  |

Table 113. Oscillator Control Register (OSCCTL)

| Bit          | Description                                                                                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>INTEN | Internal Precision Oscillator Enable<br>1 = Internal precision oscillator is enabled.<br>0 = Internal precision oscillator is disabled.                                                             |
| [6]<br>XTLEN | Crystal Oscillator Enable; this setting overrides the GPIO register control for PA0 and PA1<br>1 = Crystal oscillator is enabled.<br>0 = Crystal oscillator is disabled.                            |
| [5]<br>WDTEN | Watchdog Timer Oscillator Enable<br>1 = Watchdog Timer oscillator is enabled.<br>0 = Watchdog Timer oscillator is disabled.                                                                         |
| [4]<br>SOFEN | System Clock Oscillator Failure Detection Enable1 = Failure detection and recovery of system clock oscillator is enabled.0 = Failure detection and recovery of system clock oscillator is disabled. |

214

| Assembly      |                                           | Address<br>Mode Flags |     |       |   |   | Address<br>Mode |   | Address<br>Mode |   | Address<br>Mode |   |  | Fetch | Instr.<br>Cycle |
|---------------|-------------------------------------------|-----------------------|-----|-------|---|---|-----------------|---|-----------------|---|-----------------|---|--|-------|-----------------|
| Mnemonic      | Symbolic Operation                        | dst                   | src | (Hex) | С | Ζ | S               | V | D               | Н | S               | S |  |       |                 |
| CALL dst      | $SP \leftarrow SP - 2$                    | IRR                   |     | D4    | _ | _ | _               | _ | _               | _ | 2               | 6 |  |       |                 |
|               | $@ SP \leftarrow PC \\ PC \leftarrow dst$ | DA                    |     | D6    |   |   |                 |   |                 |   | 3               | 3 |  |       |                 |
| CCF           | $C \leftarrow \sim C$                     |                       |     | EF    | * | - | _               | - | -               |   | 1               | 2 |  |       |                 |
| CLR dst       | dst ← 00H                                 | R                     |     | B0    | - | - | -               | - | -               | - | 2               | 2 |  |       |                 |
|               |                                           | IR                    |     | B1    | - |   |                 |   |                 |   | 2               | 3 |  |       |                 |
| COM dst       | dst ← ~dst                                | R                     |     | 60    | _ | * | *               | 0 | _               | - | 2               | 2 |  |       |                 |
|               |                                           | IR                    |     | 61    | - |   |                 |   |                 |   | 2               | 3 |  |       |                 |
| CP dst, src   | dst - src                                 | r                     | r   | A2    | * | * | *               | * | _               | - | 2               | 3 |  |       |                 |
|               |                                           | r                     | lr  | A3    | - |   |                 |   |                 |   | 2               | 4 |  |       |                 |
|               |                                           | R                     | R   | A4    | - |   |                 |   |                 |   | 3               | 3 |  |       |                 |
|               |                                           | R                     | IR  | A5    | - |   |                 |   |                 |   | 3               | 4 |  |       |                 |
|               |                                           | R                     | IM  | A6    | - |   |                 |   |                 |   | 3               | 3 |  |       |                 |
|               |                                           | IR                    | IM  | A7    | - |   |                 |   |                 |   | 3               | 4 |  |       |                 |
| CPC dst, src  | dst - src - C                             | r                     | r   | 1F A2 | * | * | *               | * | _               | - | 3               | 3 |  |       |                 |
|               |                                           | r                     | lr  | 1F A3 | - |   |                 |   |                 |   | 3               | 4 |  |       |                 |
|               |                                           | R                     | R   | 1F A4 | - |   |                 |   |                 |   | 4               | 3 |  |       |                 |
|               |                                           | R                     | IR  | 1F A5 | - |   |                 |   |                 |   | 4               | 4 |  |       |                 |
|               |                                           | R                     | IM  | 1F A6 | - |   |                 |   |                 |   | 4               | 3 |  |       |                 |
|               |                                           | IR                    | IM  | 1F A7 | - |   |                 |   |                 |   | 4               | 4 |  |       |                 |
| CPCX dst, src | dst - src - C                             | ER                    | ER  | 1F A8 | * | * | *               | * | _               | - | 5               | 3 |  |       |                 |
|               |                                           | ER                    | IM  | 1F A9 | - |   |                 |   |                 |   | 5               | 3 |  |       |                 |
| CPX dst, src  | dst - src                                 | ER                    | ER  | A8    | * | * | *               | * | _               | - | 4               | 3 |  |       |                 |
|               |                                           | ER                    | IM  | A9    | - |   |                 |   |                 |   | 4               | 3 |  |       |                 |

#### Table 128. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 =Set to 1.

## **Electrical Characteristics**

The data in this chapter represents all known data prior to qualification and characterization of the F082A Series of products, and is therefore subject to change. Additional electrical characteristics may be found in the individual chapters of this document.

## **Absolute Maximum Ratings**

Stresses greater than those listed in Table 130 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, tie unused inputs to one of the supply voltages ( $V_{DD}$  or  $V_{SS}$ ).

| Parameter                                                      | Minimum | Maximum | Units | Notes |
|----------------------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                                 | -40     | +105    | °C    |       |
| Storage temperature                                            | -65     | +150    | °C    |       |
| Voltage on any pin with respect to V <sub>SS</sub>             | -0.3    | +5.5    | V     | 1     |
|                                                                | -0.3    | +3.9    | V     | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$               | -0.3    | +3.6    | V     |       |
| Maximum current on input and/or inactive output pin            | -5      | +5      | μA    |       |
| Maximum output current from active output pin                  | -25     | +25     | mA    |       |
| 8-pin Packages Maximum Ratings at 0°C to 70°C                  |         |         |       |       |
| Total power dissipation                                        |         | 220     | mW    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |         | 60      | mA    |       |
| 20-pin Packages Maximum Ratings at 0°C to 70°C                 |         |         |       |       |
| Total power dissipation                                        |         | 430     | mW    |       |

| Table | 130. | Absolute   | Maximum  | Ratings |
|-------|------|------------|----------|---------|
| Iabio |      | / 10001010 | maximani | ruunigo |

| Part Number                                                                    | Flash     | RAM     | NVDS  | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
|--------------------------------------------------------------------------------|-----------|---------|-------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Z8 Encore! XP F082A Series with 4 KB Flash, 10-Bit Analog-to-Digital Converter |           |         |       |           |            |                     |                     |                |            |                    |                     |
| Standard Temperatu                                                             | re: 0°C 1 | to 70°C | ;     |           |            |                     |                     |                |            |                    |                     |
| Z8F042APB020SG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F042AQB020SG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F042ASB020SG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F042ASH020SG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F042AHH020SG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F042APH020SG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F042ASJ020SG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F042AHJ020SG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F042APJ020SG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |
| Extended Temperature: -40°C to 105°C                                           |           |         |       |           |            |                     |                     |                |            |                    |                     |
| Z8F042APB020EG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F042AQB020EG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F042ASB020EG                                                                 | 4 KB      | 1KB     | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F042ASH020EG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F042AHH020EG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F042APH020EG                                                                 | 4 KB      | 1KB     | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F042ASJ020EG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F042AHJ020EG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F042APJ020EG                                                                 | 4 KB      | 1KB     | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |

### Table 148. Z8 Encore! XP F082A Series Ordering Matrix

PS022827-1212

CONTINUOUS mode 72, 87 COUNTER mode 73, 74 **COUNTER** modes 87 GATED mode 82, 88 ONE-SHOT mode 71, 87 operating mode 71 PWM mode 76, 77, 87, 88 reading the timer count values 84 reload high and low byte registers 91 timer control register definitions 85 timer output signal operation 84 timers 0-3 control registers 85, 86 high and low byte registers 89, 92 TM 209 TMX 209 transmit IrDA data 121 transmitting UART data-polled method 101 transmitting UART dat-interrupt-driven method 102 **TRAP 211** 

## U

UART 6 architecture 99 baud rate generator 110 baud rates table 118 control register definitions 110 controller signals 10 interrupts 108 multiprocessor mode 105 receiving data using interrupt-driven method 104 receiving data using the polled method 103 transmitting data usin the interrupt-driven method 102 transmitting data using the polled method 101 x baud rate high and low registers 117 x control 0 and control 1 registers 110 x status 0 and status 1 registers 114, 115 UxBRH register 117 UxBRL register 117

UxCTL0 register 111, 117 UxCTL1 register 112 UxRXD register 116 UxSTAT0 register 114 UxSTAT1 register 115 UxTXD register 116

## V

vector 207 Voltage Brownout reset (VBR) 25

## W

Watchdog Timer approximate time-out delay 93 approximate time-out delays 140 CNTL 25 control register 96 electrical characteristics and timing 235, 238 interrupt in normal operation 94 interrupt in STOP mode 94 operation 140 refresh 94, 210 reload unlock sequence 95 reload upper, high and low registers 97 reset 26 reset in normal operation 95 reset in STOP mode 95 time-out response 94 WDTCTL register 30, 96, 141, 196 WDTH register 97 WDTL register 98 working register 206 working register pair 206 WTDU register 97

## Χ

X 207 XOR 210 XORX 210 263