



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                     |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | IrDA, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 23                                                           |
| Program Memory Size        | 4KB (4K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | 128 x 8                                                      |
| RAM Size                   | 1K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                  |
| Data Converters            | A/D 8x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | -40°C ~ 105°C (TA)                                           |
| Mounting Type              | Through Hole                                                 |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                     |
| Supplier Device Package    | -                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f042apj020eg    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Universal Asynchronous Receiver/Transmitter           | . 99 |
|-------------------------------------------------------|------|
| Architecture                                          | . 99 |
| Operation                                             | 100  |
| Transmitting Data using the Polled Method             | 101  |
| Transmitting Data using the Interrupt-Driven Method   | 102  |
| Receiving Data using the Polled Method                | 103  |
| Receiving Data using the Interrupt-Driven Method      | 104  |
| Clear To Send (CTS) Operation                         | 105  |
| MULTIPROCESSOR (9-bit) Mode                           | 105  |
| External Driver Enable                                | 107  |
| UART Interrupts                                       | 108  |
| UART Baud Rate Generator                              | 110  |
| UART Control Register Definitions                     | 110  |
| UART Control 0 and Control 1 Registers                | 110  |
| UART Status 0 Register                                | 114  |
| UART Status 1 Register                                | 115  |
| UART Transmit Data Register                           | 115  |
| UART Receive Data Register                            | 116  |
| UART Address Compare Register                         | 116  |
| UART Baud Rate High and Low Byte Registers            | 117  |
| Infrared Encoder/Decoder                              | 120  |
| Architecture                                          | 120  |
| Operation                                             | 120  |
| Transmitting IrDA Data                                | 121  |
| Receiving IrDA Data                                   | 122  |
| Infrared Encoder/Decoder Control Register Definitions | 123  |
| Analog-to-Digital Converter                           | 124  |
| Architecture                                          | 124  |
| Operation                                             | 125  |
| Hardware Overflow                                     | 126  |
| Automatic Powerdown                                   | 126  |
| Single-Shot Conversion                                | 126  |
| Continuous Conversion                                 | 127  |
| Interrupts                                            | 128  |
| Calibration and Compensation                          | 129  |
| ADC Compensation Details                              | 130  |
| Input Buffer Stage                                    | 133  |
| ADC Control Register Definitions                      | 133  |
| ADC Control Register 0                                | 134  |
| ADC Control/Status Register 1                         | 135  |

## **Internal Precision Oscillator**

The internal precision oscillator (IPO) is a trimmable clock source that requires no external components.

## **Temperature Sensor**

The optional temperature sensor produces an analog output proportional to the device temperature. This signal can be sent to either the ADC or the analog comparator.

## **Analog Comparator**

The analog comparator compares the signal at an input pin with either an internal programmable voltage reference or a second input pin. The comparator output can be used to drive either an output pin or to generate an interrupt.

# **External Crystal Oscillator**

The crystal oscillator circuit provides highly accurate clock frequencies with the use of an external crystal, ceramic resonator or RC network.

# Low Voltage Detector

The low voltage detector (LVD) is able to generate an interrupt when the supply voltage drops below a user-programmable level. The LVD is available on 8-pin devices only.

# **On-Chip Debugger**

The Z8 Encore! XP F082A Series products feature an integrated on-chip debugger (OCD) accessed via a single-pin interface. The OCD provides a rich-set of debugging capabilities, such as reading and writing registers, programming Flash memory, setting breakpoints and executing code.

# **Universal Asynchronous Receiver/Transmitter**

The full-duplex universal asynchronous receiver/transmitter (UART) is included in all Z8 Encore! XP package types. The UART supports 8- and 9-bit data modes and selectable parity. The UART also supports multi-drop address processing in hardware. The UART baud rate generator (BRG) can be configured and used as a basic 16-bit timer.

## Timers

Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and

# General-Purpose Input/Output

The Z8 Encore! XP F082A Series products support a maximum of 25 port pins (Ports A–D) for general-purpose input/output (GPIO) operations. Each port contains control and data registers. The GPIO control registers determine data direction, open-drain, output drive current, programmable pull-ups, Stop Mode Recovery functionality and alternate pin functions. Each port pin is individually programmable. In addition, the Port C pins are capable of direct LED drive at programmable drive strengths.

# **GPIO Port Availability By Device**

Table 14 lists the port pins available with each device and package type.

| Devices                                                                                                                                  | Package | ADC | Port A | Port B | Port C | Port D | Total I/O |
|------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------|--------|--------|--------|-----------|
| Z8F082ASB, Z8F082APB, Z8F082AQB<br>Z8F042ASB, Z8F042APB, Z8F042AQB<br>Z8F022ASB, Z8F022APB, Z8F022AQB<br>Z8F012ASB, Z8F012APB, Z8F012AQB | 8-pin   | Yes | [5:0]  | No     | No     | No     | 6         |
| Z8F081ASB, Z8F081APB, Z8F081AQB<br>Z8F041ASB, Z8F041APB, Z8F041AQB<br>Z8F021ASB, Z8F021APB, Z8F021AQB<br>Z8F011ASB, Z8F011APB, Z8F011AQB | 8-pin   | No  | [5:0]  | No     | No     | No     | 6         |
| Z8F082APH, Z8F082AHH, Z8F082ASH<br>Z8F042APH, Z8F042AHH, Z8F042ASH<br>Z8F022APH, Z8F022AHH, Z8F022ASH<br>Z8F012APH, Z8F012AHH, Z8F012ASH | 20-pin  | Yes | [7:0]  | [3:0]  | [3:0]  | [0]    | 17        |
| Z8F081APH, Z8F081AHH, Z8F081ASH<br>Z8F041APH, Z8F041AHH, Z8F041ASH<br>Z8F021APH, Z8F021AHH, Z8F021ASH<br>Z8F011APH, Z8F011AHH, Z8F011ASH | 20-pin  | No  | [7:0]  | [3:0]  | [3:0]  | [0]    | 17        |
| Z8F082APJ, Z8F082ASJ, Z8F082AHJ<br>Z8F042APJ, Z8F042ASJ, Z8F042AHJ<br>Z8F022APJ, Z8F022ASJ, Z8F022AHJ<br>Z8F012APJ, Z8F012ASJ, Z8F012AHJ | 28-pin  | Yes | [7:0]  | [5:0]  | [7:0]  | [0]    | 23        |
| Z8F081APJ, Z8F081ASJ, Z8F081AHJ<br>Z8F041APJ, Z8F041ASJ, Z8F041AHJ<br>Z8F021APJ, Z8F021ASJ, Z8F021AHJ<br>Z8F011APJ, Z8F011ASJ, Z8F011AHJ | 28-pin  | No  | [7:0]  | [7:0]  | [7:0]  | [0]    | 25        |

Table 14. Port Availability by Device and Package Type

PA0 and PA6 contain two different timer functions, a timer input and a complementary timer output. Both of these functions require the same GPIO configuration, the selection between the two is based on the timer mode. See **the** <u>Timers</u> **chapter on page 70** for more details.

**Caution:** For pins with multiple alternate functions, Zilog recommends writing to the AFS1 and AFS2 subregisters before enabling the alternate function via the AF subregister. As a result, spurious transitions through unwanted alternate function modes will be prevented.

# **Direct LED Drive**

The Port C pins provide a current sinked output capable of driving an LED without requiring an external resistor. The output sinks current at programmable levels of 3 mA, 7 mA, 13 mA and 20 mA. This mode is enabled through the LED control registers. The LED Drive Enable (LEDEN) Register turns on the drivers. The LED Drive Level (LEDLVLH and LEDLVLL) registers select the sink current.

For correct function, the LED anode must be connected to  $V_{DD}$  and the cathode to the GPIO pin. Using all Port C pins in LED drive mode with maximum current may result in excessive total current. See **the** <u>Electrical Characteristics</u> chapter on page 226 for the maximum total current for the applicable package.

# **Shared Reset Pin**

On the 20- and 28-pin devices, the PD0 pin shares function with a bidirectional reset pin. Unlike all other I/O pins, this pin does not default to GPIO function on power-up. This pin acts as a bidirectional input/open-drain output reset until the software reconfigures it. The PD0 pin is an output-only open drain when in GPIO mode. There are no pull-up, High Drive, or Stop Mode Recovery source features associated with the PD0 pin.

On the 8-pin product versions, the reset pin is shared with PA2, but the pin is not limited to output-only when in GPIO mode.

**Caution:** If PA2 on the 8-pin product is reconfigured as an input, ensure that no external stimulus drives the pin low during any reset sequence. Since PA2 returns to its **RESET** alternate function during system resets, driving it Low holds the chip in a reset state until the pin is released.

## Port A–D Alternate Function Subregisters

The Port A–D Alternate Function Subregister, shown in Table 22, is accessed through the Port A–D Control Register by writing 02H to the Port A–D Address Register. The Port A–D Alternate Function subregisters enable the alternate function selection on pins. If disabled, pins functions as GPIO. If enabled, select one of four alternate functions using alternate function set subregisters 1 and 2 as described in the the Port A–D Alternate Functions section on page 37 and the Port A–D Alternate Function Set 2 Subregisters section on page 51. See the <u>GPIO Alternate Functions</u> section on page 37 to determine the alternate function associated with each port pin.

**Caution:** Do not enable alternate functions for GPIO port pins for which there is no associated alternate function. Failure to follow this guideline can result in unpredictable operation.

| Bit     | 7                                                           | 6            | 5           | 4             | 3            | 2            | 1            | 0        |  |  |
|---------|-------------------------------------------------------------|--------------|-------------|---------------|--------------|--------------|--------------|----------|--|--|
| Field   | AF7                                                         | AF6          | AF5         | AF4           | AF3          | AF2          | AF1          | AF0      |  |  |
| RESET   | 00H (Ports A–C); 01H (Port D); 04H (Port A of 8-pin device) |              |             |               |              |              |              |          |  |  |
| R/W     | R/W                                                         |              |             |               |              |              |              |          |  |  |
| Address | If 02H ir                                                   | n Port A–D A | Address Reg | gister, acces | sible throug | h the Port A | –D Control I | Register |  |  |

| Table 22. Port A–D Alternate | Function Su | bregisters | (PxAF) |
|------------------------------|-------------|------------|--------|
|------------------------------|-------------|------------|--------|

| Bit   | Description                                                                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Port Alternate Function Enabled                                                                                                                                                      |
| AFx   | 0 = The port pin is in normal mode and the DDx bit in the Port A–D Data Direction subregister determines the direction of the pin.                                                   |
|       | <ul> <li>1 = The alternate function selected through Alternate Function Set subregisters is enabled.</li> <li>Port pin operation is controlled by the alternate function.</li> </ul> |

Note: x indicates the specific GPIO port pin number (7-0).

## Port A–D Output Control Subregisters

The Port A–D Output Control Subregister, shown in Table 23, is accessed through the Port A–D Control Register by writing 03H to the Port A–D Address Register. Setting the bits in the Port A–D Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected.

# **LED Drive Enable Register**

The LED Drive Enable Register, shown in Table 31, activates the controlled current drive. The Alternate Function Register has no control over the LED function; therefore, setting the Alternate Function Register to select the LED function is not required. LEDEN bits [7:0] correspond to Port C bits [7:0], respectively.

| Bit     | 7          | 6    | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|------------|------|-----|-----|-----|-----|-----|-----|--|--|
| Field   | LEDEN[7:0] |      |     |     |     |     |     |     |  |  |
| RESET   | 0          | 0    | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W     | R/W        | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |            | F82H |     |     |     |     |     |     |  |  |

| Table 31  |     | Drive | Enable  |         |
|-----------|-----|-------|---------|---------|
| Table ST. | LEV | Dire  | Ellable | (LEDEN) |

### Bit Description

[7:0] LED Drive Enable

LEDENx These bits determine which Port C pins are connected to an internal current sink.

0 = Tristate the Port C pin.

1 = Enable controlled current sink on the Port C pin.

**Note:** *x* indicates the specific GPIO port pin number (7–0).

# LED Drive Level High Register

The LED Drive Level registers contain two control bits for each Port C pin, as shown in Table 32. These two bits select between four programmable drive levels. Each pin is individually programmable.

| Bit               | 7                                    | 6                                                                                                                                      | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Field             | LEDLVLH[7:0]                         |                                                                                                                                        |     |     |     |     |     |     |  |  |  |
| RESET             | 0                                    | 0                                                                                                                                      | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |
| R/W               | R/W                                  | R/W                                                                                                                                    | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Address           | F83H                                 |                                                                                                                                        |     |     |     |     |     |     |  |  |  |
| Bit               | Descrip                              | Description                                                                                                                            |     |     |     |     |     |     |  |  |  |
| [7:0]<br>LEDLVLHx | <b>LED Lev</b><br>{LEDLVL<br>00 = 3m | <b>LED Level High Bit</b><br>{LEDLVLH, LEDLVLL} select one of four programmable current drive levels for each Port C pin.<br>00 = .3mA |     |     |     |     |     |     |  |  |  |

| Tabla '  | 22 I EI | סעויים ר |       | Linh  | Dogistor | ٨ |
|----------|---------|----------|-------|-------|----------|---|
| i abie . | 32. LEI | JUIIVe   | Levei | піціі | Redister |   |
|          |         |          |       |       |          |   |

01 = 7mA 10 = 13mA

11 = 20 mA

Note: x indicates the specific GPIO port pin number (7–0).

### Bit Description (Continued)

### [6] **GATED Mode**

- TPOL (cont'd)
- 0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated on the falling edge of the Timer Input.
  - 1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated on the rising edge of the Timer Input.

### CAPTURE/COMPARE Mode

- 0 = Counting is started on the first rising edge of the Timer Input signal. The current count is captured on subsequent rising edges of the Timer Input signal.
- 1 = Counting is started on the first falling edge of the Timer Input signal. The current count is captured on subsequent falling edges of the Timer Input signal.

### **PWM DUAL OUTPUT Mode**

- 0 = Timer Output is forced Low (0) and Timer Output Complement is forced High (1) when the timer is disabled. When enabled, the Timer Output is forced High (1) upon PWM count match and forced Low (0) upon reload. When enabled, the Timer Output Complement is forced Low (0) upon PWM count match and forced High (1) upon reload. The PWMD field in TxCTL0 Register is a programmable delay to control the number of cycles time delay before the Timer Output and the Timer Output Complement is forced to High (1).
- 1 = Timer Output is forced High (1) and Timer Output Complement is forced Low (0) when the timer is disabled. When enabled, the Timer Output is forced Low (0) upon PWM count match and forced High (1) upon reload. When enabled, the Timer Output Complement is forced High (1) upon PWM count match and forced Low (0) upon reload. The PWMD field in TxCTL0 Register is a programmable delay to control the number of cycles time delay before the Timer Output and the Timer Output Complement is forced to Low (0).

### **CAPTURE RESTART Mode**

- 0 = Count is captured on the rising edge of the Timer Input signal.
- 1 = Count is captured on the falling edge of the Timer Input signal.

### **COMPARATOR COUNTER Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload. Also:

0 =Count is captured on the rising edge of the comparator output.

1 = Count is captured on the falling edge of the comparator output.

**Caution:** When the Timer Output alternate function TxOUT on a GPIO port pin is enabled, TxOUT changes to whatever state the TPOL bit is in. The timer does not need to be enabled for that to happen. Also, the Port Data Direction Subregister is not required to be set to output on TxOUT. Changing the TPOL bit with the timer enabled and running does not immediately change the TxOUT.

into the Watchdog Timer Reload registers results in a one-second time-out at room temperature and 3.3V supply voltage. Time-outs other than one second may be obtained by scaling the calibration values up or down as required.

**Note:** The Watchdog Timer accuracy still degrades as temperature and supply voltage vary. See <u>Table 137</u> on page 235 for details.

# Watchdog Timer Control Register Definitions

This section defines the features of the following Watchdog Timer Control registers.

Watchdog Timer Control Register (WDTCTL): see page 96

Watchdog Timer Reload Upper Byte Register (WDTU): see page 97

Watchdog Timer Reload High Byte Register (WDTH): see page 97

Watchdog Timer Reload Low Byte Register (WDTL): see page 98

## Watchdog Timer Control Register

The Watchdog Timer Control (WDTCTL) Register is a write-only control register. Writing the 55H, AAH unlock sequence to the WDTCTL Register address unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the reload registers. This register address is shared with the read-only Reset Status Register.

| Bit                  | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------------|---------|---|---|---|---|---|---|---|--|--|--|
| Field                | WDTUNLK |   |   |   |   |   |   |   |  |  |  |
| RESET                | Х       | Х | Х | Х | Х | Х | Х | Х |  |  |  |
| R/W                  | W       | W | W | W | W | W | W | W |  |  |  |
| Address              | FF0H    |   |   |   |   |   |   |   |  |  |  |
| Note: X = Undefined. |         |   |   |   |   |   |   |   |  |  |  |

| ы       | Description                                                                                  |
|---------|----------------------------------------------------------------------------------------------|
| [7:0]   | Watchdog Timer Unlock                                                                        |
| WDTUNLK | The software must write the correct unlocking sequence to this register before it is allowed |
|         | to modify the contents of the Watchdog Timer reload registers.                               |

Description

Dit

# Universal Asynchronous Receiver/ Transmitter

The universal asynchronous receiver/transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. Features of the UART include:

- 8-bit asynchronous data transfer
- Selectable even- and odd-parity generation and checking
- Option of one or two STOP bits
- Separate transmit and receive interrupts
- Framing, parity, overrun and break detection
- Separate transmit and receive enables
- 16-bit baud rate generator (BRG)
- Selectable MULTIPROCESSOR (9-bit) Mode with three configurable interrupt schemes
- Baud rate generator (BRG) can be configured and used as a basic 16-bit timer
- Driver enable (DE) output for external bus transceivers

# Architecture

The UART consists of three primary functional blocks: transmitter, receiver and baud rate generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 10 displays the UART architecture.

**Note:** The offset compensation is performed first, followed by the gain compensation. One bit of resolution is lost because of rounding on both the offset and gain computations. As a result the ADC registers read back 13 bits: 1 sign bit, two calibration bits lost to rounding and 10 data bits.

Also note that in the second term, the multiplication must be performed before the division by  $2^{16}$ . Otherwise, the second term incorrectly evaluates to zero.

**Caution:** Although the ADC can be used without the gain and offset compensation, it does exhibit nonunity gain. Designing the ADC with sub-unity gain reduces noise across the ADC range but requires the ADC results to be scaled by a factor of 8/7.

## **ADC Compensation Details**

High-efficiency assembly code that performs ADC compensation is available for download on <u>www.zilog.com</u>. This section offers a bit-specific description of the ADC compensation process used by this code.

The following data bit definitions are used:

0-9, a-f = bit indices in hexadecimal

s = sign bit

v = overflow bit

- = unused

### Input Data

| MSB |   |   |   |   |   |   | LS | βB |   |   |   |   |   |   |          |                                                |
|-----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|----------|------------------------------------------------|
| s b | a | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | _ | _ | v | (ADC)    | ADC Output Word; if v = 1, the data is invalid |
|     |   |   |   |   |   |   | s  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |          | Offset Correction Byte                         |
| s s | S | S | S | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | 0 | 0 | 0 | (Offset) | Offset Byte shifted to align with ADC data     |
| s e | d | С | b | a | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 | (Gain)   | Gain Correction Word                           |

148

Figure 22 displays a basic Flash Controller flow. The following subsections provide details about the various operations displayed in Figure 22.



Figure 22. Flash Controller Operation Flow Chart

## Flash Controller Behavior in DEBUG Mode

The following changes in behavior of the Flash Controller occur when the Flash Controller is accessed using the On-Chip Debugger:

- The Flash Write Protect option bit is ignored.
- The Flash Sector Protect Register is ignored for programming and erase operations.
- Programming operations are not limited to the page selected in the Page Select Register.
- Bits in the Flash Sector Protect Register can be written to one or zero.
- The second write of the Page Select Register to unlock the Flash Controller is not necessary.
- The Page Select Register can be written when the Flash Controller is unlocked.
- The Mass Erase command is enabled through the Flash Control Register.

**Caution:** For security reasons, the Flash controller allows only a single page to be opened for write/ erase. When writing multiple Flash pages, the flash controller must go through the unlock sequence again to select another page.

# **Flash Control Register Definitions**

This section defines the features of the following Flash Control registers.

Flash Control Register: see page 153

Flash Status Register: see page 155

Flash Page Select Register: see page 156

Flash Sector Protect Register: see page 157

Flash Frequency High and Low Byte Registers: see page 157

## **Flash Control Register**

The Flash Controller must be unlocked using the Flash Control (FCTL) Register before programming or erasing the Flash memory. Writing the sequence 73H 8CH, sequentially, to the Flash Control Register unlocks the Flash Controller. When the Flash Controller is unlocked, the Flash memory can be enabled for Mass Erase or Page Erase by writing the appropriate enable command to the FCTL. Page Erase applies only to the active page selected in Flash Page Select Register. Mass Erase is enabled only through the On-Chip

| Bit     | 7 | 6                                                   | 5 | 4  | 3  | 2 | 1 | 0 |  |
|---------|---|-----------------------------------------------------|---|----|----|---|---|---|--|
| Field   |   |                                                     |   | FC | MD |   |   |   |  |
| RESET   | 0 | 0                                                   | 0 | 0  | 0  | 0 | 0 | 0 |  |
| R/W     | W | W         W         W         W         W         W |   |    |    |   |   |   |  |
| Address |   |                                                     |   | FF | 8H |   |   |   |  |

### Table 80. Flash Control Register (FCTL)

| Bit | Description |
|-----|-------------|
| DIL | Description |

[7:0] Flash Command

FCMD 73H = First unlock command.

8CH = Second unlock command.

95H = Page Erase command (must be third command in sequence to initiate Page Erase).

63H = Mass Erase command (must be third command in sequence to initiate Mass Erase).

5EH = Enable Flash Sector Protect Register Access

## Flash Status Register

The Flash Status (FSTAT) Register indicates the current state of the Flash Controller. This register can be read at any time. The read-only Flash Status Register shares its Register File address with the Write-only Flash Control Register.

### Table 81. Flash Status Register (FSTAT)

| Bit     | 7    | 6     | 5     | 4  | 3  | 2 | 1 | 0 |  |
|---------|------|-------|-------|----|----|---|---|---|--|
| Field   | Rese | erved | FSTAT |    |    |   |   |   |  |
| RESET   | 0    | 0     | 0     | 0  | 0  | 0 | 0 | 0 |  |
| R/W     | R    | R     | R     | R  | R  | R | R | R |  |
| Address |      |       |       | FF | 8H |   |   |   |  |

| Bit            | Description                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:6]          | These bits are reserved and must be programmed to 00.                                                                                                                                                                                                                                                                                                                       |
| [5:0]<br>FSTAT | Flash Controller Status000000 = Flash Controller locked.000001 = First unlock command received (73H written).000010 = Second unlock command received (8CH written).000011 = Flash Controller unlocked.000100 = Sector protect register selected.001xxx = Program operation in progress.010xxx = Page erase operation in progress.100xxx = Mass erase operation in progress. |

## **Flash Sector Protect Register**

The Flash Sector Protect (FPROT) Register is shared with the Flash Page Select Register. When the Flash Control Register is written with 5EH, the next write to this address targets the Flash Sector Protect Register. In all other cases, it targets the Flash Page Select Register.

This register selects one of the 8 available Flash memory sectors to be protected. The reset state of each Sector Protect bit is an unprotected state. After a sector is protected by setting its corresponding register bit, it cannot be unprotected (the register bit cannot be cleared) without powering down the device.

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Field   | SPROT7 | SPROT6 | SPROT5 | SPROT4 | SPROT3 | SPROT2 | SPROT1 | SPROT0 |
| RESET   | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| R/W     | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| Address |        |        |        | FF     | 9H     |        |        |        |

Table 83. Flash Sector Protect Register (FPROT)

### Bit Description

### [7:0] Sector Protection

- SPROT*n* Each bit corresponds to a 1024-byte Flash sector on devices in the 8K range, while the remaining devices correspond to a 512-byte Flash sector. To determine the appropriate Flash memory sector address range and sector number for your Z8F082A Series product, please refer to <u>Table 78</u> on page 146 and to Figure 21, which follows the table.
  - For Z8F08xA and Z8F04xA devices, all bits are used.
  - For Z8F02xA devices, the upper 4 bits are unused.
  - For Z8F01xA devices, the upper 6 bits are unused.

## Flash Frequency High and Low Byte Registers

The Flash Frequency High (FFREQH) and Low Byte (FFREQL) registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in kHz) and is calculated using the following equation:

$$FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System Clock Frequency}{1000}$$

**Caution:** The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper operation of the device. Also, Flash programming and erasure is not supported for system clock frequencies below 20kHz or above 20MHz.

| Table 84 | . Flash Frequency | High Byte Regi | ster (FFREQH) |
|----------|-------------------|----------------|---------------|
|          |                   |                |               |

| Bit     | 7   | 6      | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|--------|-----|-----|-----|-----|-----|-----|--|
| Field   |     | FFREQH |     |     |     |     |     |     |  |
| RESET   | 0   | 0      | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W | R/W    | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |     |        |     | FF. | AH  |     |     |     |  |

| Bit    | Description                                    |
|--------|------------------------------------------------|
| [7:0]  | Flash Frequency High Byte                      |
| FFREQH | High byte of the 16-bit Flash Frequency value. |

### Table 85. Flash Frequency Low Byte Register (FFREQL)

| Bit     | 7 | 6      | 5 | 4  | 3  | 2 | 1 | 0 |  |
|---------|---|--------|---|----|----|---|---|---|--|
| Field   |   | FFREQL |   |    |    |   |   |   |  |
| RESET   |   | 0      |   |    |    |   |   |   |  |
| R/W     |   | R/W    |   |    |    |   |   |   |  |
| Address |   |        |   | FF | BH |   |   |   |  |

| Bit    | Description                                   |
|--------|-----------------------------------------------|
| [7:0]  | Flash Frequency Low Byte                      |
| FFREQL | Low byte of the 16-bit Flash Frequency value. |

# Flash Option Bits

Programmable Flash option bits allow user configuration of certain aspects of Z8 Encore! XP F082A Series operation. The feature configuration data is stored in Flash program memory and loaded into holding registers during Reset. The features available for control through the Flash option bits include:

- Watchdog Timer time-out response selection-interrupt or system reset
- Watchdog Timer always on (enabled at Reset)
- The ability to prevent unwanted read access to user code in Program Memory
- The ability to prevent accidental programming and erasure of all or a portion of the user code in Program Memory
- Voltage Brown-Out configuration-always enabled or disabled during STOP Mode to reduce STOP Mode power consumption
- Oscillator mode selection-for high, medium and low power crystal oscillators, or external RC oscillator
- Factory trimming information for the internal precision oscillator and low voltage detection
- Factory calibration values for ADC, temperature sensor and Watchdog Timer compensation
- Factory serialization and randomized lot identifier (optional)

# Operation

This section describes the type and configuration of the programmable Flash option bits.

## **Option Bit Configuration By Reset**

Each time the Flash option bits are programmed or erased, the device must be Reset for the change to take effect. During any reset operation (System Reset, Power-On Reset, or Stop Mode Recovery), the Flash option bits are automatically read from Flash program memory and written to the Option Configuration registers. The Option Configuration registers control the operation of the devices within the Z8 Encore! XP F082A Series. Option bit control is established before the device exits Reset and the eZ8 CPU begins code execution. The Option Configuration registers are not part of the Register File and are not accessible for read or write access.

## Trim Bit Address 0002H

## Table 92. Trim Option Bits at 0002H (TIPO)

| Bit                                             | 7                             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------------------------------------------|-------------------------------|---|---|---|---|---|---|---|--|--|
| Field                                           | IPO_TRIM                      |   |   |   |   |   |   |   |  |  |
| RESET                                           | U                             |   |   |   |   |   |   |   |  |  |
| R/W                                             | R/W                           |   |   |   |   |   |   |   |  |  |
| Address                                         | Information Page Memory 0022H |   |   |   |   |   |   |   |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                               |   |   |   |   |   |   |   |  |  |
|                                                 |                               |   |   |   |   |   |   |   |  |  |

| Bit      | Description                                                   |
|----------|---------------------------------------------------------------|
| [7:0]    | Internal Precision Oscillator Trim Byte                       |
| IPO_TRIM | Contains trimming bits for the Internal Precision Oscillator. |

## Trim Bit Address 0003H

**Note:** The LVD is available on 8-pin devices only.

## Table 93. Trim Option Bits at Address 0003H (TLVD)

| Bit                                             | 7                             | 6        | 5   | 4        | 3   | 2   | 1          | 0 |  |  |  |
|-------------------------------------------------|-------------------------------|----------|-----|----------|-----|-----|------------|---|--|--|--|
| Field                                           |                               | Reserved |     | LVD_TRIM |     |     |            |   |  |  |  |
| RESET                                           | U                             | U        | U   | U        | U   | U   | U          | U |  |  |  |
| R/W                                             | R/W                           | R/W      | R/W | R/W      | R/W | R/W | R/W R/W R/ |   |  |  |  |
| Address                                         | Information Page Memory 0023H |          |     |          |     |     |            |   |  |  |  |
| Note: U = Unchanged by Reset, R/W = Read/Write. |                               |          |     |          |     |     |            |   |  |  |  |

Note: U = Unchanged by Reset. R/W = Read/Write.

| Bit               | Description                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| [7:5]             | <b>Reserved</b><br>These bits are reserved and must be programmed to 111.                                                                                                                                                                                              |  |  |  |  |  |
| [4:0]<br>LVD_TRIM | <b>Low Voltage Detect Trimm</b><br>This trimming affects the low voltage detection threshold. Each LSB represents a 50mV change in the threshold level. Alternatively, the low voltage threshold may be computed from the options bit value by the following equation: |  |  |  |  |  |
|                   | $LVD_LVL = 3.6 V - LVD_TRIM \times 0.05 V$                                                                                                                                                                                                                             |  |  |  |  |  |
|                   | These values are tabulated in Table 94.                                                                                                                                                                                                                                |  |  |  |  |  |

| Bit             | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3]<br>WDFEN    | Watchdog Timer Oscillator Failure Detection Enable1 = Failure detection of Watchdog Timer oscillator is enabled.0 = Failure detection of Watchdog Timer oscillator is disabled.                                                                                                                                                                                                                                                                           |
| [2:0]<br>SCKSEL | System Clock Oscillator Select<br>000 = Internal precision oscillator functions as system clock at 5.53MHz.<br>001 = Internal precision oscillator functions as system clock at 32kHz.<br>010 = Crystal oscillator or external RC oscillator functions as system clock.<br>011 = Watchdog Timer oscillator functions as system.<br>100 = External clock signal on PB3 functions as system clock.<br>101 = Reserved.<br>110 = Reserved.<br>111 = Reserved. |

| 213 |
|-----|
|-----|

| Assembly         |                                                                                           | Address<br>Mode |     | Oncode(s) | Flags |   |   |   |   |   | Fetch | Instr. |
|------------------|-------------------------------------------------------------------------------------------|-----------------|-----|-----------|-------|---|---|---|---|---|-------|--------|
| Mnemonic         | Symbolic Operation                                                                        | dst             | src | (Hex)     | С     | Ζ | S | ۷ | D | Н | S     | S      |
| AND dst, src     | $dst \gets dst \ AND \ src$                                                               | r               | r   | 52        | -     | * | * | 0 | _ | _ | 2     | 3      |
|                  |                                                                                           | r               | lr  | 53        | -     |   |   |   |   |   | 2     | 4      |
|                  |                                                                                           | R               | R   | 54        | -     |   |   |   |   |   | 3     | 3      |
|                  |                                                                                           | R               | IR  | 55        | -     |   |   |   |   |   | 3     | 4      |
|                  |                                                                                           | R               | IM  | 56        | -     |   |   |   |   |   | 3     | 3      |
|                  |                                                                                           | IR              | IM  | 57        | -     |   |   |   |   |   | 3     | 4      |
| ANDX dst, src    | $dst \gets dst \ AND \ src$                                                               | ER              | ER  | 58        | _     | * | * | 0 | _ | _ | 4     | 3      |
|                  |                                                                                           | ER              | IM  | 59        | -     |   |   |   |   |   | 4     | 3      |
| ATM              | Block all interrupt and<br>DMA requests during<br>execution of the next<br>3 instructions |                 |     | 2F        | _     | _ | _ | _ | _ | _ | 1     | 2      |
| BCLR bit, dst    | dst[bit] ← 0                                                                              | r               |     | E2        | -     | _ | _ | - | _ | _ | 2     | 2      |
| BIT p, bit, dst  | dst[bit] ← p                                                                              | r               |     | E2        | -     | - | - | - | - | - | 2     | 2      |
| BRK              | Debugger Break                                                                            |                 |     | 00        | -     | - | - | - | _ | - | 1     | 1      |
| BSET bit, dst    | dst[bit] ← 1                                                                              | r               |     | E2        | -     | - | - | - | - | - | 2     | 2      |
| BSWAP dst        | dst[7:0] ← dst[0:7]                                                                       | R               |     | D5        | Х     | * | * | 0 | - | - | 2     | 2      |
| BTJ p, bit, src, | if src[bit] = p                                                                           |                 | r   | F6        | -     | - | - | - | - | - | 3     | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |                 | lr  | F7        | -     |   |   |   |   |   | 3     | 4      |
| BTJNZ bit, src,  | if src[bit] = 1                                                                           |                 | r   | F6        | _     | - | _ | _ | _ | _ | 3     | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |                 | lr  | F7        | -     |   |   |   |   |   | 3     | 4      |
| BTJZ bit, src,   | if src[bit] = 0                                                                           |                 | r   | F6        | -     | - | - | - | - | - | 3     | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |                 | lr  | F7        | -     |   |   |   |   |   | 3     | 4      |

## Table 128. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

Figure 33 displays the typical current consumption while operating with all peripherals disabled, at 30 °C, versus the system clock frequency.



Figure 33. Typical Active Mode  $I_{\text{DD}}$  Versus System Clock Frequency