



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                       |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | IrDA, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 6                                                            |
| Program Memory Size        | 4KB (4K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | 128 x 8                                                      |
| RAM Size                   | 1K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                  |
| Data Converters            | A/D 4x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | -40°C ~ 105°C (TA)                                           |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                                |
| Supplier Device Package    | -                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f042asb020eg    |
|                            |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Universal Asynchronous Receiver/Transmitter           | . 99 |
|-------------------------------------------------------|------|
| Architecture                                          | . 99 |
| Operation                                             | 100  |
| Transmitting Data using the Polled Method             | 101  |
| Transmitting Data using the Interrupt-Driven Method   | 102  |
| Receiving Data using the Polled Method                | 103  |
| Receiving Data using the Interrupt-Driven Method      | 104  |
| Clear To Send (CTS) Operation                         | 105  |
| MULTIPROCESSOR (9-bit) Mode                           | 105  |
| External Driver Enable                                | 107  |
| UART Interrupts                                       | 108  |
| UART Baud Rate Generator                              | 110  |
| UART Control Register Definitions                     | 110  |
| UART Control 0 and Control 1 Registers                | 110  |
| UART Status 0 Register                                | 114  |
| UART Status 1 Register                                | 115  |
| UART Transmit Data Register                           | 115  |
| UART Receive Data Register                            | 116  |
| UART Address Compare Register                         | 116  |
| UART Baud Rate High and Low Byte Registers            | 117  |
| Infrared Encoder/Decoder                              | 120  |
| Architecture                                          | 120  |
| Operation                                             | 120  |
| Transmitting IrDA Data                                | 121  |
| Receiving IrDA Data                                   | 122  |
| Infrared Encoder/Decoder Control Register Definitions | 123  |
| Analog-to-Digital Converter                           | 124  |
| Architecture                                          | 124  |
| Operation                                             | 125  |
| Hardware Overflow                                     | 126  |
| Automatic Powerdown                                   | 126  |
| Single-Shot Conversion                                | 126  |
| Continuous Conversion                                 | 127  |
| Interrupts                                            | 128  |
| Calibration and Compensation                          | 129  |
| ADC Compensation Details                              | 130  |
| Input Buffer Stage                                    | 133  |
| ADC Control Register Definitions                      | 133  |
| ADC Control Register 0                                | 134  |
| ADC Control/Status Register 1                         | 135  |

# **Overview**

Zilog's Z8 Encore! MCU family of products are the first in a line of Zilog microcontroller products based upon the 8-bit eZ8 CPU. Zilog's Z8 Encore! XP F082A Series products expand upon Zilog's extensive line of 8-bit microcontrollers. The Flash in-circuit programming capability allows for faster development time and program changes in the field. The new eZ8 CPU is upward compatible with existing Z8 instructions. The rich peripheral set of the Z8 Encore! XP F082A Series makes it suitable for a variety of applications including motor control, security systems, home appliances, personal electronic devices and sensors.

## **Features**

The key features of Z8 Encore! XP F082A Series products include:

- 20 MHz eZ8 CPU
- 1KB, 2KB, 4KB, or 8KB Flash memory with in-circuit programming capability
- 256B, 512B, or 1KB register RAM
- Up to 128B nonvolatile data storage (NVDS)
- Internal precision oscillator trimmed to  $\pm 1\%$  accuracy
- External crystal oscillator, operating up to 20MHz
- Optional 8-channel, 10-bit analog-to-digital converter (ADC)
- Optional on-chip temperature sensor
- On-chip analog comparator
- Optional on-chip low-power operational amplifier (LPO)
- Full-duplex UART
- The UART baud rate generator (BRG) can be configured and used as a basic 16-bit timer
- Infrared Data Association (IrDA)-compliant infrared encoder/decoders, integrated with the UART
- Two enhanced 16-bit timers with capture, compare and PWM capability
- Watchdog Timer (WDT) with dedicated internal RC oscillator
- Up to 20 vectored interrupts
- 6 to 25 I/O pins depending upon package
- Up to thirteen 5 V-tolerant input pins

|                    | Table 5. Thi Gharacteristics (20- and 20-phil Devices) |                               |                                       |                      |                                                               |                              |                                                               |                                           |  |
|--------------------|--------------------------------------------------------|-------------------------------|---------------------------------------|----------------------|---------------------------------------------------------------|------------------------------|---------------------------------------------------------------|-------------------------------------------|--|
| Symbol<br>Mnemonic | Direction                                              | Reset<br>Direction            | Active<br>Low<br>or<br>Active<br>High | Tristate<br>Output   | Internal<br>Pull-up or<br>Pull-down                           | Schmitt-<br>Trigger<br>Input | Open Drain<br>Output                                          | 5 V<br>Tolerance                          |  |
| AVDD               | N/A                                                    | N/A                           | N/A                                   | N/A                  | N/A                                                           | N/A                          | N/A                                                           | N/A                                       |  |
| AVSS               | N/A                                                    | N/A                           | N/A                                   | N/A                  | N/A                                                           | N/A                          | N/A                                                           | NA                                        |  |
| DBG                | I/O                                                    | I                             | N/A                                   | Yes                  | Yes                                                           | Yes                          | Yes                                                           | No                                        |  |
| PA[7:0]            | I/O                                                    | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PA[7:2]<br>unless pul-<br>lups<br>enabled |  |
| PB[7:0]            | I/O                                                    | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PB[7:6]<br>unless pul-<br>lups<br>enabled |  |
| PC[7:0]            | I/O                                                    | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PC[7:3]<br>unless pul-<br>lups<br>enabled |  |
| RESET/<br>PD0      | I/O                                                    | I/O<br>(defaults to<br>RESET) | Low (in<br>Reset<br>mode)             | Yes<br>(PD0<br>only) | Programma-<br>ble for PD0;<br>alw <u>ays on f</u> or<br>RESET | Yes                          | Programma-<br>ble for PD0;<br>alw <u>ays on f</u> or<br>RESET | Yes,<br>unless pul-<br>lups<br>enabled    |  |
| VDD                | N/A                                                    | N/A                           | N/A                                   | N/A                  |                                                               |                              | N/A                                                           | N/A                                       |  |
| VSS                | N/A                                                    | N/A                           | N/A                                   | N/A                  |                                                               |                              | N/A                                                           | N/A                                       |  |
|                    |                                                        |                               |                                       |                      |                                                               |                              |                                                               |                                           |  |

### Table 3. Pin Characteristics (20- and 28-pin Devices)



**Note:** PB6 and PB7 are available only in those devices without ADC.

## **Interrupt Request 2 Register**

The Interrupt Request 2 (IRQ2) Register, shown in Table 37, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 2 Register to determine if any interrupt requests are pending.

| Bit     | 7        | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------|----------|-----|-----|-----|------|------|------|------|
| Field   | Reserved |     |     |     | PC3I | PC2I | PC1I | PC0I |
| RESET   | 0        | 0   | 0   | 0   | 0    | 0    | 0    | 0    |
| R/W     | R/W      | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |
| Address | FC6H     |     |     |     |      |      |      |      |

| Table 37. | Interrupt | Request 2 | Register | (IRQ2) |
|-----------|-----------|-----------|----------|--------|
|-----------|-----------|-----------|----------|--------|

| Bit   | Description                                                            |
|-------|------------------------------------------------------------------------|
| [7:4] | Reserved                                                               |
|       | These bits are reserved and must be programmed to 0000.                |
| [3:0] | Port C Pin x Interrupt Request                                         |
| PCxI  | 0 = No interrupt request is pending for GPIO Port C pin x.             |
|       | 1 = An interrupt request from GPIO Port C pin $x$ is awaiting service. |
| Note: | x indicates the specific GPIO Port C pin number (0–3).                 |

## **IRQ0 Enable High and Low Bit Registers**

Table 38 describes the priority control for IRQ0. The IRQ0 Enable High and Low Bit registers, shown in Tables 39 and 40, form a priority-encoded enabling for interrupts in the Interrupt Request 0 Register.

| IRQ   | 0ENH[ <i>x</i> ] | IRQ0ENL[x]        | Priority | Description |
|-------|------------------|-------------------|----------|-------------|
|       | 0                | 0                 | Disabled | Disabled    |
|       | 0                | 1                 | Level 1  | Low         |
|       | 1                | 0                 | Level 2  | Medium      |
|       | 1                | 1                 | Level 3  | High        |
| Note: | x indicates      | register bits 0-7 |          |             |

Table 38. IRQ0 Enable and Priority Encoding

## **Interrupt Control Register**

The Interrupt Control (IRQCTL) Register, shown in Table 49, contains the master enable bit for all interrupts.

| Bit         | 7                                                                                                                               | 6    | 5        | 4 | 3 | 2 | 1 | 0 |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|------|----------|---|---|---|---|---|--|
| Field       | IRQE                                                                                                                            |      | Reserved |   |   |   |   |   |  |
| RESET       | 0                                                                                                                               | 0    | 0        | 0 | 0 | 0 | 0 | 0 |  |
| R/W         | R/W                                                                                                                             | R    | R        | R | R | R | R | R |  |
| Address     |                                                                                                                                 | FCFH |          |   |   |   |   |   |  |
| Bit         | Description                                                                                                                     |      |          |   |   |   |   |   |  |
| [7]<br>IRQE | Interrupt Request Enable<br>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, |      |          |   |   |   |   |   |  |

## Table 49. Interrupt Control Register (IRQCTL)

| Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt Request Enable                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>This bit is set to 1 by executing an EI (Enable Interrupts) or IRET (Interrupt Return) instruction, or by a direct register write of a 1 to this bit. It is reset to 0 by executing a DI instruction, eZ8 CPU acknowledgement of an interrupt request, Reset or by a direct register write of a 0 to this bit.</li> <li>0 = Interrupts are disabled.</li> <li>1 = Interrupts are enabled.</li> </ul> |
| <b>Reserved</b> These bits are reserved and must be programmed to 0000000.                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                               |

The PWM period is represented by the following equation:

 $PWM Period (s) = \frac{Reload Value \times Prescale}{System Clock Frequency (Hz)}$ 

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, use the ONE-SHOT Mode equation to determine the first PWM time-out period.

If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) =  $\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$ 

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) =  $\frac{PWM Value}{Reload Value} \times 100$ 

## **PWM DUAL OUTPUT Mode**

In PWM DUAL OUTPUT Mode, the timer outputs a Pulse-Width Modulated (PWM) output signal pair (basic PWM signal and its complement) through two GPIO port pins. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control Register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the reload value and is reset to 0001H.

If the TPOL bit in the Timer Control Register is set to 0, the Timer Output signal begins as a Low (0) and transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the reload value and is reset to 0001H.

The timer also generates a second PWM output signal Timer Output Complement. The Timer Output Complement is the complement of the Timer Output PWM signal. A programmable deadband delay can be configured to time delay (0 to 128 system clock cycles) PWM output transitions on these two pins from a low to a high (inactive to active). This

- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. Clear the Timer PWM High and Low Byte registers to 0000H. This allows the software to determine if interrupts were generated by either a capture event or a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt was generated by a Reload.
- 5. Enable the timer interrupt, if appropriate and set the timer interrupt priority by writing to the relevant interrupt registers. By default, the timer interrupt is generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL0 Register.
- 6. Configure the associated GPIO port pin for the Timer Input alternate function.
- 7. Write to the Timer Control Register to enable the timer and initiate counting.

In CAPTURE Mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

Capture Elapsed Time (s) =  $\frac{(Capture Value - Start Value) \times Prescale}{System Clock Frequency (Hz)}$ 

## **COMPARE Mode**

In COMPARE Mode, the timer counts up to the 16-bit maximum Compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or from High to Low) upon Compare.

If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting.

Observe the following steps for configuring a timer for COMPARE Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for COMPARE Mode
  - Set the prescale value

| Bit           | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2]<br>BRGCTL | <ul> <li>Baud Rate Control</li> <li>This bit causes an alternate UART behavior depending on the value of the REN bit in the UART Control 0 Register. When the UART receiver is not enabled (REN=0), this bit determines whether the Baud Rate Generator issues interrupts.</li> <li>0 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value.</li> <li>1 = The Baud Rate Generator generates a receive interrupt when it counts down to 0. Reads from the Baud Rate High and Low Byte registers return the current BRG count value.</li> <li>When the UART receiver is enabled (REN=1), this bit allows reads from the Baud Rate registers to return the BRG count value instead of the reload value.</li> <li>0 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value.</li> <li>1 = Reads from the Baud Rate High and Low Byte registers return the BRG count value.</li> <li>0 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value.</li> <li>1 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value.</li> <li>1 = Reads from the Baud Rate High and Low Byte registers return the BRG reload value.</li> </ul> |
| [1]<br>RDAIRQ | <ul> <li>Receive Data Interrupt Enable</li> <li>0 = Received data and receiver errors generates an interrupt request to the Interrupt Controller.</li> <li>1 = Received data does not generate an interrupt request to the Interrupt Controller. Only receiver errors generate an interrupt request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [0]<br>IREN   | <ul> <li>Infrared Encoder/Decoder Enable</li> <li>0 = Infrared Encoder/Decoder is disabled. UART operates normally.</li> <li>1 = Infrared Encoder/Decoder is enabled. The UART transmits and receives data through the Infrared Encoder/Decoder.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

113

## **UART Status 0 Register**

The UART Status 0 (UxSTAT0) and Status 1(UxSTAT1) registers, shown in Tables 65 and 66, identify the current UART operating configuration and status.

| Table 65 | . UART | Status 0 | Register | (U0STAT0) |
|----------|--------|----------|----------|-----------|
|----------|--------|----------|----------|-----------|

| Bit         | 7                                                                                                                                                                                                                                                                                                                                              | 6                                                                                                                                                                                                                                                                           | 5  | 4  | 3    | 2    | 1   | 0   |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|------|------|-----|-----|--|--|
| Field       | RDA                                                                                                                                                                                                                                                                                                                                            | PE                                                                                                                                                                                                                                                                          | OE | FE | BRKD | TDRE | TXE | CTS |  |  |
| RESET       | 0                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                           | 0  | 0  | 0    | 1    | 1   | Х   |  |  |
| R/W         | R                                                                                                                                                                                                                                                                                                                                              | R                                                                                                                                                                                                                                                                           | R  | R  | R    | R    | R   | R   |  |  |
| Address     |                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                             |    | F4 | 1H   |      |     |     |  |  |
| Bit         | Descriptio                                                                                                                                                                                                                                                                                                                                     | n                                                                                                                                                                                                                                                                           |    |    |      |      |     |     |  |  |
| [7]<br>RDA  | <b>Receive Da</b><br>This bit indi<br>Receive Da<br>0 = The UA<br>1 = There is                                                                                                                                                                                                                                                                 | <b>Receive Data Available</b><br>This bit indicates that the UART Receive Data Register has received data. Reading the UART Receive Data Register clears this bit.<br>0 = The UART Receive Data Register is empty.<br>1 = There is a byte in the UART Receive Data Register |    |    |      |      |     |     |  |  |
| [6]<br>PE   | Parity Error<br>This bit indicates that a parity error has occurred. Reading the UART Receive Data Register<br>clears this bit.<br>0 = No parity error has occurred.<br>1 = A parity error has occurred.                                                                                                                                       |                                                                                                                                                                                                                                                                             |    |    |      |      |     |     |  |  |
| [5]<br>OE   | Overrun Error<br>This bit indicates that an overrun error has occurred. An overrun occurs when new data is<br>received and the UART Receive Data Register has not been read. If the RDA bit is reset to 0,<br>reading the UART Receive Data Register clears this bit.<br>0 = No overrun error occurred.<br>1 = An overrun error occurred.      |                                                                                                                                                                                                                                                                             |    |    |      |      |     |     |  |  |
| [4]<br>FE   | Framing Error<br>This bit indicates that a framing error (no Stop bit following data reception) was detected.<br>Reading the UART Receive Data Register clears this bit.<br>0 = No framing error occurred.<br>1 = A framing error occurred.                                                                                                    |                                                                                                                                                                                                                                                                             |    |    |      |      |     |     |  |  |
| [3]<br>BRKD | <ul> <li>1 = A traming error occurred.</li> <li>Break Detect</li> <li>This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit and Stop bit(s) are all 0s this bit is set to 1. Reading the UART Receive Data Register clears this bit.</li> <li>0 = No break occurred.</li> <li>1 = A break occurred.</li> </ul> |                                                                                                                                                                                                                                                                             |    |    |      |      |     |     |  |  |

# **Trim Bit Data Register**

The Trim Bid Data (TRMDR) Register contains the read or write data for access to the trim option bits (Table 87).

| Bit     | 7   | 6                           | 5 | 4         | 3           | 2 | 1 | 0 |  |  |
|---------|-----|-----------------------------|---|-----------|-------------|---|---|---|--|--|
| Field   |     |                             |   | TRMDR: TI | im Bit Data |   |   |   |  |  |
| RESET   | 0   | 0                           | 0 | 0         | 0           | 0 | 0 | 0 |  |  |
| R/W     | R/W | R/W R/W R/W R/W R/W R/W R/W |   |           |             |   |   |   |  |  |
| Address |     |                             |   | FF        | 7H          |   |   |   |  |  |

## Table 87. Trim Bit Data Register (TRMDR)

# **Flash Option Bit Address Space**

The first two bytes of Flash program memory at addresses 0000H and 0001H are reserved for the user-programmable Flash option bits.

## Flash Program Memory Address 0000H

| Bit       | 7            | 6                           | 5            | 4          | 3          | 2   | 1        | 0   |  |  |  |
|-----------|--------------|-----------------------------|--------------|------------|------------|-----|----------|-----|--|--|--|
| Field     | WDT_RES      | WDT_AO                      | OSC_S        | EL[1:0]    | VBO_AO     | FRP | Reserved | FWP |  |  |  |
| RESET     | U            | U                           | U            | U          | U          | U   | U        | U   |  |  |  |
| R/W       | R/W          | R/W R/W R/W R/W R/W R/W R/W |              |            |            |     |          |     |  |  |  |
| Address   |              |                             | F            | Program Me | mory 0000H |     |          |     |  |  |  |
| Note: U = | Unchanged by | v Reset. R/W                | = Read/Write | Э.         |            |     |          |     |  |  |  |

## Table 88. Flash Option Bits at Program Memory Address 0000H

|   | • | enenangea by neeen nam |  |
|---|---|------------------------|--|
|   |   |                        |  |
| - |   | <b>–</b> • • •         |  |

| Bit            | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>WDT_RES | <ul> <li>Watchdog Timer Reset</li> <li>0 = Watchdog Timer time-out generates an interrupt request. Interrupts must be globally enabled for the eZ8 CPU to acknowledge the interrupt request.</li> <li>1 = Watchdog Timer time-out causes a system reset. This setting is the default for unprogrammed (erased) Flash.</li> </ul>                                                                           |
| [6]<br>WDT_AO  | <ul> <li>Watchdog Timer Always On</li> <li>0 = Watchdog Timer is automatically enabled upon application of system power. Watchdog Timer can not be disabled.</li> <li>1 = Watchdog Timer is enabled upon execution of the WDT instruction. Once enabled, the Watchdog Timer can only be disabled by a Reset or Stop Mode Recovery. This setting is the default for unprogrammed (erased) Flash.</li> </ul> |

| Bit                   | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5:4]<br>OSC_SEL[1:0] | <ul> <li>Oscillator Mode Selection</li> <li>00 = On-chip oscillator configured for use with external RC networks (&lt;4MHz).</li> <li>01 = Minimum power for use with very low frequency crystals (32kHz to 1.0MHz).</li> <li>10 = Medium power for use with medium frequency crystals or ceramic resonators (0.5MHz to 5.0MHz).</li> <li>11 = Maximum power for use with high frequency crystals (5.0MHz to 20.0MHz). This setting is the default for unprogrammed (erased) Flash.</li> </ul> |
| [3]<br>VBO_AO         | <ul> <li>Voltage Brown-Out Protection Always On</li> <li>0 = Voltage Brown-Out Protection can be disabled in STOP Mode to reduce total power consumption. For the block to be disabled, the power control register bit must also be written (see the <u>Power Control Register Definitions</u> section on page 33).</li> <li>1 = Voltage Brown-Out Protection is always enabled including during STOP Mode. This setting is the default for unprogrammed (erased) Flash.</li> </ul>            |
| [2]<br>FRP            | <ul> <li>Flash Read Protect</li> <li>0 = User program code is inaccessible. Limited control features are available through the On-Chip Debugger.</li> <li>1 = User program code is accessible. All On-Chip Debugger commands are enabled. This setting is the default for unprogrammed (erased) Flash.</li> </ul>                                                                                                                                                                              |
| [1]                   | Reserved<br>This bit is reserved and must be programmed to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [0]<br>FWP            | Flash Write Protect         This Option Bit provides Flash Program Memory protection:         0 = Programming and erasure disabled for all of Flash Program Memory. Programming, Page Erase and Mass Erase through User Code is disabled. Mass Erase is available using the On-Chip Debugger.         1 = Programming, Page Erase and Mass Erase are enabled for all of Flash program memory.                                                                                                  |

163

## **ADC Calibration Data**

### Table 96. ADC Calibration Bits

| Bit        | 7            | 6                           | 5             | 4          | 3          | 2       | 1 | 0 |  |  |  |
|------------|--------------|-----------------------------|---------------|------------|------------|---------|---|---|--|--|--|
| Field      |              |                             |               | ADC        | _CAL       |         |   |   |  |  |  |
| RESET      | U            | U                           | U             | U          | U          | U       | U | U |  |  |  |
| R/W        | R/W          | R/W R/W R/W R/W R/W R/W R/W |               |            |            |         |   |   |  |  |  |
| Address    |              |                             | Informati     | on Page Me | mory 0060H | 1-007DH |   |   |  |  |  |
| Noto: II - | Linchanged k |                             | / - Pood/Mrit | 0          |            |         |   |   |  |  |  |

Note: U = Unchanged by Reset. R/W = Read/Write.

## Bit Description

[7:0] Analog-to-Digital Converter Calibration Values
 ADC\_CAL Contains factory-calibrated values for ADC gain and offset compensation. Each of the ten supported modes has one byte of offset calibration and two bytes of gain calibration. These values are read by the software to compensate ADC measurements as described in the Software Compensation Procedure Using Factory Calibration Data section on page 129. The location of each calibration byte is provided in Table 97.

| Info Page | Memory  |                    |                          |                |
|-----------|---------|--------------------|--------------------------|----------------|
| Address   | Address | Compensation Usage | ADC Mode                 | Reference Type |
| 60        | FE60    | Offset             | Single-Ended Unbuffered  | Internal 2.0 V |
| 08        | FE08    | Gain High Byte     | Single-Ended Unbuffered  | Internal 2.0 V |
| 09        | FE09    | Gain Low Byte      | Single-Ended Unbuffered  | Internal 2.0 V |
| 63        | FE63    | Offset             | Single-Ended Unbuffered  | Internal 1.0 V |
| 0A        | FE0A    | Gain High Byte     | Single-Ended Unbuffered  | Internal 1.0 V |
| 0B        | FE0B    | Gain Low Byte      | Single-Ended Unbuffered  | Internal 1.0 V |
| 66        | FE66    | Offset             | Single-Ended Unbuffered  | External 2.0 V |
| 0C        | FE0C    | Gain High Byte     | Single-Ended Unbuffered  | External 2.0 V |
| 0D        | FE0D    | Gain Low Byte      | Single-Ended Unbuffered  | External 2.0 V |
| 69        | FE69    | Offset             | Single-Ended 1x Buffered | Internal 2.0 V |
| 0E        | FE0E    | Gain High Byte     | Single-Ended 1x Buffered | Internal 2.0 V |
| 0F        | FE0F    | Gain Low Byte      | Single-Ended 1x Buffered | Internal 2.0 V |
| 6C        | FE6C    | Offset             | Single-Ended 1x Buffered | External 2.0 V |
| 10        | FE10    | Gain High Byte     | Single-Ended 1x Buffered | External 2.0 V |
| 11        | FE11    | Gain Low Byte      | Single-Ended 1x Buffered | External 2.0 V |
| 6F        | FE6F    | Offset             | Differential Unbuffered  | Internal 2.0 V |

### Table 97. ADC Calibration Data Location

| Info Page<br>Address | Memory<br>Address | Compensation Usage      | ADC Mode                 | Reference Type |
|----------------------|-------------------|-------------------------|--------------------------|----------------|
| 12                   | FE12              | Positive Gain High Byte | Differential Unbuffered  | Internal 2.0 V |
| 13                   | FE13              | Positive Gain Low Byte  | Differential Unbuffered  | Internal 2.0 V |
| 30                   | FE30              | Negative Gain High Byte | Differential Unbuffered  | Internal 2.0 V |
| 31                   | FE31              | Negative Gain Low Byte  | Differential Unbuffered  | Internal 2.0 V |
| 72                   | FE72              | Offset                  | Differential Unbuffered  | Internal 1.0 V |
| 14                   | FE14              | Positive Gain High Byte | Differential Unbuffered  | Internal 1.0 V |
| 15                   | FE15              | Positive Gain Low Byte  | Differential Unbuffered  | Internal 1.0 V |
| 32                   | FE32              | Negative Gain High Byte | Differential Unbuffered  | Internal 1.0 V |
| 33                   | FE33              | Negative Gain Low Byte  | Differential Unbuffered  | Internal 1.0 V |
| 75                   | FE75              | Offset                  | Differential Unbuffered  | External 2.0 V |
| 16                   | FE16              | Positive Gain High Byte | Differential Unbuffered  | External 2.0 V |
| 17                   | FE17              | Positive Gain Low Byte  | Differential Unbuffered  | External 2.0 V |
| 34                   | FE34              | Negative Gain High Byte | Differential Unbuffered  | External 2.0 V |
| 35                   | FE35              | Negative Gain Low Byte  | Differential Unbuffered  | External 2.0 V |
| 78                   | FE78              | Offset                  | Differential 1x Buffered | Internal 2.0 V |
| 18                   | FE18              | Positive Gain High Byte | Differential 1x Buffered | Internal 2.0 V |
| 19                   | FE19              | Positive Gain Low Byte  | Differential 1x Buffered | Internal 2.0 V |
| 36                   | FE36              | Negative Gain High Byte | Differential 1x Buffered | Internal 2.0 V |
| 37                   | FE37              | Negative Gain Low Byte  | Differential 1x Buffered | Internal 2.0 V |
| 7B                   | FE7B              | Offset                  | Differential 1x Buffered | External 2.0 V |
| 1A                   | FE1A              | Positive Gain High Byte | Differential 1x Buffered | External 2.0 V |
| 1B                   | FE1B              | Positive Gain Low Byte  | Differential 1x Buffered | External 2.0 V |
| 38                   | FE38              | Negative Gain High Byte | Differential 1x Buffered | External 2.0 V |
| 39                   | FE39              | Negative Gain Low Byte  | Differential 1x Buffered | External 2.0 V |

## Table 97. ADC Calibration Data Location (Continued)

# Nonvolatile Data Storage

The Z8 Encore! XP F082A Series devices contain a nonvolatile data storage (NVDS) element of up to 128 bytes. This memory can perform over 100,000 write cycles.

# Operation

The NVDS is implemented by special purpose Zilog software stored in areas of program memory, which are not user-accessible. These special-purpose routines use the Flash memory to store the data. The routines incorporate a dynamic addressing scheme to maximize the write/erase endurance of the Flash.

Note: Different members of the Z8 Encore! XP F082A Series feature multiple NVDS array sizes; see the <u>Part Selection Guide</u> section on page 2 for details. Devices containing 8KB of Flash memory do not include the NVDS feature.

# **NVDS Code Interface**

Two routines are required to access the NVDS: a write routine and a read routine. Both of these routines are accessed with a CALL instruction to a predefined address outside of the user-accessible program memory. Both the NVDS address and data are single-byte values. Because these routines disturb the working register set, user code must ensure that any required working register values are preserved by pushing them onto the stack or by changing the working register pointer just prior to NVDS execution.

During both read and write accesses to the NVDS, interrupt service is NOT disabled. Any interrupts that occur during the NVDS execution must take care not to disturb the working register and existing stack contents or else the array may become corrupted. Disabling interrupts before executing NVDS operations is recommended.

Use of the NVDS requires 15 bytes of available stack space. Also, the contents of the working register set are overwritten.

For correct NVDS operation, the Flash Frequency registers must be programmed based on the system clock frequency (see **the** <u>Flash Operation Timing Using the Flash Frequency</u> <u>Registers</u> **section on page 149**).

# Operation

This section describes the interface and modes of operation of the On-Chip Debugger.

## **OCD** Interface

The on-chip debugger uses the DBG pin for communication with an external host. This one-pin interface is a bidirectional, open-drain interface that transmits and receives data. Data transmission is half-duplex, in that transmit and receive cannot occur simultaneously. The serial data on the DBG pin is sent using the standard asynchronous data format defined in RS-232. This pin creates an interface from the Z8 Encore! XP F082A Series products to the serial port of a host PC using minimal external hardware. Two different methods for connecting the DBG pin to an RS-232 interface are displayed in Figure 24 and Figure 25. The recommended method is the buffered implementation displayed in Figure 25. The DBG pin has a internal pull-up resistor which is sufficient for some applications (for more details about the pull-up current, see the <u>Electrical Characteristics</u> chapter on page 226). For OCD operation at higher data rates or in noisy systems, an external pull-up resistor is recommended.

**Caution:** For operation of the on-chip debugger, all power pins (V<sub>DD</sub> and AV<sub>DD</sub>) must be supplied with power and all ground pins (V<sub>SS</sub> and AV<sub>SS</sub>) must be properly grounded. The DBG pin is open-drain and may require an external pull-up resistor to ensure proper operation.



Figure 24. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface; #1 of 2

# **Oscillator Operation with an External RC Network**

Figure 28 displays a recommended configuration for connection with an external resistorcapacitor (RC) network.



#### Figure 28. Connecting the On-Chip Oscillator to an External RC Network

An external resistance value of  $45 \text{ k}\Omega$  is recommended for oscillator operation with an external RC network. The minimum resistance value to ensure operation is 40 k $\Omega$ . The typical oscillator frequency can be estimated from the values of the resistor (*R* in k $\Omega$ ) and capacitor (*C* in pF) elements using the following equation:

Oscillator Frequency (kHz) =  $\frac{1 \times 10^6}{(0.4 \times R \times C) + (4 \times C)}$ 

Figure 29 displays the typical  $(3.3 \text{ V} \text{ and } 25^{\circ}\text{C})$  oscillator frequency as a function of the capacitor (C, in pF) employed in the RC network assuming a  $45 \text{ K}\Omega$  external resistor. For very small values of C, the parasitic capacitance of the oscillator X<sub>IN</sub> pin and the printed circuit board must be included in the estimation of the oscillator frequency.

It is possible to operate the RC oscillator using only the parasitic capacitance of the package and printed circuit board. To minimize sensitivity to external parasitics, external capacitance values in excess of 20pF are recommended. Register file size varies depending on the device type. See the device-specific Z8 Encore! XP Product Specification to determine the exact register file range available.

# eZ8 CPU Instruction Notation

In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags and address modes are represented by a notational shorthand that is described in Table 118.

| Notation | Description                    | Operand | Range                                                                                                                         |
|----------|--------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| b        | Bit                            | b       | b represents a value from 0 to 7 (000B to 111B).                                                                              |
| CC       | Condition code                 | —       | Refer to the Condition Codes section in the <u>eZ8</u><br><u>CPU Core User Manual (UM0128)</u> .                              |
| DA       | Direct address                 | Addrs   | Represents a number in the range 0000H to FFFFH.                                                                              |
| ER       | Extended addressing register   | Reg     | Reg. represents a number in the range of 000H to FFFH.                                                                        |
| IM       | Immediate data                 | #Data   | Data is a number between 00H to FFH.                                                                                          |
| lr       | Indirect working register      | @Rn     | n = 0–15.                                                                                                                     |
| IR       | Indirect register              | @Reg    | Reg. represents a number in the range of 00H to FFH.                                                                          |
| Irr      | Indirect working register pair | @RRp    | p = 0, 2, 4, 6, 8, 10, 12, or 14.                                                                                             |
| IRR      | Indirect register pair         | @Reg    | Reg. represents an even number in the range 00H to FEH.                                                                       |
| р        | Polarity                       | р       | Polarity is a single bit binary value of either 0B or 1B.                                                                     |
| r        | Working register               | Rn      | n = 0 - 15.                                                                                                                   |
| R        | Register                       | Reg     | Reg. represents a number in the range of 00H to FFH.                                                                          |
| RA       | Relative address               | Х       | X represents an index in the range of +127 to –<br>128 which is an offset relative to the address of<br>the next instruction. |
| rr       | Working register pair          | RRp     | p = 0, 2, 4, 6, 8, 10, 12, or 14.                                                                                             |
| RR       | Register pair                  | Reg     | Reg. represents an even number in the range of 00H to FEH.                                                                    |

#### Table 118. Notational Shorthand

## Z8 Encore! XP<sup>®</sup> F082A Series **Product Specification**

|   |                         |                          |                            |                             |                            |                             |                               | Swer min                       | opie (ne                      | x)                           |                            |                   |                           |                           |                  |                          |
|---|-------------------------|--------------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|-------------------------------|--------------------------------|-------------------------------|------------------------------|----------------------------|-------------------|---------------------------|---------------------------|------------------|--------------------------|
|   | 0                       | 1                        | 2                          | 3                           | 4                          | 5                           | 6                             | 7                              | 8                             | 9                            | А                          | В                 | С                         | D                         | Е                | F                        |
| 0 | 1.1<br>BRK              | 2.2<br>SRP<br>IM         | 2.3<br>ADD<br>r1,r2        | 2.4<br>ADD<br>r1,lr2        | 3.3<br><b>ADD</b><br>R2,R1 | 3.4<br><b>ADD</b><br>IR2,R1 | 3.3<br><b>ADD</b><br>R1,IM    | 3.4<br><b>ADD</b><br>IR1,IM    | 4.3<br>ADDX<br>ER2,ER1        | 4.3<br>ADDX<br>IM,ER1        | 2.3<br><b>DJNZ</b><br>r1,X | 2.2<br>JR<br>cc,X | 2.2<br><b>LD</b><br>r1,IM | 3.2<br><b>JP</b><br>cc,DA | 1.2<br>INC<br>r1 | 1.2<br>NOP               |
| 1 | 2.2<br><b>RLC</b><br>R1 | 2.3<br><b>RLC</b><br>IR1 | 2.3<br>ADC<br>r1,r2        | 2.4<br>ADC<br>r1,lr2        | 3.3<br><b>ADC</b><br>R2,R1 | 3.4<br>ADC<br>IR2,R1        | 3.3<br><b>ADC</b><br>R1,IM    | 3.4<br>ADC<br>IR1,IM           | 4.3<br>ADCX<br>ER2,ER1        | 4.3<br>ADCX<br>IM,ER1        |                            |                   |                           |                           |                  | See 2nd<br>Opcode<br>Map |
| 2 | 2.2<br>INC<br>R1        | 2.3<br>INC<br>IR1        | 2.3<br><b>SUB</b><br>r1,r2 | 2.4<br><b>SUB</b><br>r1,lr2 | 3.3<br><b>SUB</b><br>R2,R1 | 3.4<br><b>SUB</b><br>IR2,R1 | 3.3<br><b>SUB</b><br>R1,IM    | 3.4<br>SUB<br>IR1,IM           | 4.3<br><b>SUBX</b><br>ER2,ER1 | 4.3<br><b>SUBX</b><br>IM,ER1 |                            |                   |                           |                           |                  | 1                        |
| 3 | 2.2<br><b>DEC</b><br>R1 | 2.3<br>DEC<br>IR1        | 2.3<br><b>SBC</b><br>r1,r2 | 2.4<br><b>SBC</b><br>r1,lr2 | 3.3<br><b>SBC</b><br>R2,R1 | 3.4<br><b>SBC</b><br>IR2,R1 | 3.3<br><b>SBC</b><br>R1,IM    | 3.4<br>SBC<br>IR1,IM           | 4.3<br><b>SBCX</b><br>ER2,ER1 | 4.3<br><b>SBCX</b><br>IM,ER1 |                            |                   |                           |                           |                  |                          |
| 4 | 2.2<br><b>DA</b><br>R1  | 2.3<br><b>DA</b><br>IR1  | 2.3<br>OR<br>r1,r2         | 2.4<br>OR<br>r1,lr2         | 3.3<br><b>OR</b><br>R2,R1  | 3.4<br><b>OR</b><br>IR2,R1  | 3.3<br><b>OR</b><br>R1,IM     | 3.4<br><b>OR</b><br>IR1,IM     | 4.3<br><b>ORX</b><br>ER2,ER1  | 4.3<br><b>ORX</b><br>IM,ER1  |                            |                   |                           |                           |                  |                          |
| 5 | 2.2<br><b>POP</b><br>R1 | 2.3<br><b>POP</b><br>IR1 | 2.3<br>AND<br>r1,r2        | 2.4<br>AND<br>r1,lr2        | 3.3<br><b>AND</b><br>R2,R1 | 3.4<br>AND<br>IR2,R1        | 3.3<br><b>AND</b><br>R1,IM    | 3.4<br>AND<br>IR1,IM           | 4.3<br>ANDX<br>ER2,ER1        | 4.3<br>ANDX<br>IM,ER1        |                            |                   |                           |                           |                  | 1.2<br>WDT               |
| 6 | 2.2<br><b>COM</b><br>R1 | 2.3<br>COM<br>IR1        | 2.3<br><b>TCM</b><br>r1.r2 | 2.4<br><b>TCM</b><br>r1.lr2 | 3.3<br><b>TCM</b><br>R2.R1 | 3.4<br><b>TCM</b><br>IR2.R1 | 3.3<br>TCM<br>R1.IM           | 3.4<br>TCM<br>IR1.IM           | 4.3<br><b>TCMX</b><br>ER2.ER1 | 4.3<br>TCMX<br>IM.ER1        |                            |                   |                           |                           |                  | STOP                     |
| 7 | 2.2<br>PUSH<br>R2       | 2.3<br>PUSH              | 2.3<br>TM<br>r1 r2         | 2.4<br><b>TM</b><br>r1.lr2  | 3.3<br>TM<br>R2 R1         | 3.4<br><b>TM</b><br>IR2 R1  | 3.3<br>TM<br>R1 IM            | 3.4<br><b>TM</b><br>IR1 IM     | 4.3<br><b>TMX</b><br>FR2 FR1  | 4.3<br><b>TMX</b>            |                            |                   |                           |                           |                  | 1.2<br>HALT              |
| 8 | 2.5<br>DECW             | 2.6<br>DECW              | 2.5<br>LDE                 | 2.9<br>LDEI                 | 3.2<br>LDX                 | 3.3<br>LDX                  | 3.4<br>LDX                    | 3.5<br>LDX                     | 3.4<br>LDX                    | 3.4<br>LDX                   |                            |                   |                           |                           |                  | 1.2<br><b>DI</b>         |
| 9 | 2.2<br>RL               | 2.3<br>RL                | 2.5<br>LDE                 | 2.9<br>LDEI                 | 3.2<br>LDX                 | 3.3<br>LDX                  | 3.4<br>LDX                    | 3.5<br>LDX                     | 3.3<br>LEA                    | 3.5<br>LEA                   |                            |                   |                           |                           |                  | 1.2<br>El                |
| А | 2.5<br>INCW             | 2.6<br>INCW              | 2.3<br>CP                  | 2.4<br>CP                   | 3.3<br>CP                  | 3.4<br>CP                   | 3.3<br>CP                     | 3.4<br>CP                      | 4.3<br><b>CPX</b>             | 4.3<br>CPX                   |                            |                   |                           |                           |                  | 1.4<br>RET               |
| В | 2.2<br>CLR<br>R1        | 2.3<br>CLR               | 2.3<br>XOR<br>r1 r2        | 2.4<br>XOR<br>r1.lr2        | 3.3<br>XOR<br>R2 R1        | 3.4<br>XOR                  | 3.3<br>XOR<br>R1 IM           | 3.4<br>XOR                     | 4.3<br><b>XORX</b><br>FR2 FR1 | 4.3<br><b>XORX</b>           |                            |                   |                           |                           |                  | 1.5<br>IRET              |
| с | 2.2<br>RRC<br>R1        | 2.3<br>RRC<br>IR1        | 2.5<br>LDC<br>r1.lrr2      | 2.9<br>LDCI                 | 2.3<br>JP                  | 2.9<br>LDC                  | i ci ,iwi                     | 3.4<br>LD<br>r1.r2.X           | 3.2<br>PUSHX<br>ER2           | iwi, Er (†                   |                            |                   |                           |                           |                  | 1.2<br>RCF               |
| D | 2.2<br>SRA<br>R1        | 2.3<br>SRA<br>IR1        | 2.5<br>LDC<br>r2,lrr1      | 2.9<br>LDCI<br>Ir2,Irr1     | 2.6<br>CALL<br>IRR1        | 2.2<br>BSWAP<br>R1          | 3.3<br>CALL<br>DA             | 3.4<br>LD<br>r2,r1,X           | 3.2<br>POPX<br>ER1            |                              |                            |                   |                           |                           |                  | 1.2<br>SCF               |
| Е | 2.2<br><b>RR</b><br>R1  | 2.3<br><b>RR</b><br>IR1  | 2.2<br>BIT<br>p,b,r1       | 2.3<br>LD<br>r1,lr2         | 3.2<br><b>LD</b><br>R2,R1  | 3.3<br>LD<br>IR2,R1         | 3.2<br><b>LD</b><br>R1,IM     | 3.3<br>LD<br>IR1,IM            | 4.2<br><b>LDX</b><br>ER2,ER1  | 4.2<br>LDX<br>IM,ER1         |                            |                   |                           |                           |                  | 1.2<br>CCF               |
| F | 2.2<br>SWAP<br>R1       | 2.3<br>SWAP<br>IR1       | 2.6<br>TRAP<br>Vector      | 2.3<br>LD<br>lr1,r2         | 2.8<br>MULT<br>RR1         | 3.3<br><b>LD</b><br>R2,IR1  | 3.3<br><b>BTJ</b><br>p,b,r1,X | 3.4<br><b>BTJ</b><br>p,b,lr1,X |                               |                              | V                          | ▼                 | ▼                         | ▼                         | ▼                |                          |

Lower Nibble (Hex)

Figure 31. First Opcode Map

|                         |                                                    | V <sub>DD</sub>      | ) = 2.7 V to 3                   | 3.6 V                            |       |                                                                  |
|-------------------------|----------------------------------------------------|----------------------|----------------------------------|----------------------------------|-------|------------------------------------------------------------------|
| Symbol                  | Parameter                                          | Typical <sup>1</sup> | Maximum<br>Std Temp <sup>2</sup> | Maximum<br>Ext Temp <sup>3</sup> | Units | Conditions                                                       |
| I <sub>DD</sub><br>Stop | Supply Current in STOP Mode                        | 0.1                  |                                  |                                  | μA    | No peripherals enabled. All pins driven to $V_{DD}$ or $V_{SS}.$ |
| I <sub>DD</sub> Halt    | Supply Current in                                  | 35                   | 55                               | 65                               | μA    | 32kHz.                                                           |
|                         | HALT Mode (with                                    | 520                  |                                  |                                  | μA    | 5.5MHz.                                                          |
|                         | abled)                                             | 2.1                  | 2.85                             | 2.85                             | mA    | 20MHz.                                                           |
| I <sub>DD</sub>         | Supply Current in                                  | 2.8                  |                                  |                                  | mA    | 32kHz.                                                           |
| (<br>(                  | ACTIVE Mode                                        | 4.5                  | 5.2                              | 5.2                              | mA    | 5.5MHz.                                                          |
|                         | disabled)                                          | 5.5                  | 6.5                              | 6.5                              | mA    | 10MHz.                                                           |
|                         |                                                    | 7.9                  | 11.5                             | 11.5                             | mA    | 20MHz.                                                           |
| I <sub>DD</sub><br>WDT  | Watchdog Timer<br>Supply Current                   | 0.9                  | 1.0                              | 1.1                              | μA    |                                                                  |
| I <sub>DD</sub>         | Crystal Oscillator                                 | 40                   |                                  |                                  | μA    | 32kHz.                                                           |
| XTAL                    | Supply Current                                     | 230                  |                                  |                                  | μA    | 4MHz.                                                            |
|                         |                                                    | 760                  |                                  |                                  | μA    | 20MHz.                                                           |
| I <sub>DD</sub> IPO     | Internal Precision<br>Oscillator Supply<br>Current | 350                  | 500                              | 550                              | μA    |                                                                  |
| I <sub>DD</sub><br>VBO  | Voltage Brown-Out<br>and Low-Voltage               | 50                   |                                  |                                  | μA    | For 20-/28-pin devices (VBO only); See Note 4.                   |
|                         | Detect Supply Cur-                                 |                      |                                  |                                  |       | For 8-pin devices; See Note 4.                                   |
| I <sub>DD</sub>         | Analog to Digital                                  | 2.8                  | 3.1                              | 3.2                              | mA    | 32kHz.                                                           |
| ADC                     | Converter Supply                                   | 3.1                  | 3.6                              | 3.7                              | mA    | 5.5MHz.                                                          |
|                         | External Refer-                                    | 3.3                  | 3.7                              | 3.8                              | mA    | 10MHz.                                                           |
|                         | ence)                                              | 3.7                  | 4.2                              | 4.3                              | mA    | 20MHz.                                                           |

#### Table 132. Power Consumption

Notes:

1. Typical conditions are defined as  $V_{DD}$  = 3.3 V and +30°C.

2. Standard temperature is defined as  $\overline{T}_A = 0^{\circ}C$  to +70°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

3. Extended temperature is defined as  $T_A = -40^{\circ}$ C to +105°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

4. For this block to operate, the bandgap circuit is automatically turned on and must be added to the total supply current. This bandgap current is only added once, regardless of how many peripherals are using it.

|                           |                                                        | V <sub>DE</sub>      | <sub>o</sub> = 2.7 V to 3        | 3.6 V                            |       |                                |
|---------------------------|--------------------------------------------------------|----------------------|----------------------------------|----------------------------------|-------|--------------------------------|
| Symbol                    | Parameter                                              | Typical <sup>1</sup> | Maximum<br>Std Temp <sup>2</sup> | Maximum<br>Ext Temp <sup>3</sup> | Units | Conditions                     |
| I <sub>DD</sub><br>ADCRef | ADC Internal Ref-<br>erence Supply Cur-<br>rent        | 0                    |                                  |                                  | μA    | See Note 4.                    |
| I <sub>DD</sub><br>CMP    | Comparator sup-<br>ply Current                         | 150                  | 180                              | 190                              | μA    | See Note 4.                    |
| I <sub>DD</sub> LPO       | Low-Power Opera-<br>tional Amplifier<br>Supply Current | 3                    | 5                                | 5                                | μA    | Driving a high-impedance load. |
| I <sub>DD</sub> TS        | Temperature Sen-<br>sor Supply Current                 | 60                   |                                  |                                  | μA    | See Note 4.                    |
| I <sub>DD</sub> BG        | Band Gap Supply                                        | 320                  | 480                              | 500                              | μA    | For 20-/28-pin devices.        |
|                           | Current                                                |                      |                                  |                                  |       | For 8-pin devices.             |

#### Table 132. Power Consumption (Continued)

Notes:

1. Typical conditions are defined as  $V_{DD} = 3.3 V$  and  $+30^{\circ}C$ .

2. Standard temperature is defined as  $T_A = 0^{\circ}C$  to +70°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

3. Extended temperature is defined as  $T_A = -40^{\circ}$ C to +105°C; these values not tested in production for worst case behavior, but are derived from product characterization and provided for design guidance only.

4. For this block to operate, the bandgap circuit is automatically turned on and must be added to the total supply current. This bandgap current is only added once, regardless of how many peripherals are using it.