



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                     |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | IrDA, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 23                                                           |
| Program Memory Size        | 8KB (8K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | -                                                            |
| RAM Size                   | 1K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                  |
| Data Converters            | A/D 8x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | 0°C ~ 70°C (TA)                                              |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                               |
| Supplier Device Package    | 28-SSOP                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f082ahj020sg    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Internal Precision Oscillator**

The internal precision oscillator (IPO) is a trimmable clock source that requires no external components.

### **Temperature Sensor**

The optional temperature sensor produces an analog output proportional to the device temperature. This signal can be sent to either the ADC or the analog comparator.

### **Analog Comparator**

The analog comparator compares the signal at an input pin with either an internal programmable voltage reference or a second input pin. The comparator output can be used to drive either an output pin or to generate an interrupt.

### **External Crystal Oscillator**

The crystal oscillator circuit provides highly accurate clock frequencies with the use of an external crystal, ceramic resonator or RC network.

### Low Voltage Detector

The low voltage detector (LVD) is able to generate an interrupt when the supply voltage drops below a user-programmable level. The LVD is available on 8-pin devices only.

### **On-Chip Debugger**

The Z8 Encore! XP F082A Series products feature an integrated on-chip debugger (OCD) accessed via a single-pin interface. The OCD provides a rich-set of debugging capabilities, such as reading and writing registers, programming Flash memory, setting breakpoints and executing code.

### **Universal Asynchronous Receiver/Transmitter**

The full-duplex universal asynchronous receiver/transmitter (UART) is included in all Z8 Encore! XP package types. The UART supports 8- and 9-bit data modes and selectable parity. The UART also supports multi-drop address processing in hardware. The UART baud rate generator (BRG) can be configured and used as a basic 16-bit timer.

### Timers

Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and

| Symbol<br>Mnemonic | Direction | Reset<br>Direction            | Active<br>Low<br>or<br>Active<br>High | Tristate<br>Output   | Internal<br>Pull-up or<br>Pull-down                           | Schmitt-<br>Trigger<br>Input | Open Drain<br>Output                                          | 5 V<br>Tolerance                          |  |  |  |  |
|--------------------|-----------|-------------------------------|---------------------------------------|----------------------|---------------------------------------------------------------|------------------------------|---------------------------------------------------------------|-------------------------------------------|--|--|--|--|
| AVDD               | N/A       | N/A                           | N/A                                   | N/A                  | N/A                                                           | N/A                          | N/A                                                           | N/A                                       |  |  |  |  |
| AVSS               | N/A       | N/A                           | N/A                                   | N/A                  | N/A                                                           | N/A                          | N/A                                                           | NA                                        |  |  |  |  |
| DBG                | I/O       | I                             | N/A                                   | Yes                  | Yes                                                           | Yes                          | Yes                                                           | No                                        |  |  |  |  |
| PA[7:0]            | I/O       | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PA[7:2]<br>unless pul-<br>lups<br>enabled |  |  |  |  |
| PB[7:0]            | I/O       | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PB[7:6]<br>unless pul-<br>lups<br>enabled |  |  |  |  |
| PC[7:0]            | I/O       | I                             | N/A                                   | Yes                  | Programma-<br>ble<br>Pull-up                                  | Yes                          | Yes,<br>Programma-<br>ble                                     | PC[7:3]<br>unless pul-<br>lups<br>enabled |  |  |  |  |
| RESET/<br>PD0      | I/O       | I/O<br>(defaults to<br>RESET) | Low (in<br>Reset<br>mode)             | Yes<br>(PD0<br>only) | Programma-<br>ble for PD0;<br>alw <u>ays on f</u> or<br>RESET | Yes                          | Programma-<br>ble for PD0;<br>alw <u>ays on f</u> or<br>RESET | Yes,<br>unless pul-<br>lups<br>enabled    |  |  |  |  |
| VDD                | N/A       | N/A                           | N/A                                   | N/A                  |                                                               |                              | N/A                                                           | N/A                                       |  |  |  |  |
| VSS                | N/A       | N/A                           | N/A                                   | N/A                  |                                                               |                              | N/A                                                           | N/A                                       |  |  |  |  |
|                    |           |                               |                                       |                      |                                                               |                              |                                                               |                                           |  |  |  |  |

#### Table 3. Pin Characteristics (20- and 28-pin Devices)



**Note:** PB6 and PB7 are available only in those devices without ADC.

| Bit          | Description (Continued)                                                                                  |
|--------------|----------------------------------------------------------------------------------------------------------|
| [4]<br>U0RXI | <b>UART 0 Receiver Interrupt Request</b><br>0 = No interrupt request is pending for the UART 0 receiver. |
|              | 1 = An interrupt request from the UART 0 receiver is awaiting service.                                   |
| [3]          | UART 0 Transmitter Interrupt Request                                                                     |
| U0TXI        | 0 = No interrupt request is pending for the UART 0 transmitter.                                          |
|              | 1 = An interrupt request from the UART 0 transmitter is awaiting service.                                |
| [2:1]        | Reserved                                                                                                 |
|              | These bits are reserved and must be programmed to 00.                                                    |
| [0]          | ADC Interrupt Request                                                                                    |

0 = No interrupt request is pending for the analog-to-digital Converter.

1 = An interrupt request from the Analog-to-Digital Converter is awaiting service.

#### **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) Register, shown in Table 36, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 Register to determine if any interrupt requests are pending.

| Bit     | 7     | 6     | 5    | 4    | 3    | 2    | 1    | 0    |  |  |
|---------|-------|-------|------|------|------|------|------|------|--|--|
| Field   | PA7VI | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |  |  |
| RESET   | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    |  |  |
| R/W     | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |  |  |
| Address |       | FC3H  |      |      |      |      |      |      |  |  |

Table 36. Interrupt Request 1 Register (IRQ1)

| Bit   | Description                                                                 |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| [7]   | Port A Pin 7 or LVD Interrupt Request                                       |  |  |  |  |  |  |  |
| PA7V  | I 0 = No interrupt request is pending for GPIO Port A or LVD.               |  |  |  |  |  |  |  |
|       | 1 = An interrupt request from GPIO Port A or LVD.                           |  |  |  |  |  |  |  |
| [6]   | Port A Pin 6 or Comparator Interrupt Request                                |  |  |  |  |  |  |  |
| PA6C  | I 0 = No interrupt request is pending for GPIO Port A or Comparator.        |  |  |  |  |  |  |  |
|       | 1 = An interrupt request from GPIO Port A or Comparator.                    |  |  |  |  |  |  |  |
| [5:0] | Port A Pin <i>x</i> Interrupt Request                                       |  |  |  |  |  |  |  |
| PA5I  | 0 = No interrupt request is pending for GPIO Port A pin x.                  |  |  |  |  |  |  |  |
|       | 1 = An interrupt request from GPIO Port A pin <i>x</i> is awaiting service. |  |  |  |  |  |  |  |
| Note: | x indicates the specific GPIO port pin number (0–5).                        |  |  |  |  |  |  |  |

ADCI

#### **Interrupt Request 2 Register**

The Interrupt Request 2 (IRQ2) Register, shown in Table 37, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 2 Register to determine if any interrupt requests are pending.

| Bit     | 7   | 6    | 5     | 4   | 3    | 2    | 1    | 0    |  |
|---------|-----|------|-------|-----|------|------|------|------|--|
| Field   |     | Rese | erved |     | PC3I | PC2I | PC1I | PC0I |  |
| RESET   | 0   | 0    | 0     | 0   | 0    | 0    | 0    | 0    |  |
| R/W     | R/W | R/W  | R/W   | R/W | R/W  | R/W  | R/W  | R/W  |  |
| Address |     | FC6H |       |     |      |      |      |      |  |

| Table 37. | Interrupt | Request 2 | Register | (IRQ2) |
|-----------|-----------|-----------|----------|--------|
|-----------|-----------|-----------|----------|--------|

| Bit   | Description                                                            |
|-------|------------------------------------------------------------------------|
| [7:4] | Reserved                                                               |
|       | These bits are reserved and must be programmed to 0000.                |
| [3:0] | Port C Pin x Interrupt Request                                         |
| PCxI  | 0 = No interrupt request is pending for GPIO Port C pin x.             |
|       | 1 = An interrupt request from GPIO Port C pin $x$ is awaiting service. |
| Note: | x indicates the specific GPIO Port C pin number (0–3).                 |

### **IRQ0 Enable High and Low Bit Registers**

Table 38 describes the priority control for IRQ0. The IRQ0 Enable High and Low Bit registers, shown in Tables 39 and 40, form a priority-encoded enabling for interrupts in the Interrupt Request 0 Register.

| IRQ   | 0ENH[ <i>x</i> ] | IRQ0ENL[x]        | Priority | Description |
|-------|------------------|-------------------|----------|-------------|
|       | 0                | 0                 | Disabled | Disabled    |
|       | 0                | 1                 | Level 1  | Low         |
|       | 1                | 0                 | Level 2  | Medium      |
|       | 1                | 1                 | Level 3  | High        |
| Note: | x indicates      | register bits 0-7 |          |             |

Table 38. IRQ0 Enable and Priority Encoding

### **Shared Interrupt Select Register**

The Shared Interrupt Select (IRQSS) Register, shown in Table 48, determines the source of the PADxS interrupts. The Shared Interrupt Select Register selects between Port A and alternate sources for the individual interrupts.

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.

| Bit          | 7                                                                                                                                                                                                       | 6                                                                                                                                                         | 5   | 4           | 3    | 2     | 1   | 0   |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|------|-------|-----|-----|--|--|--|--|
| Field        | PA7VS                                                                                                                                                                                                   | PA6CS                                                                                                                                                     |     |             | Rese | erved |     |     |  |  |  |  |
| RESET        | 0                                                                                                                                                                                                       | 0                                                                                                                                                         | 0   | 0 0 0 0 0 0 |      |       |     |     |  |  |  |  |
| R/W          | R/W                                                                                                                                                                                                     | R/W                                                                                                                                                       | R/W | R/W         | R/W  | R/W   | R/W | R/W |  |  |  |  |
| Address      |                                                                                                                                                                                                         |                                                                                                                                                           |     | FC          | EH   |       |     |     |  |  |  |  |
| Bit          | Description                                                                                                                                                                                             |                                                                                                                                                           |     |             |      |       |     |     |  |  |  |  |
| [7]<br>PA7VS | <b>PA7/LVD S</b><br>0 = PA7 is 0<br>1 = The LV                                                                                                                                                          | PA7/LVD Selection<br>0 = PA7 is used for the interrupt for PA7VS interrupt request.<br>1 = The LVD is used for the interrupt for PA7VS interrupt request. |     |             |      |       |     |     |  |  |  |  |
| [6]<br>PA6CS | <ul> <li>PA6/Comparator Selection</li> <li>0 = PA6 is used for the interrupt for PA6CS interrupt request.</li> <li>1 = The Comparator is used for the interrupt for PA6CS interrupt request.</li> </ul> |                                                                                                                                                           |     |             |      |       |     |     |  |  |  |  |
| [5:0]        | Reserved                                                                                                                                                                                                |                                                                                                                                                           |     |             |      |       |     |     |  |  |  |  |

#### Table 48. Shared Interrupt Select Register (IRQSS)

These bits are reserved and must be programmed to 000000.

# Universal Asynchronous Receiver/ Transmitter

The universal asynchronous receiver/transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. Features of the UART include:

- 8-bit asynchronous data transfer
- Selectable even- and odd-parity generation and checking
- Option of one or two STOP bits
- Separate transmit and receive interrupts
- Framing, parity, overrun and break detection
- Separate transmit and receive enables
- 16-bit baud rate generator (BRG)
- Selectable MULTIPROCESSOR (9-bit) Mode with three configurable interrupt schemes
- Baud rate generator (BRG) can be configured and used as a basic 16-bit timer
- Driver enable (DE) output for external bus transceivers

### Architecture

The UART consists of three primary functional blocks: transmitter, receiver and baud rate generator. The UART's transmitter and receiver function independently, but employ the same baud rate and data format. Figure 10 displays the UART architecture.





first. An even or odd parity bit can be added to the data stream. Each character begins with an active Low start bit and ends with either 1 or 2 active High stop bits. Figures 11 and 12 display the asynchronous data format employed by the UART without parity and with parity, respectively.



| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                              | 5                                                                                                                                                                                  | 4                                                                                                                                   | 3                                                                                                                                        | 2                                                                                                | 1                                                                                            | 0                                                    |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| Field       | MPMD[1]                                                                                                                                                                                                                                                                                                                                                                                                                                         | MPEN                                                                                                                                                           |                                                                                                                                                                                    | MPBT                                                                                                                                | DEPOL                                                                                                                                    | BRGCTL                                                                                           | RDAIRQ                                                                                       | IREN                                                 |  |  |  |  |
| RESET       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                              | 0                                                                                                                                                                                  | 0                                                                                                                                   | 0                                                                                                                                        | 0                                                                                                | 0                                                                                            | 0                                                    |  |  |  |  |
| R/W         | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W                                                                                                                                                            | R/W                                                                                                                                                                                | R/W                                                                                                                                 | R/W                                                                                                                                      | R/W                                                                                              | R/W                                                                                          | R/W                                                  |  |  |  |  |
| Address     |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                                                                    | F4                                                                                                                                  | 3H                                                                                                                                       |                                                                                                  |                                                                                              |                                                      |  |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                                                                    |                                                                                                                                     |                                                                                                                                          |                                                                                                  |                                                                                              |                                                      |  |  |  |  |
| Bit         | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                                                                    |                                                                                                                                     |                                                                                                                                          |                                                                                                  |                                                                                              |                                                      |  |  |  |  |
| [6]<br>MPEN | <ul> <li>If MULTI</li> <li>00 = The</li> <li>01 = The</li> <li>10 = The</li> <li>valu</li> <li>an a</li> <li>11 = The</li> <li>reco</li> <li>MULTIP</li> <li>This bit is</li> <li>0 = Disal</li> <li>1 = Enab</li> </ul>                                                                                                                                                                                                                        | PROCESSO<br>UART gen<br>UART gen<br>UART gen<br>ue stored in<br>address mis<br>UART gen<br>ent address<br>ROCESSOI<br>s used to er<br>ble MULTIP<br>ble MULTIP | DR (9-bit) Mo<br>erates an int<br>erates an int<br>erates an int<br>the Address<br>match occur<br>erates an into<br>byte matche<br><b>R (9-bit) Ena</b><br>hable MULTI<br>ROCESSOR | bde is enabl<br>errupt reque<br>errupt reque<br>compare R<br>rs.<br>errupt reque<br>ed the value<br>able<br>PROCESSC<br>(9-bit) Mod | ed:<br>est on all rec<br>est only on re<br>est when a re<br>Register and<br>st on all rece<br>in the Addre<br>DR (9-bit) Mo<br>le.<br>e. | ceived bytes<br>eceived add<br>eceived add<br>on all succe<br>eived data b<br>ess Compar<br>ode. | (data and a<br>lress bytes.<br>lress byte m<br>essive data b<br>ytes for whic<br>e Register. | ddress).<br>atches the<br>bytes until<br>th the most |  |  |  |  |
| [4]<br>MPBT | <ul> <li>[4] Multiprocessor Bit Transmit</li> <li>MPBT This bit is applicable only when MULTIPROCESSOR (9-bit) Mode is enabled. The 9th bit is used by the receiving device to determine if the data byte contains address or data information.</li> <li>0 = Send a 0 in the multiprocessor bit location of the data stream (data byte).</li> <li>1 = Send a 1 in the multiprocessor bit location of the data stream (address byte).</li> </ul> |                                                                                                                                                                |                                                                                                                                                                                    |                                                                                                                                     |                                                                                                                                          |                                                                                                  |                                                                                              |                                                      |  |  |  |  |
| DEPOL       | 0 = DE s<br>1 = DE s                                                                                                                                                                                                                                                                                                                                                                                                                            | ignal is Acti                                                                                                                                                  | ve High.<br>ve Low.                                                                                                                                                                |                                                                                                                                     |                                                                                                                                          |                                                                                                  |                                                                                              |                                                      |  |  |  |  |

#### Table 64. UART Control 1 Register (U0CTL1)

| Bit              | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6                                                                         | 5                                          | 4                           | 3           | 2       | 1         | 0   |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------|-----------------------------|-------------|---------|-----------|-----|--|--|--|
| Field            | REFSELH                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                           | Rese                                       | erved                       |             | В       | UFMODE[2: | 0]  |  |  |  |
| RESET            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                         | 0                                          | 0                           | 0           | 0       | 0         | 0   |  |  |  |
| R/W              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W                                                                       | R/W                                        | R/W                         | R/W         | R/W     | R/W       | R/W |  |  |  |
| Address          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                           |                                            | F7                          | 1H          |         |           |     |  |  |  |
| Bit              | Des                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description                                                               |                                            |                             |             |         |           |     |  |  |  |
| [/]<br>REFSELH   | Voltage Reference Level Select High Bit<br>In conjunction with the Low bit (REFSELL) in ADC Control Register 0, this determines<br>the level of the internal voltage reference; the following details the effects of {REFSELL<br>REFSELL}; this reference is independent of the Comparator reference.<br>00= Internal Reference Disabled, reference comes from external pin.<br>01= Internal Reference set to 1.0V.<br>10= Internal Reference set to 2.0V (default).<br>11= Reserved. |                                                                           |                                            |                             |             |         |           |     |  |  |  |
| [6:3]            | Reso<br>Thes                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>erved</b><br>se bits are re                                            | eserved and                                | must be pro                 | ogrammed to | o 0000. |           |     |  |  |  |
| [2:0]<br>BUFMODI | Inpu<br>E[2:0] 000<br>001<br>010<br>011 :                                                                                                                                                                                                                                                                                                                                                                                                                                             | t Buffer Mo<br>= Single-end<br>= Single-end<br>= Reserved.<br>= Reserved. | de Select<br>ded, unbuffe<br>ded, buffered | ered input.<br>d input with | unity gain. |         |           |     |  |  |  |

#### Table 74. ADC Control/Status Register 1 (ADCCTL1)

100 = Differential, unbuffered input.101 = Differential, buffered input with unity gain.

110 = Reserved. 111 = Reserved.

### ADC Data High Byte Register

The ADC Data High Byte (ADCD\_H) Register contains the upper eight bits of the ADC output. The output is an 13-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data High Byte Register is read-only. Reading the ADC Data High Byte Register latches data in the ADC Low Bits Register.

| Bit   | Description (Continued)                                                                   |  |  |  |
|-------|-------------------------------------------------------------------------------------------|--|--|--|
| [2:1] | Reserved                                                                                  |  |  |  |
|       | These bits are reserved and must be undefined.                                            |  |  |  |
| [0]   | Overflow Status                                                                           |  |  |  |
| OVF   | 0 = A hardware overflow did not occur in the ADC for the current sample.                  |  |  |  |
|       | 1= A hardware overflow did occur in the ADC for the current sample, therefore the current |  |  |  |
|       | sample is invalid.                                                                        |  |  |  |

# **Comparator**

The Z8 Encore! XP F082A Series devices feature a general purpose comparator that compares two analog input signals. These analog signals may be external stimulus from a pin (CINP and/or CINN) or internally generated signals. Both a programmable voltage reference and the temperature sensor output voltage are available internally. The output is available as an interrupt source or can be routed to an external pin.



Figure 20. Comparator Block Diagram

## Operation

When the positive comparator input exceeds the negative input by more than the specified hysteresis, the output is a logic High. When the negative input exceeds the positive by more than the hysteresis, the output is a logic Low. Otherwise, the comparator output retains its present value. See <u>Table 141</u> on page 238 for details.

The comparator may be powered down to reduce supply current. See the <u>Power Control</u> <u>Register 0</u> section on page 33 for details.

**Caution:** Because of the propagation delay of the comparator, Zilog does not recommend enabling or reconfiguring the comparator without first disabling the interrupts and waiting for the comparator output to settle. Doing so can result in spurious interrupts.

#### 150

#### Table 79. Flash Code Protection Using the Flash Option Bits

| FWP | Flash Code Protection Description                                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Programming and erasing disabled for all of Flash Program Mem-<br>ory. In user code programming, Page Erase and Mass Erase are all |
|     | disabled. Mass Erase is available through the On-Chip Debugger.                                                                    |
| 1   | Programming, Page Erase and Mass Erase are enabled for all of Flash Program Memory.                                                |

#### Flash Code Protection Using the Flash Controller

At Reset, the Flash Controller locks to prevent accidental program or erasure of the Flash memory. To program or erase the Flash memory, first write the Page Select Register with the target page. Unlock the Flash Controller by making two consecutive writes to the Flash Control Register with the values 73H and 8CH, sequentially. The Page Select Register must be rewritten with the target page. If the two Page Select writes do not match, the controller reverts to a locked state. If the two writes match, the selected page becomes active. See Figure 22 on page 148 for details.

After unlocking a specific page, you can enable either Page Program or Erase. Writing the value 95H causes a Page Erase only if the active page resides in a sector that is not protected. Any other value written to the Flash Control Register locks the Flash Controller. Mass Erase is not allowed in the user code but only in through the Debug Port.

After unlocking a specific page, you can also write to any byte on that page. After a byte is written, the page remains unlocked, allowing for subsequent writes to other bytes on the same page. Further writes to the Flash Control Register cause the active page to revert to a locked state.

#### **Sector-Based Flash Protection**

The final protection mechanism is implemented on a per-sector basis. The Flash memories of Z8 Encore! XP devices are divided into maximum number of 8 sectors. A sector is 1/8 of the total Flash memory size unless this value is smaller than the page size – in which case, the sector and page sizes are equal. On Z8 Encore! F082A Series devices, the sector size is varied according to the Flash memory configuration shown in <u>Table 78</u> on page 146.

The Flash Sector Protect Register can be configured to prevent sectors from being programmed or erased. After a sector is protected, it cannot be unprotected by user code. The Flash Sector Protect Register is cleared after reset, and any previously-written protection values are lost. User code must write this register in their initialization routine if they prefer to enable sector protection.

The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register is accessed by writing the Flash Control Register with 5EH. After the Flash Sector Protect Register is selected, it can be accessed at the Page Select Register address. When user code writes the Flash Sector Protect Register, bits can only be set to 1. Thus, sectors can be protected, but not unprotected, via register write operations. Writing a value other than 5EH to the Flash Control Register deselects the Flash Sector Protect Register and reenables access to the Page Select Register.

Observe the following procedure to setup the Flash Sector Protect Register from user code:

- 1. Write 00H to the Flash Control Register to reset the Flash Controller.
- 2. Write 5EH to the Flash Control Register to select the Flash Sector Protect Register.
- 3. Read and/or write the Flash Sector Protect Register which is now at Register File address FF9H.
- 4. Write 00H to the Flash Control Register to return the Flash Controller to its reset state.

The Sector Protect Register is initialized to 0 on reset, putting each sector into an unprotected state. When a bit in the Sector Protect Register is written to 1, the corresponding sector is no longer written or erased by the CPU. External Flash programming through the OCD or via the Flash Controller Bypass mode are unaffected. After a bit of the Sector Protect Register has been set, it cannot be cleared except by powering down the device.

#### **Byte Programming**

Flash Memory is enabled for byte programming after unlocking the Flash Controller and successfully enabling either Mass Erase or Page Erase. When the Flash Controller is unlocked and Mass Erase is successfully completed, all Program Memory locations are available for byte programming. In contrast, when the Flash Controller is unlocked and Page Erase is successfully completed, only the locations of the selected page are available for byte programming. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the Page Erase or Mass Erase commands.

Byte Programming can be accomplished using the On-Chip Debugger's Write Memory command or eZ8 CPU execution of the LDC or LDCI instructions. Refer to the <u>eZ8 CPU</u> <u>Core User Manual (UM0128)</u>, available for download on <u>www.zilog.com</u>, for a description of the LDC and LDCI instructions. While the Flash Controller programs the Flash memory, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control Register, except the Mass Erase or Page Erase commands.

Debugger. Writing an invalid value or an invalid sequence returns the Flash Controller to its locked state. The Write-only Flash Control Register shares its Register File address with the read-only Flash Status Register.

These serial numbers are stored in the Flash information page and are unaffected by mass erasure of the device's Flash memory. See the Reading the Flash Information Page section below and the <u>Serialization Data section on page 173</u> for more details.

#### **Randomized Lot Identification Bits**

As an optional feature, Zilog is able to provide a factory-programmed random lot identifier. With this feature, all devices in a given production lot are programmed with the same random number. This random number is uniquely regenerated for each successive production lot and is not likely to be repeated.

The randomized lot identifier is a 32 byte binary value, stored in the Flash information page and is unaffected by mass erasure of the device's Flash memory. See Reading the Flash Information Page, below, and the <u>Randomized Lot Identifier section on page 174</u> for more details.

#### **Reading the Flash Information Page**

The following code example shows how to read data from the Flash information area.

; get value at info address 60 (FE60h) ldx FPS, #%80 ; enable access to flash info page ld R0, #%FE ld R1, #%60 ldc R2, @RR0 ; R2 now contains the calibration value

### **Flash Option Bit Control Register Definitions**

This section briefly describes the features of the Trim Bit Address and Data registers.

#### **Trim Bit Address Register**

The Trim Bit Address (TRMADR) Register contains the target address for an access to the trim option bits (Table 86).

| Bit     | 7                                     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| Field   | TRMADR: Trim Bit Address (00H to 1FH) |     |     |     |     |     |     |     |
| RESET   | 0                                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     | R/W                                   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Address | FF6H                                  |     |     |     |     |     |     |     |

Table 86. Trim Bit Address Register (TRMADR)

#### **Byte Read**

To read a byte from the NVDS array, user code must first push the address onto the stack. User code issues a CALL instruction to the address of the byte-read routine  $(0 \times 1000)$ . At the return from the sub-routine, the read byte resides in working register R0 and the read status byte resides in working register R1. The contents of the status byte are undefined for read operations to illegal addresses. Also, the user code must pop the address byte off the stack.

The read routine uses 9 bytes of stack space in addition to the one byte of address pushed by the user. Sufficient memory must be available for this stack usage.

Because of the Flash memory architecture, NVDS reads exhibit a nonuniform execution time. A read operation takes between 44  $\mu$ s and 489  $\mu$ s (assuming a 20MHz system clock). Slower system clock speeds result in proportionally higher execution times.

NVDS byte reads from invalid addresses (those exceeding the NVDS array size) return 0xff. Illegal read operations have a 2  $\mu$ s execution time.

The status byte returned by the NVDS read routine is zero for successful read, as determined by a CRC check. If the status byte is nonzero, there was a corrupted value in the NVDS array at the location being read. In this case, the value returned in R0 is the byte most recently written to the array that does not have a CRC error.

#### **Power Failure Protection**

The NVDS routines employ error checking mechanisms to ensure a power failure endangers only the most recently written byte. Bytes previously written to the array are not perturbed.

A system reset (such as a pin reset or Watchdog Timer reset) that occurs during a write operation also perturbs the byte currently being written. All other bytes in the array are unperturbed.

### **Optimizing NVDS Memory Usage for Execution Speed**

NVDS read time can vary drastically. This discrepancy is a trade-off for minimizing the frequency of writes that require post-write page erases, as indicated in Table 107. The NVDS read time of address N is a function of the number of writes to addresses other than N since the most recent write to address N, plus the number of writes since the most recent page erase. Neglecting effects caused by page erases and results caused by the initial condition in which the NVDS is blank, a rule of thumb is that every write since the most recent page erase causes read times of unwritten addresses to increase by 1 µs up to a maximum of (511-NVDS\_SIZE)µs.

Read Memory, Write Register, Read Register, Read Memory CRC, Step Instruction, Stuff Instruction and Execute Instruction commands.

DBG  $\leftarrow$  03H DBG  $\rightarrow$  RuntimeCounter[15:8] DBG  $\rightarrow$  RuntimeCounter[7:0]

Write OCD Control Register (04H). The Write OCD Control Register command writes the data that follows to the OCDCTL Register. When the Flash Read Protect Option Bit is enabled, the DBGMODE bit (OCDCTL[7]) can only be set to 1, it cannot be cleared to 0 and the only method of returning the device to normal operating mode is to reset the device.

DBG  $\leftarrow$  04H DBG  $\leftarrow$  OCDCTL[7:0]

**Read OCD Control Register (05H).** The Read OCD Control Register command reads the value of the OCDCTL Register.

DBG  $\leftarrow$  05H DBG  $\rightarrow$  OCDCTL[7:0]

**Write Program Counter (06H).** The Write Program Counter command writes the data that follows to the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, the Program Counter (PC) values are discarded.

DBG ← 06H
DBG ← ProgramCounter[15:8]
DBG ← ProgramCounter[7:0]

**Read Program Counter (07H).** The Read Program Counter command reads the value in the eZ8 CPU's Program Counter (PC). If the device is not in DEBUG Mode or if the Flash Read Protect Option bit is enabled, this command returns FFFFH.

```
DBG \leftarrow 07H
DBG \rightarrow ProgramCounter[15:8]
DBG \rightarrow ProgramCounter[7:0]
```

**Write Register (08H).** The Write Register command writes data to the Register File. Data can be written 1–256 bytes at a time (256 bytes can be written by setting size to 0). If the device is not in DEBUG Mode, the address and data values are discarded. If the Flash Read Protect Option bit is enabled, only writes to the Flash Control registers are allowed and all other register write data values are discarded.

DBG  $\leftarrow$  08H DBG  $\leftarrow$  {4'h0,Register Address[11:8]} DBG  $\leftarrow$  Register Address[7:0] DBG  $\leftarrow$  Size[7:0] DBG  $\leftarrow$  1-256 data bytes

| Abbreviation | Description                         | Abbreviation                                      | Description             |
|--------------|-------------------------------------|---------------------------------------------------|-------------------------|
| b            | Bit position.                       | IRR                                               | Indirect register pair. |
| СС           | Condition code.                     | р                                                 | Polarity (0 or 1).      |
| Х            | 8-bit signed index or displacement. | r                                                 | 4-bit working register. |
| DA           | Destination address.                | R                                                 | 8-bit register.         |
| ER           | Extended addressing register.       | r1, R1, Ir1, Irr1,<br>IR1, rr1, RR1,<br>IRR1, ER1 | Destination address.    |
| IM           | Immediate data value.               | r2, R2, Ir2, Irr2,<br>IR2, rr2, RR2,<br>IRR2, ER2 | Source address.         |
| Ir           | Indirect working register.          | RA                                                | Relative.               |
| IR           | Indirect register.                  | rr                                                | Working register pair.  |
| Irr          | Indirect working register pair.     | RR                                                | Register pair.          |

#### Table 129. Opcode Map Abbreviations

Figure 38 and Table 147 provide timing information for UART pins for the case where CTS is not used for flow control. DE asserts after the Transmit Data Register has been written. DE remains asserted for multiple characters as long as the Transmit Data Register is written with the next character before the current character has completed.





| Table 147 | IIΔRT | Timina  | Without | CTS |
|-----------|-------|---------|---------|-----|
|           |       | rinning | without | 010 |

|                |                                                                        | Delay (ns)                 |            |  |
|----------------|------------------------------------------------------------------------|----------------------------|------------|--|
| Parameter      | Abbreviation                                                           | Minimum                    | Maximum    |  |
| UART           |                                                                        |                            |            |  |
| T <sub>1</sub> | DE assertion to TXD falling edge (start bit) delay                     | 1 * X <sub>IN</sub> period | 1 bit time |  |
| T <sub>2</sub> | End of Stop Bit(s) to DE deassertion delay (Tx Data Register is empty) | ± 5                        |            |  |

Z8 Encore! XP<sup>®</sup> F082A Series Product Specification

UARTx control 1 (UxCTL1) 112 UARTx receive data (UxRXD) 116 UARTx status 0 (UxSTAT0) 114 UARTx status 1 (UxSTAT1) 115 UARTx transmit data (UxTXD) 116 Watchdog Timer control (WDTCTL) 30, 96, 141, 196 Watchdog Timer reload high byte (WDTH) 97 Watchdog Timer reload low byte (WDTL) 98 Watchdog Timer reload upper byte (WDTU) 97 register file 15 register pair 206 register pointer 207 reset and stop mode characteristics 23 and Stop Mode Recovery 22 carry flag 209 sources 24 **RET 211** return 211 RL 211 **RLC 211** rotate and shift instuctions 211 rotate left 211 rotate left through carry 211 rotate right 211 rotate right through carry 211 **RP 207** RR 206, 211

rr 206 RRC 211

### S

SBC 208 SCF 209, 210 second opcode map after 1FH 225 set carry flag 209, 210 set register pointer 210 shift right arithmatic 211 shift right logical 211 signal descriptions 10 single-shot conversion (ADC) 126 software trap 211 source operand 207 SP 207 SRA 211 src 207 SRL 211 **SRP 210** stack pointer 207 **STOP 210** STOP mode 32 stop mode 210 Stop Mode Recovery sources 27 using a GPIO port pin transition 28 using Watchdog Timer time-out 28 stop mode recovery sources 29 using a GPIO port pin transition 29 **SUB 208** subtract 208 subtract - extended addressing 208 subtract with carry 208 subtract with carry - extended addressing 208 **SUBX 208 SWAP 211** swap nibbles 211 symbols, additional 207

### Т

PRELIMINARY

TCM 209 TCMX 209 test complement under mask 209 test complement under mask - extended addressing 209 test under mask 209 test under mask - extended addressing 209 timer signals 10 timers 70 architecture 70 block diagram 71 CAPTURE mode 79, 80, 87, 88 CAPTURE/COMPARE mode 83, 88 COMPARE mode 81, 87